ACE25AA800GFMUH [ACE]
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase;型号: | ACE25AA800GFMUH |
厂家: | ACE TECHNOLOGY CO., LTD. |
描述: | Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase |
文件: | 总50页 (文件大小:2082K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Description
The ACE25AA800G is 8M-bit Serial flash supports the standard Serial Peripheral Interface (SPI).
And supports the Dual/Quad SPI: Serial Clock, Chip Select, Serial Data I/O0 (SI), I/O1 (SO), I/O2 (WP#),
and I/O3 (HOLD#). The Dual I/O data is transferred with speed of 240Mbits/s and the Quad I/O & Quad
output data is transferred wit speed of 480Mbits/s.
Features
8M-bit Serial Flash
1024K-byte
256 bytes per programmable page
Support SFDP & Unique ID
Standard, Dual, Quad SPI
Standard SPI: SCLK, CS#, SI, SO, SO, WP#, HOLD#
Dual SPI: SCLK, CS#, IO0, IO1, WP#, HOLD#
Quad SPI: SCLK, CS#, IO0, IO1, IO2, IO3
Flexible Architecture
Sector of 4K-byte
Block of 32/64k-byte
Advanced security Features
3*256-Byte Security Registers With OTP Lock
Software/Hardware Write Protection
Write protect all/portion of memory via softwar
Enable/Disable protection with WP# Pin
Top or Bottom, Sector or Block selection
Package Options
8-pin SOP8 (150mil)
8-pin SOP8 (208mil)
8-pad DFN8 (2x3 mm)
8-pin TSSOP8 (173mil)
All Pb-free packages are compliant RoHS, Halo- gen-Free and REACH.
Known Good Die “KGD”version
Temperature Range / Grade
Industrial temperature (-40~85°C)
Industrial Plus temperature (-40°C to +105°C)
VER 1.1
1
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Low Power Consumption
20mA maximum active current
5uA maximum standby current
Single Power Supply Voltage: Full voltage range:2.7~3.6V
Minimum 100,000 Program/Erase Cycle
High Speed Clock Frequency
108MHz for fast read with 30PF load
Dual I/O Data transfer up to 216Mbits/s
Quad I/O Data transfer up to 432Mbits/s
Program/Erase Speed
Page Program time: 0.4ms typical
Sector Erase time: 60ms typical
Block Erase time: 0.15/0.25s typical
Chip Erase time: 2.5s typic
Absolute Maximum Ratings
Parameter
Value
-40 to 85
-65 to 150
200
Unit
℃
Ambient Operating Temperature
Storage Temperature
Output Short Circuit Current
Applied Input/Output Voltage
VCC
℃
mA
V
-0.5 to 4.0
-0.5 to 4.0
V
VER 1.1
2
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Packaging Type
SOP-8/SOP-8L
TSSOP-8
USON3*2-8
Pin Configurations
I/O
Pin Name
CS#
Functions
I
Chip Select Input
SO(IO1)
WP#(IO2)
VSS
I/O
I/O
Data Output(Data Input Output 1)
Write Protect Input (Data Input Output 2)
Ground
SI(IO0)
SCLK
I/O
I
Data Input(Data Input Output 0)
Serial Clock Input
HOLD#(IO3)
VCC
I/O
Hold Input (Data Input Output 3)
Power Supply
Ordering information
ACE25AA800G XX + X H
Halogen-free
U: Tube
T: Tape and Reel
Pb - free
FM: SOP-8
FML: SOP-8L (208mil)
TM: TSSOP-8
UA8: USON3*2-8
VER 1.1
3
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Block Diagram
Uniform Block Sector Architecture
ACE25AA800G 64K Bytes Block SectorArchitecture
Block
Sector
255
……
240
239
……
224
47
Address Range
0FF000H
0FFFFFH
……
15
……
0F0000H
0EF000H
……
0F0FFFH
0EFFFFH
……
14
2
0E0000H
02F000H
……
0E0FFFH
02FFFFH
……
……
32
020000H
01F000H
……
020FFFH
01FFFFH
……
31
1
……
16
010000H
00F000H
……
010FFFH
00FFFFH
……
15
0
……
0
000000H
000FFFH
VER 1.1
4
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Device Operation
The ACE25AA800G features a serial peripheral interface on 4 signals bus: Serial Clock (SCLK), Chip
Select (CS#), Serial Data Input (SI) and Serial Data Output (SO). Both SPI bus mode 0 and 3 are
supported. Input data is latched on the rising edge of SCLK and data shifts out on the falling edge of
SCLK.
Dual SPI
The ACE25AA800G supports Dual SPI operation when using the “Dual Output Fast Read” and “Dual I/O
Fast Read” (3BH and BBH) commands. These commands allow data to be transferred to or from the
device at two times the rate of the standard SPI. When using the Dual SPI command the SI and SO pins
become bidirectional I/O pins: IO0 and IO1.
Quad SPI
The ACE25AA800G supports Quad SPI operation when using the “Quad Output Fast Read”, “Quad I/O
Fast Read”, “Quad I/O Word Fast Read” (6BH, EBH, E7H) commands. These commands allow data to be
transferred to or from the device at four times the rate of the standard SPI. When using the Quad SPI
command the SI and SO pins become bidirectional I/O pins: IO0 and IO1, and WP# and HOLD# pins
become IO2 and IO3. Quad SPI commands require the non-volatile Quad Enable bit (QE) in Status
Register to be set .
Hold
The HOLD# signal goes low to stop any serial communications with the device, but doesn’t stop the
operation of write status register, programming, or erasing in progress .
The operation of HOLD, need CS# keep low, and starts on falling edge of the HOLD# signal, with SCLK
signal being low (if SCLK is not being low, HOLD operation will not start until SCLK being low). The HOLD
condition ends on rising edge of HOLD# signal with SCLK being low (If SCLK is not being low, HOLD
operation will not end until SCLK being low).
The SO is high impedance, both SI and SCLK don’t care during the HOLD operation, if CS# drives high
during HOLD operation, it will reset the internal logic of the device. To re-start communication with chip,
the HOLD# must be at high and then CS# must be at low.
VER 1.1
5
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Data Protection
The ACE25AA800G provides the following data protection methods:
Write Enable (WREN) command: The WREN command is set the Write Enable Latch bit (WEL). The WEL
bit will return to reset by the following situation:
Power-Up
Write Disable (WRDI)
Write Status Register (WRSR)
Page Program (PP)
Sector Erase (SE) / Block Erase (BE) / Chip Erase (CE)
Software Protection Mode:
The Block Protect (BP3, BP2, BP1,BP0) bits define the section of the memory array that can be read
but not change
Hardware Protection Mode:
WP# going low to protected the BP0~BP3 bits and SRP bit
Deep Power-Down Mode:
In Deep Power-Down Mode, all commands are ignored except the Release from Deep Power-Down
Mode command
Table 1.ACE25AA800G Protected Area Sizes (CMP=0)
Status bit
Memory Content
Addresses
BP3
0
BP2
0
BP1
0
BP0
0
Blocks
None
Density
None
64KB
128K
256K
512K
1M
Portion
None
None
0
0
0
1
Block 15
0F0000H – 100000H
0E0000H – 100000H
0C0000H – 100000H
080000H – 100000H
000000H – 100000H
000000H – 100000H
000000H – 100000H
000000H – 100000H
Upper 1/16
Upper 1/8
Upper 1/4
Upper 1/2
All
0
0
1
0
Block 14 – 15
Block 12 – 15
Block 8 – 15
Protected all
Protected all
Protected all
Protected all
0
0
1
1
0
1
0
0
0
1
0
1
0
1
1
0
1M
All
0
1
1
1
1M
All
1
X
X
X
1M
All
VER 1.1
6
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Table 1.1ACE25AA800G Protected Area Sizes (CMP=1)
Status bit
Memory Content
Addresses
BP3
0
BP2
BP1
0
BP0
0
Blocks
None
Density
None
64KB
128K
256K
512K
1M
Portion
None
0
0
0
0
1
1
1
1
X
None
0
0
1
Block 0
000000H – 010000H
000000H – 020000H
000000H – 040000H
000000H – 080000H
000000H – 100000H
000000H – 100000H
000000H – 100000H
000000H – 100000H
Upper 1/16
Upper 1/8
Upper 1/4
Upper 1/2
All
0
1
0
Block 0 – 1
Block 0 – 3
Block 0 – 7
Protected all
Protected all
Protected all
Protected all
0
1
1
0
0
0
0
0
1
0
1
0
1M
All
0
1
1
1M
All
1
X
X
1M
All
Status Register
S15
S14
CMP
S13
S12
S11
S10
LB
S9
S8
SUS
Reserved
Reserved
Reserved
QE
Reserved
S7
S6
S5
S4
S3
S2
S1
S0
SRP
Reserved
BP3
BP2
BP1
BP0
WEL
WIP
The status and control bits of the Status Register are as follows:
WIP bit.
The Write In Progress (WIP) bit indicates whether the memory is busy in program/erase/write status
register progress. When WIP bit sets to 1, the device is busy in program/erase/write status register
progress, When WIP bit sets 0, means the device is not in program/ erase/ write status register progress.
WEL bit.
The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1
the internal Write Enable Latch is set. When set to 0, the internal Write Enable Latch is reset and no Write
Status Register, Program or Erase command is accepted.
BP3,BP2, BP1,BP0 bits.
The Block Protect (BP3, BP2, BP1, BP0) bits are non-volatile. They define the size of the area to be
software protected against Program and Erase commands. These bits are written with the Write Status
Register (WRSR) command. When the Block Protect (BP3, BP2, BP1, BP0) bits are set to 1, the relevant
memory area (as defined in Table1) becomes protected against Page Program (PP), Sector Erase (SE)
and Block Erase (BE) commands. The Block Protect (BP3, BP2, BP1, BP0) bits can be written provided
that the Hardware Protected mode has not been set. The Chip Erase (CE) command is executed, if the
Block Protect (BP3, BP2, BP1, BP0) bits are all 0.
VER 1.1
7
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
SRP bit.
The Status Register Protect (SRP) bit is a non-volatile Read/Write bit in the status register. The SRP bit
controls the method of write protection: software protection, hardware protection, power supply lock-down
or one time programmable protection.
SRP
WP#
Status Register
Description
The Status Register can be written to after a Write
Enable command, WEL=1.(Default)
0
X
Software Protected
WP#=0, the Status Register locked and cannot be
written until the next power-up.
1
1
0
1
Hardware Protected
WP#=1, the Status Register is unlocked and can be
written after a Write Enable command, WEL=1.
Hardware Unprotected
QE bit.
The Quad Enable (QE) bit is a non-volatile Read/Write bit in the Status Register that allows Quad
operation. When the QE bit is set to 0 (Default) the WP# pin and HOLD# pin are enable. When the QE bit
is set to 1, the Quad IO2 and IO3 pins are enabled. (The QE bit should never be set to 1 during standard
SPI or Dual SPI operation if the WP# or HOLD# pins are tied directly to the power supply or ground).
LB bit.
The LB bit is a non-volatile One Time Program (OTP) bit in Status Register (S10) that provide the write
protect control and status to the Security Registers. The default state of LB is 0, the security registers are
unlocked. LB can be set to 1 using the Write Register instruction. LB is One Time Programmable, once it’s
set to 1, the Security Registers will become read-only permanently.
CMP bit.
The CMP bit is a non-volatile Read/Write bit in the Status Register (S14). It is used in conjunction with the
BP3-BP0 bits to provide more flexibility for the array protection. Please see the Status registers Memory
Protec tion table for details. The default setting is CMP=0.
SUS bit.
The SUS bit is a read only bit in the status register (S15) that is set to 1 after executing an Erase/Program
Suspend (75H or B0H) command. The SUS bit is cleared to 0 by Erase/Program Resume (7AH or 30H)
command or during power-down & power-up cycle.
VER 1.1
8
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Commands Description
All commands, addresses and data are shifted in and out of the device, beginning with the most
significant bit on the first rising edge of SCLK after CS# is driven low. Then, the one-byte command code
must be shifted in to the device, most significant bit first on SI, each bit being latched on the rising edges
of SCLK. See Table2, every command sequence starts with a one-byte command code. Depending on
the command, this might be followed by address bytes, or by data bytes, or by both or none. CS# must be
driven high after the last bit of the command sequence has been shifted in. For the command of Read,
Fast Read, Read Status Register, and Read Device ID, the shifted-in command sequence is followed by a
data-out sequence. CS# can be driven high after any bit of the data-out sequence is being shifted out.
For the command of Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register, Write
Enable, Write Disable, CS# must be driven high exactly at a byte boundary, otherwise the command is
rejected. That is CS# must driven high when the number of clock pulses after CS# being driven low is an
exact multiple of eight. For Page Program, if at any time the input byte is not a full byte, nothing will
happen and WEL will not be reset.
Table2. Commands
Command Name
Byte1
Byte2
Byte3
Byte4
Byte5
Byte6
n-Bytes
Write Enable
06H
Write Enable for
Volatile Status
Register
50H
Write Disable
04H
05H
Read Status Register
(S7-S0)
(continuous)
(continuous)
(continuous)
Read Status
Register-1
35H
(S15-S8)
Write Status Register
Read Data
01H
03H
0BH
(S7-S0)
A23-A16
A23-A16
(S15-S8)
A15-A8
A15-A8
A7-A0
A7-A0
(D7-D0)
dummy
(Next byte) (continuous)
(D7-D0) (continuous)
Fast Read
Dual Output Fast
Read
3BH
BBH
6BH
A23-A16
A23-A8(2)
A23-A16
A15-A8
A7-A0
(D7-D0)(1)
A7-A0
dummy
(D7-D0)(1) (continuous)
(continuous)
A7-A0
Dual I/O Fast Read
M7-M0(2)
Quad Output Fast
Read
A15-A8
dummy
(D7-D0)(3) (continuous)
VER 1.1
9
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
A23-A0
Quad I/O Fast Read
EBH
E7H
FFH
Dummy(5)
Dummy(6)
(D7-D0)(3)
(D7-D0)(3)
(continuous)
(continuous)
M7-M0(4)
A23-A0
Quad I/O Word Fast
Read
M7-M0(4)
Continuous Read
Reset
Page Program
02H
32H
A23-A16
A23-A16
A15-A8
A15-A8
A7-A0
A7-A0
(D7-D0)
(Next byte)
Quad Page Program
(D7-D0)(3)
A23-A0
D7-D0
Quad I/O PP
38H
398
(Next byte) (Next byte)
Sector Erase
Block Erase(32KB)
Block Erase(64KB)
Chip Erase
20H
52H
A23-A16
A23-A16
A23-A16
A15-A8
A15-A8
A15-A8
A7-A0
A7-A0
A7-A0
D8H
C7/60H
Program/Erase
Suspend
75H/B0H
Program/Erase
Resume
7AH/30H
B9H
Deep Power-Down
Release From Deep
Power-Down, And
Read Device ID
Release From Deep
Power-Down
ABH
dummy
dummy
dummy
dummy
dummy
(DID7-DID0)
(continuous)
ABH
90H
92H
Manufacturer/Device
ID
00H
(MID7- MID0) (DID7-DID0) (continuous)
(continuous)
Manufacturer/Device
ID by Dual I/O
(M7-M0)
A23-A8 A7-A0, M[7:0]
(ID7-ID0)
Manufacturer/Device
ID by Quad I/O
A23-A0,
dummy
M[7:0]
(M7-M0)
94H
(ID7-ID0)
VER 1.1
10
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Read Serial Flash
Discoverable
Parameters
5AH
A23-A16
A15-A8
A7-A0
dummy
(D7-D0)
(continuous)
(continuous)
(JDID15-J
DID8)
(JDID7-JDI
D0)
Read Identification
9FH
44H
42H
48H
(MID7- MID0)
A23-A16
Erase Security
Register(8)
A15-A8
A15-A8
A15-A8
A7-A0
A7-A0
A7-A0
Program Security
Register(8)
A23-A16
(D7-D0)
dummy
(Next byte)
(D7-D0)
Read Security
Register(8)
A23-A16
Enable Reset
Reset
66H
99H
Notes:
1. Dual Output data
IO0 = (D6, D4, D2, D0)
IO1 = (D7, D5, D3, D1
2. Dual Input Address
IO0 = A22, A20, A18, A16, A14, A12, A10, A8,A6, A4, A2, A0, M6, M4, M2, M0
IO1 = A23, A21, A19, A17, A15, A13, A11, A9,A7, A5, A3, A1, M7, M5, M3, M1
3. Quad Output Data
IO0 = (D4, D0, …..)
IO1 = (D5, D1, …..)
IO2 = (D6, D2, …..)
IO3 = (D7, D3, …..)
4. Quad Input Address
IO0 = A20, A16, A12, A8, A4, A0, M4, M0
IO1 = A21, A17, A13, A9, A5, A1, M5, M1
IO2 = A22, A18, A14, A10, A6, A2, M6, M2
IO3 = A23, A19, A15, A11, A7, A3, M7, M3
5. Quad I/O Fast Read Data
IO0 = (x, x, x, x, D4, D0,…)
IO1 = (x, x, x, x, D5, D1,…)
IO2 = (x, x, x, x, D6, D2,…)
IO3 = (x, x, x, x, D7, D3,…)
VER 1.1
11
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
6. Quad I/O Word Fast Read Data
IO0 = (x, x, D4, D0,…)
IO1 = (x, x, D5, D1,…)
IO2 = (x, x, D6, D2,…)
IO3 = (x, x, D7, D3,…)
7. Quad I/O Word Fast Read Data: the lowest address bit must be 0
8. Security Registers Address :
Security Register0: A23-A16=00H, A15-A8=00H, A7-A0= Byte Address;
Security Register1: A23-A16=00H, A15-A8=01H, A7-A0= Byte Address;
Security Register2: A23-A16=00H, A15-A8=02H, A7-A0= Byte Address;
Security Register3: A23-A16=00H, A15-A8=03H, A7-A0= Byte Address.
ID Definitions
Operation Code
M7-M0
0E
ID15-ID8
40
ID7-ID0
14
9FH
90H
ABH
0E
13
13
Write Enable (WREN) (06H)
The Write Enable (WREN) command is for setting the Write Enable Latch (WEL) bit. The Write Enable
Latch (WEL) bit must be set prior to every Page Program (PP), Sector Erase (SE), Block Erase (BE), Chip
Erase (CE) and Write Status Register (WRSR) command. The Write Enable (WREN) command
sequence: CS# goes low, sending the Write Enable command, CS# goes high.
Figure1. Write Enable Sequence Diagram
VER 1.1
12
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Write Enable for Volatile Status Register (50H )
The non-volatile Status Register bits can also be written to as volatile bits. This gives more flexibility to
change the system configuration and memory protection schemes quickly without waiting for the typical
non-volatile bit write cycles or affecting the endurance of the Status Register non-volatile bits. The Write
Enable for Volatile Status Register command must be issued prior to a Write Status Register command
and any other commands can't be inserted between them. Otherwise, Write Enable for Volatile Status
Register will be cleared. The Write Enable for Volatile Status Register command will not set the Write
Enable Latch bit, it is only valid for the Write Status Register command to change the volatile Status
Register bit values.
Figure2. Write Enable for Volatile Status Register Sequence Diagram
Write Disable (WRDI) (04H)
The Write Disable command is for resetting the Write Enable Latch (WEL) bit. The Write Disable
command sequence: CS# goes low Send Write Disable command CS# goes high. The WEL bit is reset by
following condition: Power-up and upon completion of the Write Status Register, Page Program, Sector
Erase, Block Erase and Chip Erase commands.
Figure3. Write Disable Sequence Diagram
VER 1.1
13
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Read Status Register (RDSR) (05H or 35H)
The Read Status Register (RDSR) command is for reading the Status Register. The Status Register may
be read at any time, even while a Program, Erase or Write Status Register cycle is in progress. When one
of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending
a new command to the device. It is also possible to read the Status Register continuously. For command
code “05H”, the SO will output Status Register bits S7~S0. The command code “35H”, the SO will output
Status Register bits S15~S8.
Figure4. Read Status Register Sequence Diagram
Write Status Register (WRSR) (01H)
The Write Status Register (WRSR) command allows new values to be written to the Status Register.
Before it can be accepted, a Write Enable (WREN) command must previously have been executed. After
the Write Enable (WREN) command has been decoded and executed, the device sets the Write Enable
Latch (WEL).
The Write Status Register (WRSR) command has no effect on S15, S1 and S0 of the Status Register.
CS# must be driven high after the eighth bit of the data byte has been latched in. If not, the Write Status
Register (WRSR) command is not executed. If CS# is driven high after eighth bit of the data byte, the
CMP and QE bit will be cleared to 0. As soon as CS# is driven high, the self-timed Write Status Register
cycle (whose duration is tW) is initiated. While the Write Status Register cycle is in progress, the Status
Register can still be read to check the value of the Write In Progress (WIP) bit. The Write In Progress
(WIP) bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed. When the
cycle is completed, the Write Enable Latch (WEL) is reset.
VER 1.1
14
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
The Write Status Register (WRSR) command allows the user to change the values of the Block Protect
(BP3,BP2, BP1, and BP0) bits, to define the size of the area that is to be treated as read-only, as defined
in Table1. The Write Status Register (WRSR) command also allows the user to set or reset the Status
Register Protect (SRP) bit in accordance with the Write Protect (WP#) signal. The Status Register Protect
(SRP) bit and Write Protect (WP#) signal allow the device to be put in the Hardware Protected Mode. The
Write Status Register (WRSR) command is not executed once the Hardware Protected Mode is entered.
Figure5. Write Status Register Sequence Diagram
Read Data Bytes (READ) (03H)
The Read Data Bytes (READ) command is followed by a 3-byte address (A23-A0), each bit being
latched-in during the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO,
each bit being shifted out, at a Max frequency fR, during the falling edge of SCLK. The first byte
addressed can be at any location. The address is automatically incremented to the next higher address
after each byte of data is shifted out. Therefore, the whole memory can be read with a single Read Data
Bytes (READ) command. During an Erase, Program or Write cycle, Read Data Byte (READ) command
will be rejected without affecting the cycle in progress.
Figure6. Read Data Bytes Sequence Diagram
VER 1.1
15
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Read Data Bytes At Higher Speed (Fast Read)(0BH)
The Read Data Bytes at Higher Speed (Fast Read) command is for quickly reading data out. It is followed
by a 3-byte address (A23-A0) and a dummy byte, each bit being latched-in during the rising edge of SCLK.
Then the memory content, at that address, is shifted out on SO, each bit being shifted out, at a Max
frequency f , during the falling edge of SCLK. The first byte address can be at any location. The address
C
is automatically incremented to the next higher address after each byte of data is shifted out.
Figure7. Read Data Bytes at Higher Speed Sequence Diagram
Dual Output Fast Read (3BH )
The Dual Output Fast Read command is followed by 3-byte address (A23-A0) and a dummy byte, each
bit being latched in during the rising edge of SCLK, then the memory contents are shifted out 2-bit per
clock cycle from SI and SO. The command sequence is shown in Figure 8. The first byte addressed can
be at any location. The address is automatically incremented to the next address after each byte of data is
shifted out.
Figure8. Dual Output Fast Read Sequence Diagram
VER 1.1
16
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Quad Output Fast Read (6BH )
The Quad Output Fast Read command is followed by 3-byte address (A23-A0) and a dummy byte, each
bit being latched in during the rising edge of SCLK, then the memory contents are shifted out 4-bit per
clock cycle from IO3, IO2, IO1 and IO0. The command sequence is shown in Figure 9. The first byte
addressed can be at any location. The address is automatically incremented to the next address after
each byte of data is shifted out.
Figure9. Quad Output Fast Read Sequence Diagram
Dual I/O Fast Read(BBH)
The Dual I/O Fast Read command is similar to the Dual Output Fast Read command but with the
capability to input the 3-byte address (A23-0) and a “Continuous Read Mode” byte 2-bit per clock by SI
and SO, each bit being latched in during the rising edge of SCLK, then the memory contents are shifted
out 2-bit per clock cycle from SI and SO. The command sequence is shown in Figure 10. The first byte
addressed can be at any location. The address is automatically incremented to the next address after
each byte of data is shifted out.
Dual I/O Fast Read with “Continuous Read Mode”
The Dual I/O Fast Read command can further reduce command overhead through setting the
“Continuous Read Mode” bits (M7- 0) after the input 3-byte address (A23-A0). If the “Continuous Read
Mode” bits (M5- 4) =(1, 0), then the next Dual I/O Fast Read command (after CS# is raised and then
lowered) does not require the BBH command code. The command sequence is shown in figure 11. If the
“Continuous Read Mode” bits (M5- 4) do not equal (1, 0), the next command requires the first BBH
command code, thus returning to normal operation. A “Continuous Read Mode” Reset command can be
used to reset (M5- 4) before issuing normal command.
VER 1.1
17
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Figure10. Dual I/O Fast Read Sequence Diagram (M5-4≠(1, 0))
Figure11. Dual I/O Fast Read Sequence Diagram (M5-4=(1, 0))
Quad I/O Fast Read(EBH)
The Quad I/O Fast Read command is similar to the Dual I/O Fast Read command but with the capability
to input the 3-byte address (A23-0) and a “Continuous Read Mode” byte and 4-dummy clock 4-bits per
clock by IO0, IO1, IO3, IO4, each bit being latched in during the rising edge of SCLK, then the memory
contents are shifted out 4-bit per clock cycle from IO0, IO1, IO2, IO3. The command sequence is shown in
Figure 12. The first byte addressed can be at any location. The address is automatically incremented to
the next address after each byte of data is shifted out. The Quad Enable bit (QE) of Status Register (S9)
must be set to enable for the Quad I/O Fast read command.
Quad I/O Fast Read with “Continuous Read Mode”
The Quad I/O Fast Read command can further reduce command overhead through setting the
“Continuous Read Mode” bits (M7-0) after the input 3-byte address (A23-A0). If the “Continuous Read
Mode” bits (M5- 4) =(1, 0), then the next Quad I/O Fast Read command (after CS# is raised and then
lowered) does not re- quire the EBH command code. The command sequence is shown in Figure 13. If
VER 1.1
18
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
the “Continuous Read Mode” (M5- 4) do not equal (1, 0), the next command requires the first EBH
command code, thus returning to normal operation. A “Continuous Read Mode” Reset command can be
used to reset (M5- 4) before issuing normal command.
Figure12.Quad I/O Fast Read Sequence Diagram (M5-4≠(1, 0))
Figure13.Quad I/O Fast Read Sequence Diagram (M5-4=(1, 0))
Quad I/O Word Fast Read(E7H)
The Quad I/O Word Fast Read command is similar to the Quad I/O Fast Read command except that the
loest address bit (A0) must equal 0 and only 2-dummy clock. The command sequence is shown in
followed Figure 14. The first byte addressed can be at any location. The address is automatically
incremented to the next higher address after each byte of data is shifted out. The Quad Enable bit (QE) of
Status Register (S9) must be set to enable for the Quad I/O Word Fast read command.
VER 1.1
19
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Quad I/O Word Fast Read with “Continuous Read Mode”
The Quad I/O Word Fast Read command can further reduce command overhead through setting the
“Continuous Read Mode” bits (M7-0) after the input 3-byte address (A23-A0). If the “Continuous Read
Mode” bits (M5- 4) =(1, 0), then the next Quad I/O Word Fast Read command (after CS# is raised and
then lowered) does not require the E7H command code. The command sequence is shown in followed
Figure 15. If the “Continuous Read Mode” bits (M5- 4) do not equal (1, 0), the next command requires the
first E7H command code, thus returning to normal operation. A “Continuous Read Mode” Reset command
can be used to reset (M7-0) before issuing normal command.
Figure14.Quad I/O Word Fast Read Sequence Diagram (M5-4≠(1, 0))
Figure15.Quad I/O Word Fast Read Sequence Diagram (M5-4= (1, 0))
VER 1.1
20
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Page Program (PP) (02H)
The Page Program (PP) command is for programming the memory. A Write Enable (WREN) command
must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Page
Program command.
The Page Program (PP) command is entered by driving CS# Low, followed by the command code, three
address bytes and at least one data byte on SI. If the 8 least significant address bits (A7-A0) are not all
zero, all transmitted data that goes beyond the end of the current page are programmed from the start
address of the same page (from the address whose 8 least significant bits (A7-A0) are all zero). CS# must
be driven low for the entire duration of the sequence. The Page Program command sequence: CS# goes
low sending Page Program command 3-byte address on SI at least 1 byte data on SI CS# goes high. The
command sequence is shown in Figure16. If more than 256 bytes are sent to the device, previously
latched data are discarded and the last 256 data bytes are guaranteed to be programmed correctly within
the same page. If less than 256 data bytes are sent to device, they are correctly programmed at the
requested addresses without having any effects on the other bytes of the same page. CS# must be driven
high after the eighth bit of the last data byte has been latched in; otherwise the Page Program (PP)
command is not executed.
As soon as CS# is driven high, the self-timed Page Program cycle (whose duration is tPP) is initiated.
While the Page Program cycle is in progress, the Status Register may be read to check the value of the
Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Page Program cycle,
and is 0 when it is completed. As some unspecified time before the cycle is completed, the Write Enable
Latch (WEL) bit is reset.
A Page Program (PP) command applied to a page which is protected by the Block Protect (BP3, BP2,
BP1, BP0) is not executed.
Figure16. Page Program Sequence Diagram
VER 1.1
21
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Quad Page Program (QPP) (32H)
The Quad Page Program command is for programming the memory using four pins: IO0, IO1, IO2, and
IO3. To use Quad Page Program the Quad enable in status register Bit9 must be set (QE=1). A Write
Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit
before sending the Page Program command. The Quad Page Program command is entered by driving
CS# Low, followed by the command code (32H), three address bytes and at least one data byte on IO
pins.
The command sequence is shown in Figure 17. If more than 256 bytes are sent to the device, previously
latched data are discarded and the last 256 data bytes are guaranteed to be programmed correctly within
the same page. If less than 256 data bytes are sent to device, they are correctly programmed at the
requested ad- dresses without having any effects on the other bytes of the same page. CS# must be
driven high after the eighth bit of the last data byte has been latched in; otherwise the Quad Page
Program command is not executed.
As soon as CS# is driven high, the self-timed Quad Page Program cycle (whose duration is tPP) is
initiated. While the Quad Page Program cycle is in progress, the Status Register may be read to check
the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed
Quad Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is
completed, the Write Enable Latch (WEL) bit is reset.
A Quad Page Program command applied to a page which is protected by the Block Protect (BP3, BP2,
BP1, BP0) will not be executed.
Figure17. Quad Page Program Sequence Diagram
VER 1.1
22
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
4 x I/O Page Program (4PP)
The Quad Page Program (4PP) instruction is for programming the memory to be "0". A Write Enable
(WREN) instruction must execute to set the Write Enable Latch (WEL) bit and Quad Enable (QE) bit must
be set to "1" before sending the Quad Page Program (4PP). The Quad Page Programming takes four
pins: SIO0, SIO1, SIO2, and SIO3 as address and data input, which can improve programmer
performance and the effectiveness of ap- plication. The 4PP operation frequency supports as fast as f4PP.
The other function descriptions are as same as standard page program.
The sequence of issuing 4PP instruction is: CS# goes low
sending 4PP instruction code
3-byte
address on SIO[3:0] at least 1-byte on data on SIO[3:0]
CS# goes high .
Figure18. Quad I/O Page Program Sequence Diagram
Sector Erase (SE) (20H)
The Sector Erase (SE) command is for erasing the all data of the chosen sector. A Write Enable (WREN)
command must previously have been executed to set the Write Enable Latch (WEL) bit. The Sector Erase
(SE) command is entered by driving CS# low, followed by the command code, and 3-address byte on SI.
Any address inside the sector is a valid address for the Sector Erase (SE) command. CS# must be driven
low for the entire duration of the sequence.
The Sector Erase command sequence: CS# goes low sending Sector Erase command 3-byte address on
SI CS# goes high. The command sequence is shown in Figure19. CS# must be driven high after the
eighth bit of the last address byte has been latched in; otherwise the Sector Erase (SE) command is not
executed. As soon as CS# is driven high, the self-timed Sector Erase cycle (whose duration is tSE) is
initiated. While the Sector Erase cycle is in progress, the Status Register may be read to check the value
of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Sector Erase
cycle, and is 0 when it is completed. Write Enable Latch (WEL) bit is reset to 0 at the end of the Sector
Erase cycle. Sector Erase (SE) command applied to a sector which is protected by the Block Protect
VER 1.1
23
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
(BP3,BP2, BP1, and BP0) bit (see Table1 &1.1) will not be executed.
Figure19. Sector Erase Sequence Diagram
32KB Block Erase (BE) (52H)
The 32KB Block Erase (BE) command is for erasing the all data of the chosen block. A Write Enable
(WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The
32KB Block Erase (BE) command is entered by driving CS# low, followed by the command code, and
three address bytes on SI. Any address inside the block is a valid address for the 32KB Block Erase (BE)
command. CS# must be driven low for the entire duration of the sequence.
The 32KB Block Erase command sequence: CS# goes low sending 32KB Block Erase command 3-byte
address on SI, CS# goes high. The command sequence is shown in Figure20. CS# must be driven high
after the eighth bit of the last address byte has been latched in; otherwise the 32KB Block Erase (BE)
command is not executed. As soon as CS# is driven high, the self-timed Block Erase cycle (whose
duration is tBE) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to
check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the
self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is
completed, the Write Enable Latch (WEL) bit is reset. A 32KB Block Erase (BE) command applied to a
block which is protected by the Block Protect (BP3, BP2, BP1, BP0) bits (see Table1 & 1.1) will not be
executed.
Figure20. 32KB Block Erase Sequence Diagram
VER 1.1
24
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
64KB Block Erase (BE) (D8H)
The 64KB Block Erase (BE) command is for erasing the all data of the chosen block. A Write Enable
(WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The
64KB Block Erase (BE) command is entered by driving CS# low, followed by the command code, and
three address bytes on SI. Any address inside the block is a valid address for the 64KB Block Erase (BE)
command. CS# must be driven low for the entire duration of the sequence.
The 64KB Block Erase command sequence: CS# goes low sending 64KB Block Erase command 3-byte
address on SI, CS# goes high. The command sequence is shown in Figure21. CS# must be driven high
after the eighth bit of the last address byte has been latched in; otherwise the 64KB Block Erase (BE)
command is not executed. As soon as CS# is driven high, the self-timed Block Erase cycle (whose
duration is tBE) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to
check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the
self-timed Block Erase cycle, and is 0 when it is completed. Write Enable Latch (WEL) bit is reset t. A
64KB Block Erase (BE) commands applied to a block which is protected by the Block Protect (BP3,BP2,
BP1, BP0) bits (see Table1 & 1.1) will not be executed.
Figure21. 64KB Block Erase Sequence Diagram
Chip Erase (CE) (60/C7H)
The Chip Erase (CE) command is for erasing the all data of the chip. A Write Enable (WREN) command
must previously have been executed to set the Write Enable Latch (WEL) bit .The Chip Erase (CE)
command is entered by driving CS# Low, followed by the command code on Serial Data Input (SI). CS#
must be driven Low for the entire duration of the sequence.
The Chip Erase command sequence: CS# goes low send Chip Erase command CS# goes high. The
command sequence is shown in Figure10. CS# must be driven high after the eighth bit of the command
code has been latch in, otherwise the Chip Erase command is not executed. As soon as CS# is driven
high, the self-timed Chip Erase cycle (whose duration is tCE) is initiated. While the Chip Erase cycle is in
progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write
In Progress (WIP) bit is 1 during the self-timed Chip Erase cycle, and is 0 when it is completed. At some
unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Chip Erase
(CE) command is executed if the Block protected by (BP3, BP2, BP1, BP0) bits. The Chip Erase(CE)
command is ignored if one or more sectors are protected.
VER 1.1
25
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Figure22. Chip Erase Sequence Diagram
Deep Power-Down (DP) (B9H)
Executing the Deep Power-Down (DP) command is the only way to put the device in the lowest
consumption mode (the Deep Power-Down Mode). It can also be used as an extra software protection
mechanism, while the device is not in active use, since in this mode, the device ignores all Write, Program
and Erase commands. Driving CS# high deselects the device, and puts the device in the Standby Mode (if
there is no internal cycle currently in progress). But this mode is not the Deep Power-Down Mode. The
Deep Power-Down Mode can only be entered by executing the Deep Power-Down (DP) command. Once
the device has entered the Deep Power- Down Mode, all commands are ignored except the Release from
Deep Power-Down and Read Device ID (RDI) command. This releases the device from this mode. The
Release from Deep Power-Down and Read Device ID (RDI) command also allows the Device ID of the
device to be output on SO.
The Deep Power-Down Mode automatically stops at Power-Down, and the device always Power-Up in
the Standby Mode. The Deep Power-Down (DP) command is entered by driving CS# low, followed by the
command code on SI. CS# must be driven low for the entire duration of the sequence.
The Deep Power-Down command sequence: CS# goes low, sending Deep Power-Down command, CS#
goes high. The command sequence is shown in Figure 23. CS# must be driven high after the eighth bit of
the command code has been latched in; otherwise the Deep Power-Down (DP) command is not executed.
As soon as CS# is driven high, it requires a delay of tDP before the supply current is reduced to ICC2 and
the Deep Power- Down Mode is entered. Any Deep Power-Down (DP) command, while an Erase,
Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in
progress.
Figure23. Deep Power-Down Sequence Diagram
VER 1.1
26
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Release from Deep Power-Down and Read Device ID (RDI) (ABH)
The Release from Power-Down and Read/Device ID command is a multi-purpose command. It can be
used to release the device from the Power-Down state or obtain the devices electronic identification (ID)
number. To release the device from the Power-Down state, the command is issued by driving the CS# pin
low, shifting the instruction code “ABH” and driving CS# high as shown in Figure24. Release from
Power-Down will take the time duration of tRES1 (See AC Characteristics) before the device will resume
normal operation and other command are accepted. The CS# pin must remain high during the tRES1
time duration.
When used only to obtain the Device ID while not in the Power-Down state, the command is initiated by
driving the CS# pin low and shifting the instruction code “ABH” followed by 3-dummy byte. The Device ID
bits are then shifted out on the falling edge of SCLK with most significant bit (MSB) first as shown in
Figure24. The Device ID value for the ACE25AA800G is listed in Manufacturer and Device Identification
table. The Device ID can be read continuously. The command is completed by driving CS# high.
When used to release the device from the Power-Down state and obtain the Device ID, the command is
the same as previously described, and shown in Figure 25, except that after CS# is driven high it must
remain high for a time duration of tRES2 (See AC Characteristics). After this time duration the device will
resume normal operation and other command will be accepted. If the Release from Power-Down/Device
ID command is issued while an Erase, Program or Write cycle is in process (when WIP equal 1) the
command is ignored and will not affects on the current cycle.
Figure24. Release Power-Down Sequence Diagram
Figure25. Release Power-Down /Read Device ID Sequence Diagram
VER 1.1
27
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Read Manufacture ID/ Device ID (REMS) (90H)
The Read Manufacturer/Device ID command is an alternative to the Release from Power-Down / Device
ID command that provides both the JEDEC assigned Manufacturer ID and the specific Device ID. The
command is initiated by driving the CS# pin low and shifting the command code “90H” followed by a 24-bit
address (A23-A0) of 000000H. After which, the Manufacturer ID and the Device ID are shifted out on the
falling edge of SCLK with most significant bit (MSB) first is shown in Figure 26. If the 24-bit address is
initially set to 000001H, the Device ID will be read first.
Figure26. Read ID Sequence Diagram
Continuous Read Mode Reset (CRMR) (FFH)
The Dual/Quad I/O Fast Read operations, “Continuous Read Mode” bits (M7-0) are implemented to
further reduce command overhead. By setting the (M7-0) to AXH, the next Dual/Quad I/O Fast Read
operations do not require the BBH/EBH/E7H command code.
Because the ACE25AA800G has no hardware reset pin, so if Continuous Read Mode bits are set to
“AXH”, the ACE25AA800G will not recognize any standard SPI commands. So Continuous Read Mode
Reset command will release the Continuous Read Mode from the “AXH” state and allow standard SPI
command to be recognized. The command sequence is shown in Figure 27.
Figure27. Continuous Read Mode Reset Sequence Diagram
VER 1.1
28
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Read Manufacture ID/ Device ID Dual I/O (92H)
The Read Manufacturer/Device ID Dual I/O command is an alternative to the Release from Power-Down /
Device ID command that provides both the JEDEC assigned Manufacturer ID and the specific Device ID
by dual I/O.
The command is initiated by driving the CS# pin low and shifting the command code “92H” followed by a
24-bit address (A23-A0) of 000000H. After which, the Manufacturer ID and the Device ID are shifted out
on the falling edge of SCLK with most significant bit (MSB) first as shown in Figure 27.1 If the 24-bit
address is initially set to 000001H, the Device ID will be read first.
Figure27.1 Read Manufacture ID/ Device ID Dual I/O Sequence Diagram
Read Manufacture ID/ Device ID Qual I/O (94H)
The Read Manufacturer/Device ID Quad I/O command is an alternative to the Release from Power-Down
/ Device ID command that provides both the JEDEC assigned Manufacturer ID and the specific Device ID
by quad I/O. The command is initiated by driving the CS# pin low and shifting the command code “94H”
followed by a 24-bit address (A23-A0) of 000000H. After which, the Manufacturer ID and the Device ID
are shifted out on the falling edge of SCLK with most significant bit (MSB) first is shown in Figure 28. If the
24-bit address is initially set to 000001H, the Device ID will be read first.
Figure28. Read Manufacture ID/ Device ID Dual I/O Sequence Diagram
VER 1.1
29
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Read Identification (RDID) (9FH)
The Read Identification (RDID) command allows the 8-bit manufacturer identification to be read, followed
by two bytes of device identification. The device identification indicates the memory type in the first byte,
and the memory capacity of the device in the second byte. Any Read Identification (RDID) command
while an Erase or Program cycle is in progress, is not decoded, and has no effect on the cycle that is in
progress. The Read identification (RDID) command should not be issued while the device is in Deep
Power-Down Mode.
The device is first selected by driving CS# to low. Then, the 8-bit command code for the command is
shifted in. This is followed by the 24-bit device identification, stored in the memory, being shifted out on
Serial Data Output, each bit being shifted out during the falling edge of Serial Clock. The command
sequence is shown in Figure29. The Read Identification (RDID) command is terminated by driving CS# to
high at any time during data output. When CS# is driven high, the device is put in the Standby Mode.
Once in the Standby Mode, the device waits to be selected, so that it can receive, decode and execute
commands.
Figure29. Read Identification ID Sequence Diagram
Program/Erase Suspend (PES) (75H or B0H)
The Program/Erase Suspend command “75H or 30H”, allows the system to interrupt a page program or
sec- tor/block erase operation and then read data from any other sector or block. The Write Status
Register command (01H) and Erase Security Registers (44H, 42H) and Erase commands (20H, 52H,
D8H, C7H, 60H) and Page Program command are not allowed during Program/Erase suspend.
Program/Erase Suspend is valid only during the page program or sector/block erase operation. A
maximum of time of “tSUS” (See AC Characteristics) is required to suspend the program/erase operation.
The Program/Erase Suspend command will be accepted by the device only if the SUS bit in the Status
Register equal to 0 and WIP bit equal to 1 while a Page Program or a Sector or Block Erase operation is
on-going. If the SUS bit equal to 1 or WIP bit equal to 0, the Suspend command will be ignored by the
device. The WIP bit will be cleared from 1 to 0 within “tSUS” and the SUS bit will be set from 0 to 1
immediately after Program/Erase Suspend. A power-off during the suspend period will reset the device
and release the suspend state. The command sequence is shown in Figure 30.
VER 1.1
30
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Figure30. Program/Erase Suspend Sequence Diagram
Program/Erase Resume (PER) (7AH or 30H)
The Program/Erase Resume command must be written to resume the program or sector/block erase
operation after a Program/Erase Suspend command. The Program/Erase command will be accepted by
the device only if the SUS bit equal to 1 and the WIP bit equal to 0. After issued the SUS bit in the status
register will be cleared from 1 to 0 immediately, the WIP bit will be set from 0 to 1 within 200ns and the
Sector or Block will complete the erase operation or the page will complete the program operation. The
Program/Erase Resume command will be ignored unless a Program/Erase Suspend is active. The
command sequence is shown in Figure 31.
Figure31. Program/Erase Resume Sequence Diagram
VER 1.1
31
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Erase Security Registers (44H)
The ACE25AA800G provides four 256-byte Security Registers which only erased all at once but able to
program individually. These registers may be used by the system manufacturers to store security and
other important information separately from the main memory array.
The Erase Security Registers command is similar to Sector/Block Erase command. A Write Enable
(WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit.
The Erase Security Registers command sequence: CS# goes low, sending Erase Security Registers
Command, CS# goes high. The command sequence is shown in Figure 32. CS# must be driven high after
the eighth bit of the command code has been latched in, otherwise the Erase Security Registers
command is not executed. As soon as CS# is driven high, the self-timed Erase Security Registers cycle
(whose duration is tSE) is initiated. While the Erase Security Registers cycle is in progress, the Status
Register may be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP)
bit is 1 during the self-timed Erase Security Registers cycle, and is 0 when it is completed. At some
unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Security
Registers Lock Bit (LB) in the Status Register can be used to OTP protect the security registers. Once the
LB bit is set to 1, the Security Registers will be permanently locked; the Erase Security Registers
command will be ignored.
Address
A23-A16
A15-A10
000000
A9-A0
Security Registers
00000000
Don’t Care
Figure32. Erase Security Registers command Sequence Diagram
VER 1.1
32
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Program Security Registers (42H)
The Program Security Registers command is similar to the Page Program command. It allows from 1 to
256 bytes Security Registers data to be programmed. A Write Enable (WREN) command must previously
have been executed to set the Write Enable Latch (WEL) bit before sending the Program Security
Registers command. The Program Security Registers command is entered by driving CS# Low, followed
by the command code (42H), three address bytes and at least one data byte on SI. As soon as CS# is
driven high, the self-timed Program Security Registers cycle (whose duration is tPP) is initiated. While the
Program Security Registers cycle is in progress, the Status Register may be read to check the value of
the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Program
Security Registers cycle, and is 0 when it is completed. At some unspecified time before the cycle is
completed, the Write Enable Latch (WEL) bit is reset.
If the Security Registers Lock Bit (LB) is set to 1, the Security Registers will be permanently locked.
Program Security Registers command will be ignored.
Address
A23-A16
00H
A15-A8
01H
A7-A0
Security Register1
Security Register2
Security Register3
Byte Address
Byte Address
Byte Address
00H
02H
00H
03H
Figure33. Program Security Registers command Sequence Diagram
VER 1.1
33
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Read Security Registers (48H)
The Read Security Registers command is similar to Fast Read command. The command is followed by a
3- byte address (A23-A0) and a dummy byte, each bit being latched-in during the rising edge of SCLK.
Then the memory content, at that address, is shifted out on SO, each bit being shifted out, at a Max
frequency fC, during the falling edge of SCLK. The first byte addressed can be at any location. The
address is automatically increment- ed to the next address after each byte of data is shifted out. Once the
A9-A0 address reaches the last byte of the register (Byte 3FFH), it will reset to 000H, the command is
completed by driving CS# high.
Address
A23-A16
00H
A15-A10
01H
A9-A0
Security Register1
Security Register2
Security Register3
Byte Address
Byte Address
Byte Address
00H
02H
00H
03H
Figure34. Read Security Registers command Sequence Diagram
VER 1.1
34
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Enable Reset (66H) and Reset (99H)
If the Reset command is accepted, any on-going internal operation will be terminated and the device will
return to its default power-on state and lose all the current volatile settings, such as Volatile Status
Register bits, Write Enable Latch status (WEL), Program/Erase Suspend status, Read Parameter setting
(P7-P0) and Wrap Bit Setting (W6-W4).
The “Reset (99H)” command sequence as follow: CS# goes low Sending Enable Reset command CS#
goes high CS# goes low Sending Reset command CS# goes high. Once the Reset command is accepted
by the device, the device will take approximately tRSTR to reset. During this period, no command will be
accepted. Data corruption may happy if there is an on-going or suspended internal Erase or Program
operation when Reset command sequence is accepted by the device. It is recommended to check the
BUSY bit and the SUS bit in Status Register before issuing the Reset command sequence.
Figure35. Enable Reset and Reset command Sequence Diagram
Read Serial Flash Discoverable Parameter (5AH)
The Serial Flash Discoverable Parameter (SFDP) standard provides a consistent method of describing
the functional and feature capabilities of serial flash devices in a standard set of internal parameter tables.
These parameter tables can be interrogated by host system software to enable adjustments needed to
accommodate divergent features from multiple vendors. The concept is similar to the one found in the
Introduction of JEDEC Standard, JESD68 on CFI. SFDP is a standard of JEDEC Standard No.216.
Figure36. Read Serial Flash Discoverable Parameter command Sequence Diagram
VER 1.1
35
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Table 3. Signature and Parameter Identification Data Values
Add(H) DW Add
Description
Comment
Data
Data
(Byte)
(Bit)
00H
01H
02H
03H
04H
05H
06H
07:00
15:08
23:16
31:24
07:00
15:08
23:16
53H
46H
44H
50H
00H
01H
01H
53H
46H
44H
50H
00H
01H
01H
SFDP Signature
Fixed:50444653H
SFDP Minor Revision Number
SFDP Major Revision Number
Number of Parameters Headers
Start from 00H
Start from 01H
Start from 00H
Contains0xFFHandcanneverbe
changed
Unused
07H
08H
09H
0AH
0BH
31:24
07:00
15:08
23:16
31:24
FFH
00H
00H
01H
09H
FFH
00H
00H
01H
09H
00H: It indicates a JEDEC specified
header
ID number (JEDEC)
Parameter Table Minor Revision
Number
Start from 0x00H
Start from 0x01H
Parameter Table Major Revision
Number
Parameter Table Length
(in double word)
How many DWORDs in the
Parameter table
0CH
0DH
0EH
07:00
15:08
23:16
30H
00H
00H
30H
00H
00H
First address of JEDEC Flash
Parameter table
Parameter Table Pointer (PTP)
Contains0xFFH andcan never be
changed
Unused
0FH
10H
11H
31:24
07:00
15:08
FFH
0BH
00H
FFH
0BH
00H
ID Number(ACE Manufacturer ID) ItisindicatesACEmanufacturerID
Parameter Table Minor Revision
Start from 0x00H
Number
Parameter Table Major Revision
Start from 0x01H
12H
13H
14H
15H
16H
17H
23:16
31:24
07:00
15:08
23:16
31:24
01H
03H
60H
00H
00H
FFH
01H
03H
60H
00H
00H
FFH
Number
Parameter Table Length
(in double word)
How many DWORDs in the
Parameter table
First address of Flash Parameter
table
Parameter Table Pointer (PTP)
Contains0xFFHandcanneverbe
changed
Unused
VER 1.1
36
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Table 4. Parameter Table (0): JEDEC Flash Parameter Tables
Add(H) DW Add
Description
Comment
Data
Data
(Byte)
(Bit)
00: Reserved;
01: 4KB erase;
Block/Sector Erase Size
01:00
01b
10: Reserved;
11: not support 4KB erase
0: 1Byte, 1: 64Byte or larger
0: Nonvolatile status bit
1:Volatilestatusbit
Write Granularity
Write Enable Instruction Re-
quested for Writing to Volatile
Status Registers
02
03
1b
0b
(BP status register bit)
0: Use 50H Opcode,
30H
E5H
WriteEnableOpcodeSelectfor
1: Use 06H Opcode,
WritingtoVolatileStatusRegis- Note:If target flash status register
04
0b
ters
is Nonvolatile, then bits 3 and4
must be set to 00b.
Contains 111b and can never
be changed
Unused
07:05
111b
4KB Erase Opcode
(1-1-2) Fast Read
31H
32H
33H
15:08
16
20H
1b
20H
F1H
FFH
0=Not support, 1=Support
00: 3Byte only,
Address Bytes Number used in
addressing flash array
01: 3 or 4Byte,
18:17
00b
10: 4Byte only,
11: Reserved
Double Transfer Rate (DTR)
clocking
0=Not support, 1=Support
19
0b
(1-2-2) Fast Read
(1-4-4) Fast Read
(1-1-4) Fast Read
Unused
0=Not support, 1=Support
0=Not support, 1=Support
0=Not support, 1=Support
20
21
1b
1b
22
1b
23
1b
Unused
31:24
FFH
Flash Memory Density
37H:34H 31:00
007FFFFFH
VER 1.1
37
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
(1-4-4) Fast Read Number of 0 0000b: Wait states (Dummy
04:00 00100b
Wait states
(1-4-4) Fast Read Number of
Mode Bits
Clocks) not support
38H
39H
3AH
3BH
3CH
3DH
3EH
3FH
40H
44H
EBH
08H
6BH
08H
3BH
42H
BBH
EEH
000b:Mode Bits not support
07:05
15:08
010b
EBH
(1-4-4) Fast Read Opcode
(1-1-4) Fast Read Number of 0 0000b: Wait states (Dummy
20:16 01000b
Wait states
(1-1-4) Fast Read Number of
Mode Bits
Clocks) not support
000b:Mode Bits not support
23:21
31:24
000b
6BH
(1-1-4) Fast Read Opcode
(1-1-2) Fast Read Number of
Wait states
0 0000b: Wait states (Dum-
my Clocks) not support
04:00 01000b
(1-1-2) Fast Read Number
of Mode Bits
000b: Mode Bits not support
07:05
15:08
000b
3BH
(1-1-2) Fast Read Opcode
(1-2-2) Fast Read Number of
Wait states
20:16 00010b
(1-2-2)FastReadNumberof
Mode Bits
23:21
010b
(1-2-2) Fast Read Opcode
(2-2-2) Fast Read
Unused
31:24
00
BBH
0b
0=not support 1=support
0=not support 1=support
03:01
04
111b
0b
(4-4-4) Fast Read
Unused
07:05
111b
Unused
43H:41H 31:08 0xFFH
45H:44H 15:00 0xFFH
0xFFH
0xFFH
Unused
(2-2-2) Fast Read Number of 0 0000b: Wait states (Dummy
20:16 00000b
46H
Wait states
(2-2-2)FastReadNumberof
Mode Bits
Clocks) not support
00H
000b: Mode Bits not support
23:21
000b
(2-2-2) Fast Read Opcode
Unused
47H
31:24
FFH
FFH
49H:48H 15:00 0xFFH
0xFFH
VER 1.1
38
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
(4-4-4) Fast Read Number of 0 0000b: Wait states (Dummy
20:16 00000b
Wait states
(4-4-4)FastReadNumberof
Mode Bits
Clocks) not support
4AH
00H
000b: Mode Bits not support
23:21
31:24
000b
FFH
(4-4-4) Fast Read Opcode
4BH
4CH
4DH
4EH
4FH
50H
51H
52H
53H
FFH
0CH
20H
0FH
52H
10H
D8H
00H
FFH
Sector/block size=2^N bytes
0x00b:thissectortypedon’t
exist
Sector Type 1 Size
Sector Type 1 erase Opcode
Sector Type 2 Size
07:00
15:08
23:16
31:24
07:00
15:08
23:16
31:24
0CH
20H
0FH
52H
10H
D8H
00H
FFH
Sector/block size=2^N bytes
0x00b:thissectortypedon’t
exist
Sector Type 2 erase Opcode
Sector Type 3 Size
Sector/block size=2^N bytes
0x00b:thissectortypedon’t
exist
Sector Type 3 erase Opcode
Sector Type 4 Size
Sector/block size=2^N bytes
0x00b:thissectortypedon’t
exist
Sector Type 4 erase Opcode
VER 1.1
39
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Table 5. Parameter Table (1): ACE Flash Parameter Tables
Add(H) DW Add
(Byte) (Bit)
Description
Comment
Data
Data
2000H=2.000V
2700H=2.700V
3600H=3.600V
1650H=1.650V
Vcc Supply Maximum Voltage
61H:60H 15:00
3600H
3600H
2250H=2.250V
2300H=2.300V
2700H=2.700V
Vcc Supply Minimum Voltage
63H:62H 31:16
2700H
2700H
HW Reset# pin
HW Hold# pin
0=not support 1=support
0=not support 1=support
0=not support 1=support
0=not support 1=support
Should be issue Reset
00
01
02
03
0b
0b
1b
0b
Deep Power Down Mode
SW Reset
SW Reset Opcode
Enable(66H) before Reset 65H:64H 11:04
cmd
99H
7994H
Program Suspend/Resume
Erase Suspend/Resume
Unused
0=not support 1=support
0=not support 1=support
12
13
14
15
1b
1b
1b
0b
Wrap-Around Read mode
Wrap-Around Read mode
Opcode
0=not support 1=support
66H
67H
23:16
FFH
FFH
64H
08H:support 8B wrap-around
read 16H:8B&16B
Wrap-Around Read data length
31:24
64H
32H:8B&16B&32B
64H:8B&16B&32B&64B
Individual block lock
0=not support 1=support
0=Volatile 1=Nonvolatile
00
01
0b
0b
Individual block lock bit
(Volatile/Nonvolatile)
Individual block lock Opcode
09:02
10
FFH
0b
Individual block lock Volatile
protect bit default protect status
E3FCH
FFFFH
0=protect 1=unprotect
6BH:68H
Secured OTP
Read Lock
0=not support 1=support
0=not support 1=support
0=not support 1=support
11
12
0b
0b
Permanent Lock
Unused
13
1b
15:14
31:16
11b
FFFFH
Unused
VER 1.1
40
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Electrical Characteristics
Power-On Timing
Table6. Power-Up Timing and Write Inhibit Threshold
Symbol
tVSL
Parameter
VCC(min) To CS# Low
Min
10
1
Max
Unit
us
tPUW
Time Delay Before Write Instruction
Write Inhibit Voltage
10
ms
V
VWI
1
2.5
Initial Delivery State
The device is delivered with the memory array erased: all bits are set to 1(each byte contains FFH).The
Status Register contains 00H (all Status Register bits are 0).
Data Retention and Endurance
Parameter
Typical
20
Unit
Years
Cycles
Minimum Pattern Data Retention Time
Erase/Program Endurance
100K
Latch up Characteristics
Parameter
Input Voltage Respect To VSS On I/O Pins
VCC Current
Min
-1.0V
Max
VCC+1.0V
100mA
-100mA
VER 1.1
41
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Capacitance Measurement Condition
Symbol
Parameter
Input Capacitance
Min
Typ
Max
6
Unit
pF
pF
pF
ns
V
Conditions
VIN=0V
C
IN
C
OUT
Output Capacitance
8
VOUT=0V
C
L
Load Capacitance
30
Input Rise And Fall time
Input Pulse Voltage
5
0.1VCC to 0.8VCC
0.2VCC to 0.7VCC
0.5VCC
Input Timing Reference Voltage
Output Timing Reference Voltage
V
V
Maximum Negative Overshoot Waveform
Maximum Positive Overshoot Waveform
Figure35. Input Test Waveform and MeasurementLevel
VER 1.1
42
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
DC Characteristics(T=-40℃~85℃,VCC=2.7~3.6V)
Symbol
Parameter
Test Condition
Min.
Typ
Max.
±2
Unit
μA
I
Input Leakage Current
Output Leakage Current
Standby Current
LI
I
±2
μA
LO
CS#=VCC VIN=VCC or
VSS
I
12
0.06
15
20
μA
CC1
CS#=VCC VIN=VCC or
VSS
I
Deep Power-Down Current
0.1
μA
CC2
CLK=0.1VCC/0.9VCC at
108MHz ,Q=Open(*1I/O)
CLK=0.1VCC/0.9VCC at
80MHz,Open(*1,*2,4I/O)
CLK=0.1VCC/0.9VCC at
50MHz ,Q=Open(*1I/O)
20
I
Operating Current(Read)
13
18
mA
CC3
5
7
I
Operating Current(PP)
Operating Current(WRSR)
Operating Current(SE)
Operating Current(BE)
Input Low Voltage
CS#=VCC
CS#=VCC
CS#=VCC
CS#=VCC
10
mA
mA
mA
mA
V
CC4
I
10
CC5
I
10
CC6
I
10
CC7
V
IL
-0.5
0.2VCC
VCC+0.4
0.4
V
IH
Input High Voltage
0.7VCC
V
V
Output Low Voltage
Output High Voltage
IOL=1.6mA
IOH=-100uA
V
OL
V
VCC-0.2
V
OH
VER 1.1
43
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
AC Characteristics(T=-40℃~85℃,VCC=2.7~3.6V,CL=30pf)
Symbol
Parameter
Min.
Typ
Max.
Unit
Serial Clock Frequency For:Fast Read(0BH),Dual
Output(3BH)
f
DC
108
MHz
C
Serial Clock Frequency For:Dual I/O (BBH),Quad
I/O(EBH),Quad Output(6BH)
f
DC
80
108
80
MHz
C1
f
Serial Clock Frequency For:Read(03H)
Serial Clock High Time
DC
4
MHz
ns
R
t
CLH
t
CLL
Serial Clock Low Time
4
ns
t
t
CLCH
CHCL
Serial Clock Rise Time(Slew Rate)
Serial Clock Fall Time(Slew Rate)
CS# Active Setup Time
0.2
0.2
5
V/ns
V/ns
ns
t
SLCH
t
t
CHSH
SHCH
CS# Active Hold Time
5
ns
CS# Not Active Setup Time
CS# Not Active Hold Time
5
ns
t
CHSL
5
ns
t
SHSL
SHQZ
CLQX
DVCH
CHDX
CS# High Time (read/write)
Output Disable Time
20
ns
t
t
6
ns
Output Hold Time
1
2
2
5
5
5
5
ns
t
t
Data In Setup Time
ns
Data In Hold Time
ns
t
HLCH
Hold# Low Setup Time(relative to Clock)
Hold# High Setup Time(relative to Clock)
Hold# High Hold Time(relative to Clock)
Hold# Low Hold Time(relative to Clock)
Hold# Low To High-Z Output
Hold# Low To Low-Z Output
Clock Low To Output Valid
ns
t
t
t
HHCH
ns
t
CHHL
ns
CHHH
ns
t
HLQZ
6
6
ns
HHQX
ns
t
CLQV
6.5
ns
t
WHSL
Write Protect Setup Time Before CS# Low
Write Protect Hold Time After CS# High
CS# High To Deep Power-Down Mode
20
ns
t
SHWL
tDP
100
ns
0.1
20
us
CS# High To Standby Mode Without Electronic
Signature Read
t
RES1
us
CS# High To Standby Mode With Electronic
Signature Read
t
RES2
tSUS
20
20
us
us
CS# High To Next Command After Suspend
VER 1.1
44
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
CS# High To Next Command After Reset
tRST_R
tRST_P
tRST_E
20
20
12
us
(from read)
CS# High To Next Command After Reset
(from program)
us
CS# High To Next Command After Reset
(from erase)
ms
t
Write Status Register Cycle Time
Page Programming Time
Sector Erase Time
60
0.4
60
250
0.7
ms
ms
ms
s
W
t
t
t
PP
SE
BE
CE
300
Block Erase Time(32K Bytes/64K Bytes)
Chip Erase Time
0.15/0.25 0.3/0.5
2.5
t
5
s
Figure36. Serial Input Timing
Figure37. Output Timing
Figure38. Hold Timing
VER 1.1
45
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Packaging information
SOP-8
Dimensions In Millimeters
Norm
Symbol
Min
Max
A
A1
A2
b
1.350
0.100
1.300
0.330
0.190
4.700
3.800
1.750
0.250
1.500
0.510
0.250
5.000
4.000
c
D
4.900
3.900
1.270
6.000
0.350
0.635
1.040
E1
e
E
5.800
0.250
0.508
0.837
0°
6.200
0.500
0.762
1.243
8°
h
L
L1
θ
VER 1.1
46
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Packaging information
SOP-8L (208mil)
Dimensions In Millimeters
Symbol
Min
Norm
1.950
Max
A
A1
A2
b
1.750
0.050
1.700
0.350
0.190
5.130
7.700
5.180
2.160
0.250
1.910
0.480
0.250
5.330
8.100
5.380
0.150
1.800
0.420
c
0.200
D
5.230
E
7.900
E1
e
5.280
1.270 BSC
0.650
L
0.500
0°
0.800
8°
θ
VER 1.1
47
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Packaging information
TSSOP-8
Dimensions In Millimeters
Dimensions In Inches
Symbol
Min
Max
Min
Max
D
E
2.900
4.300
0.190
0.090
6.250
3.100
4.500
0.300
0.200
6.550
1.200
1.000
0.150
0.114
0.169
0.007
0.004
0.246
0.122
0.177
0.012
0.008
0.258
0.047
0.039
0.006
b
c
E1
A
A2
A1
e
0.800
0.050
0.031
0.002
0.65 (BSC)
0.25 (TYP)
0.026 (BSC)
L
0.500
1°
0.700
7°
0.020
0.028
H
θ
0.01 (TYP)
1°
7°
VER 1.1
48
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Packaging information
USON3*2-8
Dimensions In Millimeters
Symbol
Min
Norm
0.550
Max
A
A1
b
0.500
0.000
0.180
0.100
1.900
1.500
0.600
0.050
0.030
0.200
2.100
1.700
0.020
0.250
c
0.150
D
2.000
D2
e
1.600
0.500BSC
1.500BSC
3.000
Nd
E
2.900
0.100
0.300
0.050
0.050
3.100
0.300
0.400
0.150
0.250
E2
L
0.200
0.350
L1
h
0.100
0.150
VER 1.1
49
ACE25AA800G
Serial NOR Flash Memory 3.0V Multi I/O with 4KB,32KB & 64KB Sector/Block Erase
Notes
ACE does not assume any responsibility for use as critical components in life support devices or systems
without the express written approval of the president and general counsel of ACE Electronics Co., LTD.
As sued herein:
1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant
into the body, or (b) support or sustain life, and shoes failure to perform when properly used in
accordance with instructions for use provided in the labeling, can be reasonably expected to result in
a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can
be reasonably expected to cause the failure of the life support device or system, or to affect its safety
or effectiveness.
ACE Technology Co., LTD.
http://www.ace-ele.com/
VER 1.1
50
相关型号:
ACE25AB400G
Serial NOR Flash Memory 4M bits 3.0V Dual I/O Serial Flash Memory with 4KB Uniform Sector
ACE
ACE25AB400GFMLTH
Serial NOR Flash Memory 4M bits 3.0V Dual I/O Serial Flash Memory with 4KB Uniform Sector
ACE
ACE25AB400GFMLUH
Serial NOR Flash Memory 4M bits 3.0V Dual I/O Serial Flash Memory with 4KB Uniform Sector
ACE
ACE25AB400GFMTH
Serial NOR Flash Memory 4M bits 3.0V Dual I/O Serial Flash Memory with 4KB Uniform Sector
ACE
ACE25AB400GFMUH
Serial NOR Flash Memory 4M bits 3.0V Dual I/O Serial Flash Memory with 4KB Uniform Sector
ACE
ACE25AB400GTMTH
Serial NOR Flash Memory 4M bits 3.0V Dual I/O Serial Flash Memory with 4KB Uniform Sector
ACE
ACE25AB400GTMUH
Serial NOR Flash Memory 4M bits 3.0V Dual I/O Serial Flash Memory with 4KB Uniform Sector
ACE
ACE25AB400GUA8TH
Serial NOR Flash Memory 4M bits 3.0V Dual I/O Serial Flash Memory with 4KB Uniform Sector
ACE
©2020 ICPDF网 联系我们和版权申明