5962-9756401QXA

更新时间:2024-10-29 12:55:53
品牌:ADI
描述:16-Bit, 100 kSPS/200 kSPS BiCMOS A/D Converters

5962-9756401QXA 概述

16-Bit, 100 kSPS/200 kSPS BiCMOS A/D Converters 16位100 kSPS时/ 200 kSPS时的BiCMOS A / D转换器

5962-9756401QXA 数据手册

通过下载5962-9756401QXA数据手册来全面了解它。这个PDF文档包含了所有必要的细节,如产品概述、功能特性、引脚定义、引脚排列图等信息。

PDF下载
16-Bit, 100 kSPS/200 kSPS  
BiCMOS A/D Converters  
a
AD976/AD976A  
FEATURES  
FUNCTIONAL BLOCK DIAGRAM  
Fast 16-Bit ADC  
V
REF  
AGND1  
ANA  
200 kSPS Throughput – AD976A  
100 kSPS Throughput – AD976  
Single 5 V Supply Operation  
Input Range: ؎10 V  
100 mW Max Power Dissipation  
Choice of External or Internal 2.5 V Reference  
High Speed Parallel Interface  
On-Chip Clock  
4k  
2.5V  
CAP  
REFERENCE  
R
AD976/AD976A  
4R  
V
IN  
D15  
D0  
SWITCHED  
CAP ADC  
PARALLEL  
INTERFACE  
4R  
3
AGND2  
28-Lead Skinny DIP, SSOP or SOIC Packages  
CONTROL LOGIC &  
INTERNAL CALIBRATION CIRCUITRY  
V
CLOCK  
DIG  
DGND  
BYTE  
R/C  
CS  
BUSY  
R = 6kAD976  
R = 3kAD976A  
GENERAL DESCRIPTION  
PRODUCT HIGHLIGHTS  
The AD976/AD976A is a high speed, low power 16-bit A/D  
converter that operates from a single 5 V supply. The part con-  
tains a successive approximation, switched capacitor ADC, an  
internal 2.5 V reference and a high speed parallel interface. The  
ADC is factory calibrated to minimize all linearity errors. The  
analog full-scale input is the standard industrial range of ±10 V.  
1. Fast Throughput.  
The AD976/AD976A is a high speed (100 kSPS/200 kSPS  
throughput rates respectively), 16-bit ADC based on a  
switched capacitor architecture.  
2. Single-Supply Operation.  
The AD976/AD976A operates from a single 5 V supply and  
dissipates only 100 mW max.  
The AD976/AD976A is comprehensively tested for ac param-  
eters such as SNR and THD, as well as the more traditional  
parameters of offset, gain and linearity.  
3. Comprehensive DC and AC Specifications.  
The AD976/AD976A is factory calibrated and fully tested for  
SNR and THD as well as the traditional specifications of  
offset, gain and linearity.  
The AD976/AD976A is fabricated on Analog Devices’ propri-  
etary BiCMOS process, which has high performance bipolar  
devices along with CMOS transistors.  
4. Complete A/D Solution.  
The AD976/AD976A is available in skinny 28-lead DIP, SSOP  
and SOIC packages.  
The AD976/AD976A offers a highly integrated solution  
containing an accurate ADC, reference and on-chip clock.  
REV. C  
Information furnished by Analog Devices is believed to be accurate and  
reliable. However, no responsibility is assumed by Analog Devices for its  
use, nor for any infringements of patents or other rights of third parties  
which may result from its use. No license is granted by implication or  
otherwise under any patent or patent rights of Analog Devices.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781/329-4700  
Fax: 781/326-8703  
World Wide Web Site: http://www.analog.com  
© Analog Devices, Inc., 1999  
AD976/AD976A  
(–40؇C to +85؇C, FS = 200 kHz, Ref = Internal Reference, VDIG = VANA = +5 V unless  
AD976A–SPECIFICATIONS otherwise noted)  
AD976AA  
Typ  
AD976AB  
Typ  
AD976AC  
Parameter  
Min  
Max  
Min  
Max  
Min  
Typ  
Max  
Units  
RESOLUTION  
16  
16  
16  
Bits  
ANALOG INPUT  
Voltage Range  
Impedance  
±10  
13  
22  
±10  
13  
22  
±10  
13  
22  
V
kΩ  
pF  
Capacitance  
THROUGHPUT SPEED  
Complete Cycle  
5
5
5
µs  
Throughput Rate  
200  
200  
200  
kHz  
DC ACCURACY  
Integral Linearity Error  
Differential Linearity Error  
No Missing Codes  
±3  
+3  
±2  
+1.75  
±3  
±2  
15  
LSB1  
LSB  
Bit  
LSB  
%
ppm/°C  
%
ppm/°C  
mV  
–2  
15  
–1  
16  
Transition Noise2  
1.0  
±7  
±2  
±2  
1.0  
±7  
±2  
±2  
1.0  
Full-Scale Error3, 4  
±0.5  
±0.5  
±10  
±0.25  
±0.25  
±10  
±0.5  
±0.5  
±15  
Full-Scale Error Drift  
±7  
±2  
±2  
Full-Scale Error, Ext. REF = 2.5 V  
Full-Scale Error Drift, Ext. REF = 2.5 V  
Bipolar Zero Error4  
Bipolar Zero Error Drift  
Power Supply Sensitivity  
VANA = VDIG = VD = 5 V ± 5%  
ppm/°C  
±8  
±8  
±8  
LSB  
AC ACCURACY  
Spurious Free Dynamic Range5  
Total Harmonic Distortion5  
Signal to (Noise + Distortion)5  
–60 dB Input  
90  
83  
83  
96  
85  
85  
90  
83  
83  
dB6  
dB  
dB  
dB  
dB  
–90  
–96  
–90  
27  
28  
27  
Signal to Noise5  
Full-Power Bandwidth7  
Input Bandwidth  
1
2.7  
1
2.7  
1
2.7  
MHz  
MHz  
SAMPLING DYNAMICS  
Aperture Delay  
40  
40  
40  
ns  
Transient Response  
Full-Scale Step  
1
1
1
µs  
ns  
Overvoltage Recovery8  
150  
150  
150  
REFERENCE  
Internal Reference Voltage  
Internal Reference Source Current  
External Reference Voltage Range  
for Specified Linearity  
2.48  
2.3  
2.5  
1
2.52  
2.48  
2.3  
2.5  
1
2.52  
2.48  
2.3  
2.5  
1
2.52  
V
µA  
2.5  
2.7  
2.5  
2.7  
2.5  
2.7  
V
External Reference Current Drain  
Ext. REF = 2.5 V  
100  
100  
100  
µA  
DIGITAL INPUTS  
Logic Levels  
VIL  
VIH  
IIL  
–0.3  
+2.0  
+0.8  
VDIG + 0.3 +2.0  
±10  
–0.3  
+0.8  
VDIG + 0.3 +2.0  
±10  
–0.3  
+0.8  
VDIG + 0.3  
±10  
V
V
µA  
IIH  
±10  
±10  
±10  
µA  
NOTES  
1LSB means least significant bit. With a ±10 V input, one LSB is 305 µV.  
2Typical rms noise at worst case transitions and temperatures.  
3Measured with fixed resistors as shown in Figure 5 (AD976) and Figure 6 (AD976A). Adjustable to zero as shown in Figure 7.  
4Full-scale error is expressed as the % difference between the actual full-scale code transition voltage and the ideal full-scale transition voltage and includes the effect  
of offset error. The full-scale error is the worst case of either the –full-scale or +full-scale code transition voltage errors.  
5fIN = 20 kHz (AD976) and fIN = 45 kHz (AD976A), 0.5 dB down, unless otherwise noted.  
6All specifications in dB are referred to a full scale ±10 V input.  
7Full-power bandwidth is defined as full-scale input frequency at which signal-to-(noise + distortion) degrades to 60 dB or 10 bits of accuracy.  
8Recovers to specified performance after a 2 × FS input overvoltage.  
Specifications subject to change without notice.  
REV. C  
–2–  
AD976/AD976A  
AD976–SPECIFICATIONS (–40؇C to +85؇C, F = 100 kHz, Ref = Internal Reference,  
VDIG = VANA = +5 V unless otherwise noted)  
S
AD976A  
AD976B  
Typ  
AD976C  
Parameter  
Min  
Typ  
Max  
Min  
Max  
Min  
Typ  
Max  
Units  
RESOLUTION  
16  
16  
16  
Bits  
ANALOG INPUT  
Voltage Range  
Impedance  
±10  
23  
22  
±10  
23  
22  
±10  
23  
22  
V
kΩ  
pF  
Capacitance  
THROUGHPUT SPEED  
Complete Cycle  
10  
10  
10  
µs  
Throughput Rate  
100  
100  
100  
kHz  
DC ACCURACY  
Integral Linearity Error  
Differential Linearity Error  
No Missing Codes  
±3  
+3  
±2  
+1.75  
±3  
±2  
15  
LSB1  
LSB  
Bit  
LSB  
%
ppm/°C  
%
ppm/°C  
mV  
–2  
15  
–1  
16  
Transition Noise2  
1.0  
±7  
±2  
±2  
1.0  
±7  
±2  
±2  
1.0  
Full-Scale Error3, 4  
±0.5  
±0.5  
±10  
±0.25  
±0.25  
±10  
±0.5  
±0.5  
±15  
Full-Scale Error Drift  
±7  
±2  
±2  
Full-Scale Error, Ext. REF = 2.5 V  
Full-Scale Error Drift, Ext. REF = 2.5 V  
Bipolar Zero Error4  
Bipolar Zero Error Drift  
Power Supply Sensitivity  
VANA = VDIG = VD = 5 V ± 5%  
ppm/°C  
±8  
±8  
±8  
LSB  
AC ACCURACY  
Spurious Free Dynamic Range5  
Total Harmonic Distortion5  
Signal to (Noise + Distortion)5  
–60 dB Input  
90  
83  
83  
96  
85  
85  
90  
83  
83  
dB6  
dB  
dB  
dB  
dB  
–90  
–96  
–90  
27  
28  
27  
Signal to Noise5  
Full-Power Bandwidth7  
Input Bandwidth  
700  
1.5  
700  
1.5  
700  
1.5  
kHz  
MHz  
SAMPLING DYNAMICS  
Aperture Delay  
40  
40  
40  
ns  
Transient Response  
Full-Scale Step  
2
2
2
µs  
ns  
Overvoltage Recovery8  
150  
150  
150  
REFERENCE  
Internal Reference Voltage  
Internal Reference Source Current  
External Reference Voltage Range  
for Specified Linearity  
2.48  
2.3  
2.5  
1
2.52  
2.48  
2.3  
2.5  
1
2.52  
2.48  
2.3  
2.5  
1
2.52  
V
µA  
2.5  
2.7  
2.5  
2.7  
2.5  
2.7  
V
External Reference Current Drain  
Ext. REF = 2.5 V  
100  
100  
100  
µA  
DIGITAL INPUTS  
Logic Levels  
VIL  
VIH  
IIL  
–0.3  
+2.0  
+0.8  
VDIG + 0.3 +2.0  
±10  
–0.3  
+0.8  
VDIG + 0.3 +2.0  
±10  
–0.3  
+0.8  
VDIG + 0.3  
±10  
V
V
µA  
IIH  
±10  
±10  
±10  
µA  
NOTES  
1LSB means least significant bit. With a ±10 V input, one LSB is 305 µV.  
2Typical rms noise at worst case transitions and temperatures.  
3Measured with fixed resistors as shown in Figure 5 (AD976) and Figure 6 (AD976A). Adjustable to zero as shown in Figure 7.  
4Full-scale error is expressed as the % difference between the actual full-scale code transition voltage and the ideal full-scale transition voltage and includes the effect  
of offset error. The full-scale error is the worst case of either the –full-scale or +full-scale code transition voltage errors.  
5fIN = 20 kHz (AD976) and fIN = 45 kHz (AD976A), 0.5 dB down, unless otherwise noted.  
6All specifications in dB are referred to a full scale ±10 V input.  
7Full-power bandwidth is defined as full-scale input frequency at which signal-to-(noise + distortion) degrades to 60 dB or 10 bits of accuracy.  
8Recovers to specified performance after a 2 × FS input overvoltage.  
Specifications subject to change without notice.  
REV. C  
–3–  
AD976/AD976A  
All Grades  
Typ  
Parameter  
Conditions  
Min  
Max  
Units  
DIGITAL OUTPUTS  
Data Format  
Data Coding  
VOL  
Parallel 16 Bits  
Binary Twos Complement  
+0.4  
ISINK = 1.6 mA  
ISOURCE = 500 µA  
High-Z State,  
V
V
µA  
VOH  
+4  
Leakage Current  
±5  
V
OUT = 0 V to VDIG  
Output Capacitance  
High-Z State  
15  
pF  
DIGITAL TIMING  
Bus Access Time  
Bus Relinquish Time  
83  
83  
ns  
ns  
POWER SUPPLIES  
Specified Performance  
VDIG  
VANA  
4.75  
4.75  
5
5
5.25  
5.25  
V
V
IDIG  
IANA  
3.0  
11  
mA  
mA  
mW  
Power Dissipation  
100  
+85  
TEMPERATURE RANGE  
Specified Performance  
–40  
°C  
Specifications subject to change without notice.  
(AD976A: F = 200 kHz; AD976: F = 100 kHz; –40؇C to +85؇C, VDIG = VANA = +5 V unless otherwise noted)  
TIMING SPECIFICATIONS  
S
S
Symbol  
Min  
Typ  
Max  
Units  
Convert Pulsewidth  
Data Valid Delay after R/C Low (AD976A/AD976)  
BUSY Delay from R/C Low  
BUSY Low (AD976A/AD976)  
BUSY Delay after End of Conversion (AD976A/AD976)  
Aperture Delay  
Conversion Time (AD976A/AD976)  
Acquisition Time  
Bus Relinquish Time  
BUSY Delay after Data Valid (AD976A/AD976)  
Previous Data Valid after R/C Low (AD976A/AD976)  
Throughput Time (AD976A/AD976)  
R/C to CS Setup Time  
Time Between Conversions (AD976A/AD976)  
Bus Access and Byte Delay  
t1  
t2  
t3  
t4  
t5  
t6  
t7  
t8  
50  
ns  
µs  
ns  
µs  
ns  
ns  
µs  
µs  
ns  
ns  
µs  
µs  
ns  
µs  
ns  
4.0/8.0  
83  
4.0/8.0  
180/360  
40  
3.8/7.6  
4.0/8.0  
83  
1.0/2.0  
10  
50  
t9  
35  
180/360  
3.7/7.4  
t10  
t11  
t7 + t8  
t12  
t13  
t14  
5/10  
83  
10  
5/10  
10  
Specifications subject to change without notice.  
REV. C  
–4–  
AD976/AD976A  
ABSOLUTE MAXIMUM RATINGS1  
Analog Inputs  
PIN CONFIGURATION  
DIP, SOIC and SSOP Packages  
VIN . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±25 V  
CAP . . . . . . . . . . . . . . . . +VANA + 0.3 V to AGND2 – 0.3 V  
REF . . . . . . . . . . . . . . . . . . . . . Indefinite Short to AGND2  
Ground Voltage Differences  
DGND, AGND1, AGND2 . . . . . . . . . . . . . . . . . . . . ±0.3 V  
Supply Voltages  
VANA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V  
VDIG to VANA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±7 V  
VDIG . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V  
Digital Inputs . . . . . . . . . . . . . . . . . . . –0.3 V to VDIG + 0.3 V  
Internal Power Dissipation2  
PDIP (N), SOIC (R), SSOP (RS) . . . . . . . . . . . . . 700 mW  
Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . +150°C  
Storage Temperature Range (N, R, RS) . . . –65°C to +150°C  
Lead Temperature Range  
1
2
28  
27  
26  
25  
V
V
IN  
DIG  
AGND1  
REF  
V
ANA  
BUSY  
CS  
3
4
CAP  
AD976  
5
24 R/C  
AGND2  
D15 (MSB)  
D14  
AD976A  
BYTE  
6
23  
22  
TOP VIEW  
(Not to Scale)  
7
D0 (LSB)  
8
D13  
21 D1  
9
D12  
D2  
D3  
20  
19  
10  
11  
D11  
D10  
18 D4  
D5  
D9 12  
13  
17  
16 D6  
D7  
D8  
DGND 14  
15  
(Soldering 10 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . +300°C  
NOTES  
1Stresses above those listed under Absolute Maximum Ratings may cause perma-  
nent damage to the device. This is a stress rating only; functional operation of the  
device at these or any other conditions above those indicated in the operational  
section of this specification is not implied. Exposure to absolute maximum rating  
conditions for extended periods may affect device reliability.  
2Specification is for device in free air:  
1.6mA  
I
OL  
TO  
OUTPUT  
PIN  
+2.1V  
C
100pF  
L
28-Lead PDIP: θJA = 74°C/W; θJC = 24°C/W,  
28-Lead SOIC: θJA = 72°C/W; θJC = 23°C/W,  
28-Lead SSOP: θJA = 109°C/W; θJC = 39°C/W.  
I
500A  
OH  
Figure 1. Load Circuit for Digital Interface Timing  
ORDERING GUIDE  
Temperature  
Range  
Max  
INL  
Min  
S/(N+D)  
Throughput  
Rate  
Package  
Descriptions  
Package  
Options  
Model  
AD976AN  
AD976BN  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
±3.0 LSB  
±2.0 LSB  
83 dB  
85 dB  
83 dB  
83 dB  
85 dB  
83 dB  
83 dB  
85 dB  
83 dB  
83 dB  
85 dB  
83 dB  
83 dB  
85 dB  
83 dB  
83 dB  
85 dB  
83 dB  
100 kSPS  
100 kSPS  
100 kSPS  
200 kSPS  
200 kSPS  
200 kSPS  
100 kSPS  
100 kSPS  
100 kSPS  
200 kSPS  
200 kSPS  
200 kSPS  
100 kSPS  
100 kSPS  
100 kSPS  
200 kSPS  
200 kSPS  
200 kSPS  
28-Lead, 300 mil Plastic DIP  
28-Lead, 300 mil Plastic DIP  
28-Lead, 300 mil Plastic DIP  
28-Lead, 300 mil Plastic DIP  
28-Lead, 300 mil Plastic DIP  
28-Lead, 300 mil Plastic DIP  
28-Lead Small Outline Package  
28-Lead Small Outline Package  
28-Lead Small Outline Package  
28-Lead Small Outline Package  
28-Lead Small Outline Package  
28-Lead Small Outline Package  
28-Lead Shrink Small Outline Package RS-28  
28-Lead Shrink Small Outline Package RS-28  
28-Lead Shrink Small Outline Package RS-28  
28-Lead Shrink Small Outline Package RS-28  
28-Lead Shrink Small Outline Package RS-28  
28-Lead Shrink Small Outline Package RS-28  
N-28B  
N-28B  
N-28B  
N-28B  
N-28B  
N-28B  
R-28  
R-28  
R-28  
R-28  
R-28  
AD976CN  
AD976AAN  
AD976ABN  
AD976ACN  
AD976AR  
±3.0 LSB  
±2.0 LSB  
±3.0 LSB  
±2.0 LSB  
AD976BR  
AD976CR  
AD976AAR  
AD976ABR  
AD976ACR  
AD976ARS  
AD976BRS  
AD976CRS  
AD976AARS  
AD976ABRS  
AD976ACRS  
±3.0 LSB  
±2.0 LSB  
R-28  
±3.0 LSB  
±2.0 LSB  
±3.0 LSB  
±2.0 LSB  
CAUTION  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily  
accumulate on the human body and test equipment and can discharge without detection.  
Although the AD976/AD976A features proprietary ESD protection circuitry, permanent damage  
may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD  
precautions are recommended to avoid performance degradation or loss of functionality.  
WARNING!  
ESD SENSITIVE DEVICE  
REV. C  
–5–  
AD976/AD976A  
PIN FUNCTION DESCRIPTIONS  
Pin No.  
Mnemonic  
Description  
1
VIN  
Analog Input. Connect a 200 resistor between VIN and the analog signal source. The full-scale  
input range is ±10 V.  
2
3
AGND1  
REF  
Analog Ground. Used as the ground reference point for the REF pin.  
Reference Input/Output. The internal +2.5 V reference is available at this pin. Alternatively, an  
external reference can be used to override the internal reference. In either case, connect a 2.2 µF  
tantalum capacitor between REF and AGND1.  
4
5
6
CAP  
Reference Buffer Output. Connect a 2.2 µF tantalum capacitor between CAP and AGND2.  
AGND2  
D15 (MSB)  
Analog Ground.  
Data Bit 15. Most significant bit of conversion result. High impedance state when CS is HIGH or  
when R/C is LOW.  
7–13  
14  
D14–D8  
DGND  
Data Bits 14–8. High impedance state when CS is HIGH or when R/C is LOW.  
Digital Ground.  
15–21  
22  
D7–D1  
Data Bits 7–1. High impedance state when CS is HIGH or when R/C is LOW.  
D0 (LSB)  
Data Bit 0. Least significant bit of conversion result. High impedance state when CS is HIGH or  
when R/C is LOW.  
23  
BYTE  
Byte Select. With BYTE LOW, data will be output as indicated above; Pin 6 (D15) is the MSB,  
Pin 22 (D0) is the LSB. With BYTE HIGH, the top and bottom 8 bits of data will be switched;  
D15–D8 are output on Pins 15–22 and D7–D0 are output on Pins 6–13.  
24  
25  
R/C  
Read/Convert Input. With CS LOW, a falling edge on R/C puts the internal sample/hold into the  
hold state and starts a conversion; a rising edge enables the output data bits.  
CS  
Chip Select Input. Internally OR’d with R/C. With R/C LOW, a falling edge on CS will initiate a  
conversion. With R/C HIGH, a falling edge on CS will enable the output data bits. When CS is  
HIGH, the output data bits will be in the Hi-impedance state.  
26  
BUSY  
Busy Output. Goes LOW when a conversion is started and remains LOW until the conversion is  
completed and the data is latched into the output register. With CS tied LOW and R/C HIGH,  
output data will be valid when BUSY rises. The rising edge of BUSY can be used to latch the out-  
put data.  
27  
28  
VANA  
VDIG  
Analog Power Supply. Nominally +5 V.  
Digital Power Supply. Nominally +5 V.  
DEFINITION OF SPECIFICATIONS  
INTEGRAL NONLINEARITY ERROR (INL)  
BIPOLAR ZERO ERROR  
Linearity error refers to the deviation of each individual code  
from a line drawn from “negative full scale” to “positive full  
scale.” The point used as negative full scale occurs 1/2 LSB  
before the first code transition. Positive full scale is defined as a  
level 1 1/2 LSB beyond the last code transition. The deviation is  
measured from the middle of each particular code to the true  
straight line.  
Bipolar zero error is the difference between the ideal midscale  
input voltage (0 V) and the actual voltage producing the midscale  
output code.  
INPUT BANDWIDTH  
The input bandwidth is that frequency at which the amplitude  
of the reconstructed fundamental is reduced by 3 dB for a full-  
scale input.  
DIFFERENTIAL NONLINEARITY ERROR (DNL)  
In an ideal ADC, code transitions are 1 LSB apart. Differential  
nonlinearity is the maximum deviation from this ideal value. It  
is often specified in terms of resolution for which no missing  
codes are guaranteed.  
FULL-POWER BANDWIDTH  
Full-power bandwidth is defined as the full-scale input fre-  
quency at which signal to (Noise + Distortion) degrades to  
60 dB, as 10 bits of accuracy.  
؎ FULL-SCALE ERROR  
APERTURE DELAY  
The last + transition (from 011. . .10 to 011. . .11) should  
occur for an analog voltage 1 1/2 LSB below the nominal full  
scale (9.9995422 V for a ±10 V range). The full-scale error is  
the deviation of the actual level of the last transition from the  
ideal level.  
Aperture delay is a measure of the Sample-and-Hold Amplifier  
(SHA) performance and is measured from the rising edge of the  
clock input to when the input signal is held for a conversion.  
REV. C  
–6–  
AD976/AD976A  
APERTURE JITTER  
Aperture jitter is the variation in aperture delay for successive  
samples and is manifested as noise on the input to the A/D.  
where V1 is the rms amplitude of the fundamental, and V2, V3,  
V4, V5 and V6 are the rms amplitudes of the second through  
sixth harmonics. The THD is also derived from the FFT plot of  
the ADC output spectrum shown in Figure 10 and is seen there  
as –105.33 dB.  
TRANSIENT RESPONSE  
The time required for the AD976/AD976A to achieve its rated  
accuracy after a full-scale step function is applied to its input.  
Spurious Free Dynamic Range (SPFD)  
The spurious free dynamic range is defined as the difference, in  
dB, between the peak spurious or harmonic component in the  
ADC output spectrum (up to FS/2 and excluding dc) and the rms  
value of the fundamental. Normally, the value of this specification  
will be determined by the largest harmonic in the spectrum. The  
typical SPFD for the AD976/AD976A is –100 dB and can be  
seen in Figure 10.  
OVERVOLTAGE RECOVERY  
The time required for the ADC to recover to full accuracy after  
an analog input signal 150% of full-scale is reduced to 50% of  
the full-scale value.  
Signal-to-(Noise Plus Distortion Ratio) (S/[N+D])  
S/(N+D) is the measured signal-to-noise plus distortion ratio at  
the output of the ADC. The signal is the rms magnitude of the  
fundamental. Noise plus distortion is the rms sum of all of the  
nonfundamental signals and harmonics to half the sampling rate  
excluding dc. The S/(N+D) is dependent upon the number of  
quantization levels. The more levels, the lower the quantization  
noise. The theoretical S/(N+D) for a sine wave input signal can  
be calculated using the following:  
FUNCTIONAL DESCRIPTION  
The AD976/AD976A is a high speed, low power, 16-bit sam-  
pling, analog-to-digital converter that can operate from a single  
+5 volt power supply. The AD976/AD976A uses laser trimmed  
scaling input resistors to provide an industry standard ±10 volt  
input range. With a 100/200 kSPS throughput rate and a paral-  
lel interface, the AD976/AD976A is capable of connecting di-  
rectly to digital signal processors and microcontrollers.  
S/(N+D) = (6.02N + 1.76) dB  
(1)  
The AD976/AD976A employs a successive-approximation  
technique to determine the value of the analog input voltage.  
Instead of using the traditional laser-trimmed resistor-ladder  
approach, however, this device uses a capacitor array charge  
distribution technique. Binary weighted capacitors subdivide the  
input sample to perform the actual analog-to-digital conversion.  
The capacitor array eliminates variation in the linearity of the  
device due to temperature-induced mismatches of resistor val-  
ues. As a result of having an on-chip capacitor array, there is no  
need for additional external circuitry to perform the sample/hold  
function.  
where N is the number of bits.  
Thus, for an ideal 16 bit converter, S/(N+D) = 98 dB.  
The output spectrum from the ADC is evaluated by applying a  
low noise, low distortion sine wave signal to the VIN pin and  
sampling at a 200 kHz throughput rate. By generating a Fast  
Fourier Transform (FFT) plot, the S/(N+D) data can then be  
obtained. Figure 10 shows a typical 2048-point FFT plot with  
an input signal of 45 kHz and a sampling rate of 200 kHz. The  
S/(N+D) obtained from this graph is 86.23 dB.  
Since the measured S/(N+D) is less than the theoretical value, it  
is possible to get a measure of performance expressed in effective  
number of bits (ENOB).  
Initial errors in capacitor matching are eliminated at the time of  
manufacturing. Calibration coefficients are calculated that cor-  
rect for capacitor mismatches and are stored in on-chip thin-film  
resistors that act as ROM. As a conversion is occurring, the appro-  
priate calibration coefficients are read out of ROM. The accumu-  
lated coefficients are then used to adjust and improve conversion  
accuracy. Any initial offset error is also trimmed out during  
factory calibration. With the addition of an onboard reference  
the AD976/AD976A provides a complete 16-bit A/D solution.  
ENOB = ((S/(N+D) – 1.76) / 6.02)  
Thus for an input signal of 45 kHz, the typical ENOB is 14.  
TOTAL HARMONIC DISTORTION (THD)  
THD is the ratio of the rms sum of the harmonics to the rms  
value of the fundamental. For the AD976/AD976A, THD is  
defined as:  
2
V22 +V32 +V4 +V52 +V62  
THD dB = 20 log  
(
)
V1  
REV. C  
–7–  
AD976/AD976A  
CONVERSION CONTROL  
Figure 3 demonstrates the AD976/AD976A conversion timing,  
using CS to control both the conversion process and the reading  
of output data. To operate in this mode, the R/C signal should  
be brought low no less than 10 ns before the falling edge of a CS  
pulse (50 ns wide) is applied to the ADC. Once these two pulses  
are applied, BUSY will go low and remain low until a conver-  
sion is complete. After a maximum of 4 µs (AD976A only),  
BUSY will again return high, and parallel data will be valid on  
the ADC outputs. To achieve the maximum 100 kHz/200 kHz  
throughput rate of the part, the negative going R/C and CS  
control signals should be applied every 5 µs (AD976A). It should  
also be noted that although all R/C and CS commands will be  
ignored once a conversion has begun, these inputs can be  
asserted during a conversion; i.e., a read during conversion can  
be performed. Voltage transients on these inputs could feed  
through to the analog circuitry and affect conversion results.  
The AD976/AD976A is controlled by two signals: R/C and CS,  
as shown in Figures 2 and 3. To initiate a conversion and place  
the sample/hold circuit into the hold state, both the R/C and CS  
signals must be brought low for no less than 50 ns. Once the  
conversion process begins, the BUSY signal will go Low until  
the conversion is complete. At the end of a conversion, BUSY  
will return High, and the resulting valid data will be available on  
the data bus. On the first conversion after the AD976/AD976A  
is powered up, the DATA output will be indeterminate.  
The AD976/AD976A exhibits two modes of conversion. In the  
mode demonstrated in Figure 2, conversion timing is controlled  
by a negative-going R/C signal, at least 50 ns wide. In this mode  
the CS pin is always tied low, and the only limit placed on how  
long the R/C signal can remain low is the desired sampling rate.  
Less than 83 ns after the initiation of a conversion, the BUSY  
signal will be brought low and remain low until the conversion is  
complete and the output shift registers have been updated with  
the new Binary Twos Complement data.  
t1  
R/C  
t13  
t2  
t4  
BUSY  
t3  
t5  
t6  
MODE  
ACQUIRE  
CONVERT  
t7  
ACQUIRE  
t8  
CONVERT  
PREVIOUS  
DATAVALID  
NOT  
VALID  
PREVIOUS  
DATA VALID  
DATA  
VALID  
DATA  
VALID  
DATA  
BUS  
HI-Z  
HI-Z  
t9  
t14  
t11  
t10  
Figure 2. Conversion Timing with Outputs Enabled After Conversion (CS Tied Low)  
t12  
t12  
t12  
t12  
R/C  
t1  
t1  
CS  
t3  
t4  
BUSY  
t6  
ACQUIRE  
CONVERT  
t7  
ACQUIRE  
MODE  
HI-Z  
HI-Z  
DATA  
BUS  
DATA VALID  
t9  
t14  
Figure 3. Using CS to Control Conversion and Read Timing  
REV. C  
–8–  
AD976/AD976A  
t12  
t12  
R/C  
CS  
BYTE  
HI-Z  
HI-Z  
HI-Z  
HI-Z  
PINS 6–13  
HIGH BYTE  
LOW BYTE  
LOW BYTE  
HIGH BYTE  
t14  
t14  
t9  
PINS 15–22  
Figure 4. Using CS and BYTE to Control Data Bus Read Timing  
Regardless of the method for controlling conversions, output  
R1  
200  
data from conversion “n–1” will be valid during the BUSY Low  
time for roughly 3.7 µs (AD976A only), and output data from  
conversion “n” will be valid at the end of a conversion, 50 ns  
(t10) before BUSY returns High. It is recommended, however,  
that data is read only after BUSY goes high since this timing is  
much more clearly defined and provides optimal performance.  
Figure 4 demonstrates the functionality of the BYTE pin and  
shows how the data will be valid in Binary Twos Complement  
format only when R/C is asserted High and CS is Low. The  
BYTE pin enables the output data on the bus to be read as a  
full parallel output or as two 8-bit bytes on Pins 6–13 and Pins  
15–22.  
V
؎10V INPUT  
IN  
AGND1  
AD976  
REF  
R2  
33.2k⍀  
C1  
2.2F  
CAP  
C2  
2.2F  
AGND2  
Figure 5. ±10 V Input Connection for the AD976 (Internal  
Reference)  
ANALOG INPUTS  
Figure 5 shows the analog input section for the AD976 when  
operating with an internal reference. The analog input range is  
nominally a bipolar –10 V to +10 V. Since the AD976/AD976A  
can be operated with an internal or external reference, the full-  
R1  
200⍀  
؎10V INPUT  
V
IN  
AGND1  
R2  
66.4k⍀  
scale analog input range can be best represented as ±4 VREF  
The nominal input impedance is 23 k/13 kwith a 22 pF  
.
AD976A  
C1  
2.2F  
REF  
input capacitance. The analog input section also has a ±25 V  
overvoltage protection. Since the AD976/AD976A has two  
analog grounds it is important to ensure that the analog input is  
referenced to the AGND1 pin, the low current ground. This  
will minimize any problems associated with a resistive ground  
drop. It is also important to ensure that the analog input of the  
AD976/AD976A is driven by a low impedance source. With its  
primarily resistive analog input circuitry, the ADC can be driven  
by a wide selection of general purpose amplifiers.  
V
+5V  
ANA  
CAP  
C2  
2.2F  
AGND2  
Figure 6. ±10 V Input Connection for the AD976A (Internal  
Reference) Only  
To best match the low distortion requirements of the AD976/  
AD976A, care should be taken in the selection of the drive  
circuitry op amp. Figure 6 shows the analog input section for  
the AD976A when operating with an internal reference only.  
Figure 9 shows the analog input section for both the AD976 and  
the AD976A when operating with an external reference.  
REV. C  
–9–  
AD976/AD976A  
Table I. Offset and Gain Error for AD976  
With Both External  
Resistors Included  
Without the External  
33.2K Resistor  
With the External 33.2K Without Either External  
Error Term  
Resistor Grounded  
Resistors Included  
Offset Error  
–10 mV < Error < 10 mV  
–25 mV < Error < –5 mV  
–0.05% < Error < 0.95%  
–25 mV < Error < –5 mV  
–0.65% < Error < 0.35%  
–40 mV < Error < –15 mV  
0.55% < Error < 1.90%  
+Full Scale  
Error  
–0.50% < Error < 0.50%1  
–0.25% < Error < 0.25%2  
–Full Scale  
Error  
–0.50% < Error < 0.50%1  
–0.25% < Error < 0.25%2  
0.25% < Error < 1.25%  
–0.65% < Error < 0.35%  
–2.5% < Error < –1.0%  
Table II. Offset and Gain Error for AD976A  
With Both External  
Resistors Included  
Without the External  
33.2K Resistor  
With the External 33.2K Without Either External  
Resistor Grounded Resistors Included  
Error Term  
Offset Error  
–10 mV < Error < 10 mV  
–25 mV < Error < –5 mV  
–25 mV < Error < –5 mV –55 mV < Error < –25 mV  
–0.65% < Error < 0.35% 1.0% < Error < 2.50%  
+Full Scale  
Error  
–0.50% < Error < 0.50%1 –0.05% < Error < 0.95%  
–0.25% < Error < 0.25%2  
–Full Scale  
Error  
–0.50% < Error < 0.50%1 0.25% < Error < 1.25%  
–0.25% < Error < 0.25%2  
–0.65% < Error < 0.35% –3.50% < Error < –1.75%  
NOTES  
1For A grade part.  
2For B grade part.  
OFFSET AND GAIN ADJUSTMENT  
R1  
The AD976/AD976A is factory trimmed to minimize gain,  
offset and linearity errors. In some applications, where the ana-  
log input signal is required to meet the full dynamic range of the  
ADC, the gain and offset errors need to be externally trimmed  
to zero. Figure 7 shows the required trim circuitry to correct for  
these offset and gain errors. Figure 8 shows the bipolar transfer  
characteristic of the AD976/AD976A.  
200⍀  
؎10V  
INPUT  
V
IN  
AGND1  
+5V  
R2  
33.2k⍀  
C1  
2.2F  
AD976/  
AD976A  
R3  
50k⍀  
R4  
50k⍀  
REF  
R5  
576k⍀  
CAP  
Where adjustment is required, offset error must be corrected  
before gain error. To achieve this, trim the offset resistor R3  
while the input voltage is 1/2 LSB below ground. By applying  
a voltage of –152.6 µV at the input and adjusting the potentiom-  
eter until the major carry transition is located between 1111  
1111 1111 1111 and 0000 0000 0000 0000, the internal offset  
can be corrected. To adjust the gain error, an analog signal  
should be input at either the first code transition (ADC negative  
full-scale) or the last code transition (ADC positive full-scale).  
Thus, to adjust for full-scale error, an input voltage of 9.999542 V  
(FS/2–3/2 LSBs) can be applied to the input and R4 should be  
adjusted until the output code flickers between the last positive  
code transition 0111 1111 1111 1111 and 0111 1111 1111 1110.  
Should the first code transition need adjusting, the trim procedure  
should consist of applying an analog input signal of –9.999847 V  
(–FS/2 + 1/2 LSB) to the input and adjusting the trim until  
the output code flickers between 1000 0000 0000 0000 and  
1000 0000 0000 0001.  
C2  
2.2F  
AGND2  
Figure 7. Input Connection with Offset and Gain Adjustment  
OUTPUT  
CODE  
011...111  
011...110  
(V  
/2) – 1 LSB  
REF  
000...001  
000...000  
111...111  
0V  
+ FS – 1 LSB  
(V  
/2) + 1 LSB  
REF  
100...010  
100...001  
The external 200 and 33.2K resistor shown in the data sheet for  
the AD976 provide compensation for an internal adjustment of the  
offset and gain which allows calibration with a single supply. These  
resistors may not be required in some applications but it should be  
noted that their removal will result in offset and gain errors in  
addition to those listed in the electrical specifications of the data  
sheet. Tables I and II illustrate the worst case range for Bipolar  
Zero (offset) error and Full-Scale (gain) error for the AD976 and  
the AD976A. All error terms are with respect to the A/D (i.e., a  
negative offset in the table would have to be corrected with an  
externally applied positive voltage).  
FS = V  
V
REF  
FS  
65536  
1LSB =  
100...000  
V
/2  
REF  
V
= (AIN(+) - AIN(-)) – INPUT VOLTAGE  
IN  
Figure 8. The Bipolar Transfer Characteristic of the  
AD976/AD976A  
REV. C  
–10–  
AD976/AD976A  
VOLTAGE REFERENCE  
AC PERFORMANCE  
The AD976/AD976A has an on-chip temperature compensated  
bandgap voltage reference that is factory trimmed to 2.5 V  
The AD976/AD976A is fully specified and tested for dynamic  
performance specifications. The ac parameters are required for  
signal processing applications such as speech recognition and  
spectrum analysis. These applications require information on  
the ADC’s effect on the spectral content of the input signal.  
Hence, the parameters for which the AD976/AD976A is  
specified include: S/(N+D), THD and Spurious Free Dynamic  
Range. These terms are discussed in greater detail in the follow-  
ing sections.  
± 20 mV. The full-scale range of the ADC is equal to ±4 VREF  
Thus, the nominal range will be ±10 V.  
.
The accuracy of the AD976 over the specified temperature  
range is dominated by the drift performance of the voltage refer-  
ence. The on-chip voltage reference is laser-trimmed to provide  
a typical drift of 7 ppm/°C. This typical drift characteristic is  
shown in Figure 13, which is a plot of the change in reference  
voltage (in mV) versus the change in temperature—notice the  
plot is normalized for zero error at +25°C. If improved drift  
performance is required, an external reference such as the  
AD780 should be used to provide a drift as low as 3 ppm/°C. In  
order to simplify the drive requirements of the voltage reference  
(internal or external), an onboard reference buffer is provided.  
The output of this buffer is provided at the CAP pin and is  
available to the user; however, when externally loading the refer-  
ence buffer, it is important to make sure that proper precautions  
are taken to minimize any degradation in the ADC’s perfor-  
mance. Figure 14 shows the load regulation of the reference  
buffer. Notice that this figure is also normalized so that there is  
zero error with no dc load. In the linear region, the output im-  
pedance at this point is typically 1 ohm. Because of this 1 ohm  
output impedance, it is important to minimize any ac or input  
dependent loads that will lead to increased distortion. Any dc  
loads will simply act as a gain error. Although the typical char-  
acteristic of Figure 14 shows that the AD976 is capable of driv-  
ing loads greater than 15 mA, it is not recommended that the  
steady state current exceed 2 mA.  
As a general rule, it is recommended that the results from sev-  
eral conversions be averaged to reduce the effects of noise, thus  
improving parameters such as S/(N+D) and THD. The ac per-  
formance of the AD976/AD976A can be optimized by operating  
the ADC at its maximum sampling rate of 100 kHz/200 kHz  
and by digitally filtering the resulting bit stream to the desired  
signal bandwidth. By distributing noise over a wider frequency  
range, the noise density in the frequency band of interest can be  
reduced. For example, if the required input bandwidth is 50 kHz,  
the AD976A could be oversampled by a factor of 2. This would  
yield a 3 dB improvement in the effective SNR performance.  
100%  
0
–10  
F
F
= 200kHz  
SAMPLE  
–20  
–30  
= 45kHz  
IN  
SNR = 86.23dB  
THD = –105.33dB  
–40  
–50  
–60  
–70  
–80  
–90  
In addition to the on-chip reference, an external 2.5 V reference  
can be applied. When choosing an external reference for a  
16-bit application, however, careful attention should be paid to  
noise and temperature drift. These critical specifications can  
have a significant effect on the ADC performance.  
–100  
–110  
–120  
–130  
–140  
–150  
0
5 10 15 20 25 30 35 40 45 50 55 60 65 70 75 80 85 90 95100  
FREQUENCY – kHz  
Figure 9 shows the AD976/AD976A with the AD780 voltage  
reference applied to the REF pin. The AD780 is a bandgap  
reference that exhibits ultralow drift, low initial error, and low  
output noise. For low power applications, the REF192 provides  
a low quiescent current, high accuracy and low temperature  
drift solution.  
Figure 10. FFT PLOT  
DC PERFORMANCE  
The factory calibration scheme used for the AD976/AD976A  
compensates for bit weight errors that may exist in the capacitor  
array. The mismatch in capacitor values is adjusted (using the  
calibration coefficients) during a conversion, resulting in excellent  
dc linearity performance. Figures 11, 12, 15, 16, 17 and 18,  
respectively, show typical INL, typical DNL, typical positive and  
negative INL and DNL distribution plots for the AD976/AD976A  
at +25°C.  
R1  
200⍀  
؎10V INPUT  
V
IN  
R2  
33.2k⍀  
0.1F  
TEMP  
V
REF  
OUT  
AD976/  
AD976A  
C1  
2.2F  
AD780  
AGND1  
+5V  
GND  
V
IN  
C4  
0.1F  
C3  
1F  
A histogram test is a statistical method for deriving an A/D  
converter’s differential nonlinearity. A ramp input is sampled  
by the ADC and a large number of conversions are taken and  
stored. Theoretically, the codes would all be the same size and  
therefore have an equal number of occurrences. A code with an  
average number of occurrences would have a DNL of “0.” A  
code that is different than the average would have a DNL that  
was either greater or less than zero LSB. A DNL of –1 LSB  
indicates that there is a missing code present at the 16-bit level  
and that the ADC exhibits 15-bit performance.  
V
ANA  
CAP  
C2  
2.2F  
AGND2  
Figure 9. AD780 External Reference Connection to the  
AD976/AD976A  
REV. C  
–11–  
AD976/AD976A  
100%  
2.0  
1.5  
1.0  
0.5  
0
–0.5  
–1.0  
–1.5  
–2.0  
SOURCE CAPABILITY  
SINK CAPABILITY  
0
5
10 15 20 25 30 35 40 45 50 55 60 66  
OUTPUT CODE – K  
LOAD CURRENT – 5mA/DIV  
Figure 14. CAP (Pin 4) Load Regulation  
Figure 11. INL Plot  
100%  
90  
2.0  
1.5  
80  
70  
60  
1.0  
0.5  
50  
40  
30  
20  
0
–0.5  
–1.0  
–1.5  
–2.0  
10  
0
0
5
10 15 20 25 30 35 40 45 50 55 60  
OUTPUT CODE – K  
66  
POSITIVE INL DISTRIBUTION – LSB  
Figure 12. DNL Plot  
Figure 15. Typical Positive INL Distribution (1516 Units)  
90  
80  
70  
60  
50  
40  
30  
20  
10  
0
–55  
25  
125  
DEGREES CELSIUS  
NEGATIVE INL DISTRIBUTION – LSB  
Figure 13. Reference Drift  
Figure 16. Typical Negative INL Distribution (1516 Units)  
REV. C  
–12–  
AD976/AD976A  
140  
120  
100  
80  
250  
200  
150  
100  
50  
60  
40  
20  
0
0
POSITIVE DNL DISTRIBUTION – LSB  
NEGATIVE DNL DISTRIBUTION – LSB  
Figure 17. Typical Position DNL Distribution (1516 Units)  
Figure 18. Typical Negative DNL Distribution (1516 Units)  
DC CODE UNCERTAINTY  
MICROPROCESSOR INTERFACING  
Ideally, a fixed dc input should result in the same output code  
for repetitive conversions; however, as a consequence of un-  
avoidable circuit noise within the wideband circuits of the ADC,  
a range of output codes may occur for a given input voltage.  
Thus, when a dc signal is applied to the AD976/AD976A input,  
and 10,000 conversions are recorded, the result will be a distri-  
bution of codes as shown in Figure 19. This histogram shows a  
bell-shaped curve consistent with the Gaussian nature of ther-  
mal noise. The histogram is approximately seven codes wide.  
The standard deviation of this Gaussian distribution results in a  
code transition noise of 1 LSB rms.  
The AD976/AD976A is ideally suited for traditional dc mea-  
surement applications supporting a microprocessor and ac signal  
processing applications interfacing to a digital signal processor.  
The AD976/AD976A is designed to interface with a 16-bit data  
bus and provides all output data bits in a single read cycle. A  
variety of external buffers can be used with the AD976/AD976A  
to prevent bus noise from coupling into the ADC. The following  
sections illustrate the use of the AD976/AD976A with the  
MC68000 and 8051 microcontrollers and the TMS320C25 and  
ADSP-2111 signal processors.  
MC68000 Interface  
Figure 20 shows a general interface diagram for the MC68000  
16-bit microprocessor to the AD976/AD976A. In Figure 20,  
conversion is initiated by bringing CSA low (i.e., writing to the  
appropriate address). This allows the processor to maintain  
control over the complete conversion process.  
4000  
3500  
3000  
2500  
2000  
A15  
ADDRESS BUS  
A0  
1500  
1000  
500  
0
ADDR  
DECODE  
R/C  
AS  
EN  
68000  
AD976/  
AD976A  
–3  
–2  
–1  
0
1
2
3
4
Figure 19. Histogram of 10,000 Conversions of a DC Input  
BUSY  
OE  
CLK  
R/W  
74HC374  
Q15 D15  
D15  
D0  
DB15  
DB0  
DATA BUS  
BUS  
D0  
Q0  
*ADDITIONAL PINS OMITTED FOR CLARITY  
Figure 20. AD976/AD976A to 68000 Interface  
REV. C  
–13–  
AD976/AD976A  
8051 Interface  
TIMER  
Figure 21 illustrates the use of the AD976/AD976A with an  
8051 microcontroller.  
A13  
A0  
ADDRESS BUS  
ADDR  
ADSP-2111  
AD976/  
AD976A  
DECODE  
AD7  
AD0  
DB7  
DB0  
P0  
BUS  
DMS  
EN  
CS  
AD976/  
AD976A  
RD  
IRQn  
FO  
LATCH  
BUS  
8051  
A0  
BUSY  
BYTE  
R/C  
A15  
ADDR  
DECODE  
BUS  
P2  
R/C  
DB15  
DB0  
A8  
CS  
D15  
D0  
RD  
DATA BUS  
WR  
*ADDITIONAL PINS OMITTED FOR CLARITY  
BUSY  
INT  
Figure 23. AD976/AD976A to ADSP-2111 Interface  
*ADDITIONAL PINS OMITTED FOR CLARITY  
POWER SUPPLIES AND DECOUPLING  
Figure 21. AD976/AD976A to 8051 Interface  
The AD976/AD976A has two power supply input pins. VANA  
and VDIG provide the supply voltages to the analog and digital  
portions, respectively. VANA is the +5 V supply for the on-chip  
analog circuitry, and VDIG is the +5 V supply for the on-chip  
digital circuitry. The AD976/AD976A is designed to be inde-  
pendent of power supply sequencing and, thus, free from supply  
voltage induced latch-up.  
TMS320C25 Interface  
Figure 22 shows an interface between the AD976/AD976A and  
the TMS320C25.  
TIMER  
A15  
ADDRESS BUS  
With high performance linear circuits, changes in the power  
supplies can result in undesired circuit performance. Optimally,  
well regulated power supplies should be chosen with less than  
1% ripple. The ac output impedance of a power supply is a  
complex function of frequency and it will generally increase with  
frequency. Thus, high frequency switching, such as that encoun-  
tered with digital circuitry, requires the fast transient currents  
that most power supplies can not adequately provide. Such a  
situation results in large voltage spikes on the supplies. To com-  
pensate for the finite ac output impedance of most supplies,  
charge “reserves” should be stored in bypass capacitors. This  
will effectively lower the supplies impedance presented to the  
AD976/AD976A VANA and VDIG pins and reduce the magnitude  
of these spikes. Decoupling capacitors, typically 0.1 µF, should  
be placed close to the power supply pins of the AD976/AD976A  
to minimize any inductance between the capacitors and the  
VANA and VDIG pins.  
A0  
ADDR  
DECODE  
TMS320C25  
R/C  
IS  
EN  
CS  
READY  
NSC  
AD976/  
AD976A  
STRB  
R/W  
INT  
BUSY  
DB15  
DB0  
D15  
D0  
DATA BUS  
*ADDITIONAL PINS OMITTED FOR CLARITY  
Figure 22. AD976/AD976A to TMS320C25 Interface  
ADSP-2111 Interface  
The AD976/AD976A may be operated from a single +5 V sup-  
ply. When separate supplies are used, however, it is beneficial to  
have larger capacitors, 10 µF, placed between the logic supply  
(VDIG) and digital common (DGND) and between the analog  
supply (VANA) and the analog common (AGND2). Additionally,  
10 µF capacitors should be located in the vicinity of the ADC to  
further reduce low frequency ripple. In systems where the device  
will be subjected to harsh environmental noise, additional de-  
coupling may be required.  
Figure 23 shows an interface to the ADSP-2111 signal processor.  
In this example, CS is being used to control conversions and is  
generated by an external timer. A conversion is initiated each  
time the timer output goes low as long as you are not reading  
from the AD976/AD976A and while the Flag Output (FO) pin  
of the ADSP-2111 is low. When a conversion is complete, the  
BUSY line will return high. With the IRQn pin programmed to  
generate an interrupt on a high-to-low transition, an interrupt  
will occur at the end of each conversion. The 16-bit result of the  
conversion can be read from within the interrupt service routine  
by first forcing FO high, then performing a read operation with  
the AD976/AD976A.  
REV. C  
–14–  
AD976/AD976A  
GROUNDING  
BOARD LAYOUT  
The AD976/AD976A has three ground pins; AGND1, AGND2  
and DGND. The analog ground pins are the “high quality”  
ground reference points and should be connected to the system  
analog common. AGND2 is the ground to which most internal  
ADC analog signals are referenced. This ground is most  
susceptible to current induced voltage drops and thus must be  
connected with the least resistance back to the power supply.  
AGND1 is the low current analog supply ground and should be  
the analog common for the external reference, input op amp  
drive circuitry and the input resistor divider circuit. By applying  
the inputs referenced to this ground, any ground variations will  
be offset and have a minimal effect on the resulting analog input  
to the ADC. The digital ground pin, DGND, is the reference  
point for all of the digital signals that control the AD976/AD976A.  
Designing with high resolution data converters requires careful  
attention to board layout. Trace impedance is a significant issue.  
A 1.22 mA current through a 0.5 trace will develop a voltage  
drop of 0.6 mV, which is 2 LSBs at the 16-bit level over the  
20 volt full-scale range. Ground circuit impedances should be  
reduced as much as possible since any ground potential differ-  
ences between the signal source and the ADC appear as an error  
voltage in series with the input signal. In addition to ground  
drops, inductive and capacitive coupling needs to be considered.  
This is especially true when high accuracy analog input signals  
share the same board with digital signals. Thus, to minimize  
input noise coupling, the input signal leads to VIN and the signal  
return leads from AGND should be kept as short as possible. In  
addition, power supplies should also be decoupled to filter out  
ac noise.  
The AD976/AD976A can be powered with two separate power  
supplies or with a single analog supply. When the system digital  
supply is noisy or fast switching digital signals are present, it is  
recommended to connect the analog supply to both the VANA  
and VDIG pins of the AD976/AD976A and the system supply to  
the remaining digital circuitry. With this configuration, AGND1,  
AGND2, and DGND should be connected back at the ADC.  
When there is significant bus activity on the digital output pins,  
the digital and analog supply pins on the ADC should be sepa-  
rated. This would eliminate any high speed digital noise from  
coupling back to the analog portion of the AD976/AD976A.  
In this configuration, the digital ground pin DGND should be  
connected to the system digital ground and be separate from the  
AGND pins.  
Analog and digital signals should not share a common path.  
Each signal should have an appropriate analog or digital return  
routed close to it. Using this approach, signal loops enclose a  
small area, minimizing the inductive coupling of noise. Wide PC  
tracks, large gauge wire and ground planes are highly recom-  
mended to provide low impedance signal paths. Separate analog  
and digital ground planes are also recommended with a single  
interconnection point to minimize ground loops. Analog signals  
should be routed as far as possible from high speed digital sig-  
nals and should only cross them, if absolutely necessary, at right  
angles.  
In addition, it is recommended that multilayer PC boards be  
used with separate power and ground planes. When designing  
the separate sections, careful attention should be paid to the  
layout.  
REV. C  
–15–  
AD976/AD976A  
OUTLINE DIMENSIONS  
Dimensions shown in inches and (mm).  
28-Lead 300 mil Plastic DIP  
(N-28B)  
1.425 (36.195)  
1.385 (35.179)  
28  
15  
0.280 (7.11)  
0.240 (6.10)  
0.325 (8.25)  
1
14  
0.195 (4.95)  
0.115 (2.93)  
0.300 (7.62)  
PIN 1  
0.015 (0.381)  
MIN  
0.210 (5.33)  
MAX  
0.150 (3.81)  
0.115 (2.92)  
SEATING  
PLANE  
0.014 (0.356)  
0.008 (0.204)  
0.022 (0.558) 0.100 (2.54)  
0.070 (1.77)  
0.045 (1.15)  
BSC  
0.014 (0.356)  
28-Lead SOIC  
(R-28)  
0.7125 (18.10)  
0.6969 (17.70)  
28  
15  
1
14  
PIN 1  
0.1043 (2.65)  
0.0926 (2.35)  
0.0291 (0.74)  
x 45°  
0.0098 (0.25)  
0.0500 (1.27)  
0.0157 (0.40)  
8°  
0°  
0.0500  
(1.27)  
BSC  
0.0192 (0.49)  
0.0138 (0.35)  
0.0118 (0.30)  
0.0040 (0.10)  
SEATING  
PLANE  
0.0125 (0.32)  
0.0091 (0.23)  
28-Lead SSOP  
(RS-28)  
0.407 (10.34)  
0.397 (10.08)  
28  
15  
14  
1
0.07 (1.79)  
0.078 (1.98)  
0.068 (1.73)  
PIN 1  
0.066 (1.67)  
0.03 (0.762)  
8°  
0°  
0.0256  
(0.65)  
BSC  
0.015 (0.38)  
0.010 (0.25)  
0.022 (0.558)  
0.008 (0.203)  
0.002 (0.050)  
SEATING  
PLANE  
0.009 (0.229)  
0.005 (0.127)  
–16–  
REV. C  

5962-9756401QXA 相关器件

型号 制造商 描述 价格 文档
5962-9757101Q2A TI 具有 TTL 兼容型 CMOS 输入的军用 4 通道、2 输入、4.5V 至 5.5V 或非门 | FK | 20 | -55 to 125 获取价格
5962-9757101QCA TI 具有 TTL 兼容型 CMOS 输入的军用 4 通道、2 输入、4.5V 至 5.5V 或非门 | J | 14 | -55 to 125 获取价格
5962-9757101QDA TI 具有 TTL 兼容型 CMOS 输入的军用 4 通道、2 输入、4.5V 至 5.5V 或非门 | W | 14 | -55 to 125 获取价格
5962-9757201Q2A TI QUADRUPLE 2-INPUT EXCLUSIVE-OR GATES 获取价格
5962-9757201QCA TI QUADRUPLE 2-INPUT EXCLUSIVE-OR GATES 获取价格
5962-9757301Q2A TI OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS 获取价格
5962-9757301QRA TI OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS 获取价格
5962-9757301QSA TI OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS 获取价格
5962-9757301QSX TI LVC/LCX/Z SERIES, OCTAL 1-BIT DRIVER, TRUE OUTPUT, CDFP20, CERAMIC, FP-20 获取价格
5962-9757401Q2A TI OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS 获取价格

5962-9756401QXA 相关文章

  • HARTING(浩亭)圆形连接器产品选型手册
    2024-10-31
    6
  • HYCON(宏康科技)产品选型手册
    2024-10-31
    6
  • GREEGOO整流二极管和晶闸管产品选型手册
    2024-10-31
    7
  • 西门子豪掷106亿美元,战略收购工程软件巨头Altair
    2024-10-31
    8