AD22057R [ADI]
Single-Supply Sensor Interface Amplifier; 单电源传感器接口放大器型号: | AD22057R |
厂家: | ADI |
描述: | Single-Supply Sensor Interface Amplifier |
文件: | 总8页 (文件大小:196K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Single-Supply Sensor
Interface Amplifier
a
AD22057
FUNCTIO NAL BLO CK D IAGRAM
FEATURES
Gain of
؋
20. Alterable from ؋
1 to ؋
160 Input CMR from Below Ground to 6
؋
(VS – 1 V) Output Span 20 m V to (VS – 0.2) V
1-, 2-, 3-Pole Low -Pass Filtering Available
Accurate Midscale Offset Capability
Differential Input Resistance 400 k⍀
Drives 1 k⍀ Load to +4 V Using VS = +5 V
Supply Voltage: +3.0 V to +36 V
Transient Spike Protection and RFI Filters Included
Peak Input Voltage (40 m s): 60 V
Reversed Supply Protection: –34 V
Operating Tem perature Range: –40؇C to +125؇C
+V
OFS A1
A2
S
AD22057
IN+
IN–
A1
A2
OUT
GND
APPLICATIONS
Current Sensing
Motor Control
Interface for Pressure Transducers, Position Indicators,
Strain Gages, and Other Low Level Signal Sources
Accelerom eters
GENERAL D ESCRIP TIO N
a +5 V supply with excellent rejection of this common-mode
voltage. T his is achieved by the use of a special resistive attenua-
tor at the input, laser trimmed to a very high differential balance.
T he AD22057 is a single-supply difference amplifier for ampli-
fying and low-pass filtering small differential voltages (typically
100 mV FS at a gain of 40) from sources having a large common-
mode voltage.
Provisions are included for optional low-pass filtering and gain
adjustment. An accurate midscale offset feature allows bipolar
signals to be amplified.
Supply voltages from +3.0 V to +36 V can be used. T he input
common-mode range extends from below ground to +24 V using
+V (CAR BATTERY)
S
+5V
SOLENOID
LOAD
ANALOG OUTPUT
4V PER AMP
100m⍀
200k⍀
AD22057
CORNER FREQUENCY
= 0.796Hz-F
CMOS DRIVER
CHASSIS
C
POWER
DARLINGTON
ANALOG GROUND
SINGLE-POLE LOW-PASS FILTERING, GAIN: 40
Figure 1. Typical Application Circuit for a Current Sensor Interface
REV. A
Inform ation furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assum ed by Analog Devices for its
use, nor for any infringem ents of patents or other rights of third parties
which m ay result from its use. No license is granted by im plication or
otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norw ood, MA 02062-9106, U.S.A.
Tel: 781/ 329-4700
Fax: 781/ 326-8703
World Wide Web Site: http:/ / w w w .analog.com
© Analog Devices, Inc., 1999
(T = +25؇C, V = +5 V, V = 0, R = 10 k⍀ unless otherwise noted)
AD22057–SPECIFICATIONS
A
S
CM
L
P aram eter
Com m ents
Test Conditions
Min
Typ
Max
Units
INPUT S (PINS 1 AND 8)
+CMR
CMR
CMRRLF
CMRRHF
RINCM
Positive Common-Mode Range
TA = TMIN to T MAX
+24
V
V
dB
dB
kΩ
%
Negative Common-Mode Range TA = TMIN to +85°C
Common-Mode Rejection Ratio f ≤ 10 Hz
Common-Mode Rejection Ratio f = 1 kHz
Common-Mode Input Resistance Pin 1 or Pin 8 to Pin 2
Matching of Resistances
–1.0
80
80
90
90
240
±0.5
400
180
300
RMAT CH
RINDIFF
Differential Input Resistance
Pin 1 to Pin 8
280
kΩ
PREAMPLIFIER
GCL
VO
Closed-Loop Gain1
9.7
+0.01
97
10.0
100
10.3
+4.8
103
V/V
V
kΩ
Output Voltage Range (Pin 3)
RO
Output Resistance2
OUT PUT BUFFER
GCL
VO
Closed-Loop Gain1
RLOAD ≥ 10 kΩ
VO ≥ 0.1 V dc
1.94
+0.02
2.0
2.0
2.06
+4.8
V/V
V
Ω
Output Voltage Range3
Output Resistance (Pin 5)
RO
OVERALL SYST EM
G
Gain1
VO ≥ 0.1 V dc
TA = TMIN to T MAX
19.9
–62.5
–1
–12.5
0.49
2.5
7
20.0
0.03
20.1
V/V
Gain Drift
+62.5 ppm/°C
mV
+12.5 µV/°C
VOS
Input Offset Voltage4
Offset Drift
1
TA = TMIN to T MAX
Pin 7 to Pin 2
OFS
IOSC
Midscale Offset (Pin 7) Scaling
Input Resistance
Short-Circuit Output Current
0.50
3.0
11
0.51
V/V
kΩ
mA
mA
kHz
V/µs
µV/√Hz
25
27
TA = TMIN to T MAX
VO = +1 V dc
5
20
BW–3 dB
SR
NSD
–3 dB Bandwidth
Slew Rate
30
0.2
0.2
Noise Spectral Density4
Power Supply Rejection
f = 100 Hz to 10 kHz
PSR
VS = 5 V, VO = 1 V to 4.2 V
VS = 24 V, VO = 1 V to 22 V
TA = TMIN to TMAX
VOS
G
Input Offset Voltage4
Gain
20.0
0.05
µV/V
%/V
POWER SUPPLY
VS
IS
Operating Range
TA = TMIN to T MAX
TA = +25°C, VS = +5 V
3
5
200
36
500
V
µA
Quiescent Supply Range5
T EMPERAT URE RANGE
T OP
Operating T emperature Range
–40
+125 °C
PACKAGE
Plastic Mini-DIP (N-8)
Plastic SOIC (SO-8)
AD22057N
AD22057R
NOT ES
1Specified for default mode i.e., with no external components. T he overall gain is trimmed to ±0.5% while the individual gains of A1 and A2 may be subject to a
maximum ±3% tolerance. Note that the actual gain in a particular application can be modified by the use of external resistor networks.
2T he actual output resistance of A1 is only a few ohms, but access to this output, via Pin 3, is always through a 100 k Ω resistor, which is trimmed to ±3%.
3For VCM ≤ 20 V. For VCM > 20 V, VOL Ӎ 1 mV/V × VCM
.
4Referred to the input (Pins 1 and 8).
5With VDM = 0 V. Differential mode signals are referred to as VDM, while VCM refers to common-mode voltages.
Specifications subject to change without notice.
O RD ERING GUID E
Model
Tem perature Range
P ackage D escriptions P ackage O ptions
AD22057N
AD22057R
AD22057R-Reel
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
Plastic DIP
Plastic SOIC
T ape and Reel
N-8
SO-8
SO-8*
*Quantities must be in increments of 2,500 pieces each.
–2–
REV. A
AD22057
ABSO LUTE MAXIMUM RATINGS*
P IN CO NFIGURATIO NS
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . +3.0 V to +36 V
Peak Input Voltage (40 ms) . . . . . . . . . . . . . . . . . . . . . . +60 V
VOFS (Pin 7 to Pin 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . +20 V
Reversed Supply Voltage Protection . . . . . . . . . . . . . . . –34 V
Operating T emperature . . . . . . . . . . . . . . . . –40°C to +125°C
Storage T emperature . . . . . . . . . . . . . . . . . . –65°C to +150°C
Output Short Circuit Duration . . . . . . . . . . . . . . . . Indefinite
Lead T emperature Range (Soldering 60 sec) . . . . . . . . +300°C
P lastic SO IC P ackage
(SO -8)
P lastic Mini-D IP P ackage
(N-8)
1
2
3
4
8
7
6
5
+IN
1
2
3
4
8
7
6
5
+IN
–IN
GND
A1
–IN
GND
A1
OFFSET
AD22057
TOP VIEW
(Not to Scale)
AD22057
TOP VIEW
(Not to Scale)
OFFSET
+V
+V
S
S
A2
OUT
A2
OUT
*Stresses above those listed under Absolute Maximum Ratings may cause perma-
nent damage to the device. T his is a stress rating only; the functional operation of
the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect device reliability.
CAUTIO N
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection.
Although the AD22057 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. T herefore, proper ESD
precautions are recommended to avoid performance degradation or loss of functionality.
WARNING!
ESD SENSITIVE DEVICE
offset to an optional voltage of one half of that supplied to Pin 7;
in many cases this offset would be +VS/2 by tying Pin 7 to +VS
(Pin 6), permitting the conditioning and processing of bipolar
signals (see Strain Gage Interface section).
P RO D UCT D ESCRIP TIO N
T he AD22057 is a single-supply difference amplifier consisting
of a precision balanced attenuator, a very low drift preamplifier
and an output buffer amplifier (A1 and A2, respectively, in
Figure 2). It has been designed so that small differential sig-
nals (VDM in Figure 3) can be accurately amplified and filtered
in the presence of large common-mode voltages (VCM) without
the use of any other active components.
T he output buffer A2 has a gain of ×2, setting the precalibrated,
overall gain of the AD22057, with no external components, to
×20. (T his gain is easily user-configurable—see Altering the
Gain section for details.)
T he dynamic properties of the AD22057 are optimized for inter-
facing to transducers; in particular, current sensing shunt
resistors. Its rejection of large, high frequency, common-mode
signals makes it superior to that of many alternative approaches.
T his is due to the very careful design of the input attenuator and
the close integration of this highly balanced, high impedance
system with the preamplifier.
+V
OFS A1
A2
S
AD22057
IN+
IN–
A2
A1
OUT
GND
AP P LICATIO NS
T he AD22057 can be used wherever a high gain, single-supply
differencing amplifier is required, and where a finite input resis-
tance (240 kΩ to ground, 400 kΩ between differential inputs)
can be tolerated. In particular, the ability to handle a common-
mode input considerably larger than the supply voltage is fre-
quently of value.
Figure 2. Sim plified Schem atic
T he resistive attenuator network is situated at the input to the
AD22057 (Pins 1 and 8), allowing the common-mode voltage at
Pins 1 and 8 to be six times greater than that which can be toler-
ated by the actual input to A1. As a result, the input common-
mode range extends to 6× (VS – 1 V).
Also, the output can run down to within 20 mV of ground,
provided it is not called on to sink any load current. Finally, the
output can be offset to half of a full-scale reference voltage (with
a tolerance of ±2%) to allow a bipolar input signal.
T wo small filter capacitors (not shown in Figure 2) have been
included at the inputs of A1 to minimize the effects of any spuri-
ous RF signals present in the signal.
ALTERING TH E GAIN
T he gain of the preamplifier, from the attenuator input (Pins 1
and 8) to its output at Pin 3, is ×10 and that of the output
buffer, from Pin 4 to Pin 5, is ×2, thus making the overall de-
fault gain ×20. T he overall gain is accurately trimmed (to within
±0.5%). In some cases, it may be desirable to provide for some
variation in the gain; for example, in absorbing the scaling error
of a transducer.
Internal feedback around A1 sets the closed-loop gain of the
preamplifier to ×10 from the input pins; the output of A1 is
connected to Pin 3 via a 100 kΩ resistor, which is trimmed to
±3% (R12 in Figure 2) to facilitate the low-pass filtering of the
signal of interest (see Low-Pass Filtering section). T he inclusion
of an additional resistive network allows the output of A1 to be
REV. A
–3–
AD22057
Figure 3 shows a general method for trimming the gain, either
upward or downward, by an amount dependent on the resistor,
R. T he gain range, expressed as a percentage of the overall gain,
is given by (10 MΩ/R)%. T hus, the adjustment range would be
±2% for R = 5 MΩ; ± 10% for R = 1 MΩ, etc.
Incr easing the Gain. The gain can be raised by connecting a
resistor from the output of the buffer amplifier (Pin 5) to its
noninverting input (Pin 4) as shown in Figure 5. T he gain is
now multiplied by the factor R/(R–100k); for example, it is
doubled for R = 200 kΩ. Overall gains of up to ×160 (R = 114 kΩ)
are readily achievable in this way. Note, however, that the accu-
racy of the gain becomes critically dependent on resistor value at
high gains. Also, the effective input offset voltage at Pins 1 and
8 (about six times the actual offset of A1) limits the part’s use in
very high gain, dc-coupled applications. The gain may be trimmed
by using a fixed and variable resistor in series (see, for example,
Figure 10).
ANALOG
OUTPUT
+IN OFS +V OUT
S
V
V
DM
AD22057
–IN GND A1 A2
R
؎GAIN ADJUST
20k⍀ MIN
(SEE TEXT)
ANALOG
OUTPUT
CM
ANALOG
COMMON
V
= DIFFERENTIAL VOLTAGE, V
= COMMOM-MODE VOLTAGE
CM
DM
+IN OFS +V OUT
S
20R
R – 100k⍀
GAIN = –––––––––
V
DM
CM
AD22057
Figure 3. Altering Gain to Accom m odate Transducer
Scaling Error
R
–IN
GND A1 A2
GAIN
R = 100k –––––––––
POINT X
(SEE TEXT)
GAIN – 20
In addition to the method above, another method may be used
to vary the gain. Many applications will call for a gain higher
than ×20, and some require a lower gain. Both of these situa-
tions are readily accommodated by the addition of one external
resistor, plus an optional potentiometer if gain adjustment is
required (for example, to absorb a calibration error in a trans-
ducer).
V
ANALOG
COMMON
Figure 5. Achieving Gains Greater Than ×20
Once again, a small offset voltage will arise from an imbalance
in source resistances and the finite bias currents inherently
present at the input of A2. In most applications this additional
offset error (about 130 µV at ×40) will be comparable with the
specified offset range and will therefore introduce negligible
skew. It may, however, be essentially eliminated by the addition
of a resistor in series with the parallel sum of R and 100 kΩ
(i.e., at “Point X” in Figure 5) so the total series resistance is
maintained at 100 kΩ. For example, at a gain of ×30, when
R = 300 kΩ and the parallel sum of R and 100 kΩ is 75 kΩ, the
padding resistor should be 25 kΩ. A 50 kΩ pot would provide
an offset range of about ±2.25 mV referred to the output, or
±75 µV referred to the attenuator input. A specific example is
shown in Figure 12.
D ecr easing the Gain. See Figure 4. Since the output of the
preamplifier has an output resistance of 100 kΩ, an external
resistor connected from Pin 4 to ground will precisely lower the
gain by a factor R/(100k+R). When configuring the AD22057
for any gain, the maximum input and the power supply being
used should be considered, since either the preamplifier or the
output buffer will reach its full-scale output (approximately
VS – 0.2 V) with large differential input voltages. T he input of
the AD22057 is limited to no greater than (V – 0.2)/10, for
overall gains less than 10, since the preamplifier, with its fixed
gain of ×10, reaches its full scale output before the output
buffer. For VS = 5 V this is 0.48 V. For gains greater than 10,
however, the swing at the buffer output reaches its full-scale first
and limits the AD22057 input to (VS – 0.2)/G, where G is the
overall gain. Increasing the power supply voltage increases the
allowable maximum input. For VS = 5 V and a nominal gain of
20, the maximum input is 240 mV.
LO W-P ASS FILTERING
In many transducer applications it is necessary to filter the sig-
nal to remove spurious high frequency components, including
noise, or to extract the mean value of a fluctuating signal with a
peak-to-average ratio (PAR) greater than unity. For example, a
full wave rectified sinusoid has a PAR of 1.57, a raised cosine
has a PAR of 2 and a half wave sinusoid has a PAR of 3.14.
Signals having large spikes may have PARs of 10 or more.
T he overall bandwidth is unaffected by changes in gain using
this method, although there may be a small offset voltage due to
the imbalance in source resistances at the input to A2. In many
cases this can be ignored but, if desired, can be nulled by insert-
ing a resistor in series with Pin 4 (at “Point X” in Figure 4) of
value 100 kΩ minus the parallel sum of R and 100 kΩ. For
example, with R = 100 kΩ (giving a total gain of ×10), the op-
tional offset nulling resistor is 50 kΩ.
When implementing a filter, the PAR should be considered so
the output of the AD22057 preamplifier (A1) does not clip
before A2 does, since this nonlinearity would be averaged and
appear as an error at the output. T o avoid this error both ampli-
fiers should be made to clip at the same time. T his condition is
achieved when the PAR is no greater than the gain of the second
amplifier (2 for the default configuration). For example, if a
PAR of 5 is expected, the gain of A2 should be increased to 5.
ANALOG
OUTPUT
+V
+IN OFS
OUT
S
20R
GAIN = –––––––––
R + 100k⍀
Low-pass filters can be implemented in several ways using the
features provided by the AD22057. In the simplest case, a
single-pole filter (20 dB/decade) is formed when the output of
A1 is connected to the input of A2 via the internal 100 kΩ resis-
tor by strapping Pins 3 and 4, and a capacitor added from this
node to ground, as shown in Figure 6. T he dc gain remains ×20,
and the gain trim shown in Figure 3 may still be used. If a resis-
tor is added across the capacitor to lower the gain, the corner
V
DM
CM
AD22057
GND A1 A2
–IN
GAIN
R = 100k –––––––––
20 – GAIN
POINT X
(SEE TEXT)
R
V
ANALOG
COMMON
Figure 4. Achieving Gains Less Than ×20
–4–
REV. A
AD22057
frequency will increase; it should be calculated using the parallel
sum of the resistor and 100 kΩ.
A three-pole filter (with roll-off 60 dB/decade) can be formed by
adding a passive RC network at the output forming a real pole.
A three-pole filter with a corner frequency f3 has the same
attenuation a one-pole filter of corner f1 has at a frequency
√f3 /f1, where the attenuation is 30 Log (f3/f1) (see the graph in
Figure 9). Using equal capacitor values, and a resistor of
ANALOG
OUTPUT
3
1
CORNER FREQUENCY =
+IN OFS +V OUT
S
2C
؋
100k⍀ V
V
160 kΩ, the corner-frequency calibration remains 1 Hz-µF.
DM
AD22057
GND A1 A2
THAT IS, 1.59Hz-F
–IN
FREQUENCY
ATTENUATION
(C IS IN FARADS)
C
CM
ANALOG
COMMON
–20dB/DECADE
–60dB/DECADE
Figure 6. Connections for Single-Pole, Low-Pass Filter
If the gain is raised using a resistor, as shown in Figure 5, the
corner frequency is lowered by the same factor as the gain is
raised. T hus, using a resistor of 200 kΩ (for which the gain
would be doubled) the corner frequency is now 0.796 Hz-µF,
(0.039 µF for a 20 Hz corner).
A 1-POLE FILTER, CORNER f ,
1
AND A 3-POLE FILTER, CORNER f ,
HAVE THE SAME ATTENUATION,
30LOG (f /f )
3
3
1
3
3
–30LOG (f /f ), AT FREQUENCY (f /f
3
1
1)
ANALOG
OUTPUT
3
f
f
3
1
(f /f )
3 1
+IN OFS +V OUT
S
C
V
DM
AD22057
–IN GND A1 A2
Figure 9. Com parative Responses of One- and Three-Pole
Low-Pass Filters
CORNER
FREQUENCY = 1Hz-F
255k⍀
CURRENT SENSO R INTERFACE
A typical automotive application making use of the large
common-mode range is shown in Figure 10.
V
CM
C
ANALOG
COMMON
Figure 7. Connections for Conveniently Scaled, Two-Pole,
Low-Pass Filter
+V (BATTERY)
S
+5V
SOLENOID
LOAD
A two-pole filter (with a roll-off of 40 dB/decade) can be imple-
mented using the connections shown in Figure 7. T his is a
Sallen & Key form based on a ×2 amplifier. It is useful to remem-
ber that a two-pole filter with a corner frequency f2 and a
one-pole filter with a corner at f1 have the same attenuation at
ANALOG OUTPUT
4V PER AMP
FLYBACK
DIODE
+IN OFS +V OUT
191k⍀
S
100m⍀
؎5% SENSOR
AD22057
GND A1 A2
CALIBRATION
2
–IN
20k⍀
the frequency (f2 /f1). T he attenuation at that frequency is
40 Log(f2/f1). T his is illustrated in Figure 8. Using the standard
resistor value shown, and equal capacitors (in Figure 7), the
corner frequency is conveniently scaled at 1 Hz-µF (0.05 µF for
a 20 Hz corner). A maximally flat response occurs when the
resistor is lowered to 196 kΩ and the scaling is then 1.145 Hz-
µF. T he output offset is raised by about 4 mV (equivalent to
200 µV at the input pins).
CORNER FREQUENCY
= 0.796Hz-F
(0.22F FOR f = 3.6Hz)
CMOS DRIVER
CHASSIS
C
POWER
DARLINGTON
ANALOG COMMON
Figure 10. Current Sensor Interface. Gain Is ×40, Single-
Pole Low-Pass Filtering
FREQUENCY
ATTENUATION
T he current in a load, here shown as a solenoid, is controlled by
a power transistor that is either cut off or saturated by a pulse at
its base; the duty-cycle of the pulse determines the average
current. T his current is sensed in a small resistor. T he aver-
age differential voltage across this resistor is typically 100 mV,
although its peak value will be higher by an amount that
depends on the inductance of the load and the control fre-
quency. T he common-mode voltage, on the other hand, extends
from roughly 1 V above ground, when the transistor is satu-
rated, to about 1.5 V above the battery voltage, when the tran-
sistor is cut off and the diode conducts.
–40dB/DECADE
–20dB/DECADE
40LOG (f /f )
2
1
A 1-POLE FILTER, CORNER f ,
1
AND A 2-POLE FILTER, CORNER f ,
2
HAVE THE SAME ATTENUATION,
2
–40LOG (f /f ), AT FREQUENCY f /f
1
2
1
2
If the maximum battery voltage spikes up to +20 V, the common-
mode voltage at the input can be as high as 21.5 V. T his can be
measured using even a +5 V supply for the AD22057.
2
(f /f )
2 1
f
f
1
2
Figure 8. Com parative Responses of One- and Two-Pole
Low-Pass Filters
REV. A
–5–
AD22057
T o produce a full-scale output of +4 V, a gain ×40 is used, adjust-
able by ±5% to absorb the tolerance in the sense resistor. There is
sufficient headroom to allow at least a 10% overrange (to +4.4 V).
T he roughly triangular voltage across the sense resistor is aver-
aged by a single-pole low-pass filter, here set with a corner fre-
quency of fC = 3.6 Hz, which provides about 30 dB of attenuation
at 100 Hz. A higher rate of attenuation can be obtained by a
two-pole filter having fC = 20 Hz, as shown in Figure 11. Al-
though this circuit uses two separate capacitors, the total capaci-
tance is less than half that needed for the single-pole filter.
An ac excitation of up to ±2 V can also be used because the
common-mode range of the AD22057 extends to –1 V. Assum-
ing a full-scale bridge output (VG) of ±10 mV, a gain of ×100
might be used to provide an output of ±1 V (a full-scale range
of +1.5 V to +3.5 V). T his gain is achieved using the method
discussed in connection with Figure 5. Note that the gain-
setting resistor does not affect the accuracy of the midscale
offset. (However, if the gain were lowered, using a resistor to
ground, this offset would no longer be accurate.) A VOS nulling
pot is included for illustrative purposes. One-, two- and three-
pole filtering can also be implemented, as discussed in the
Low-Pass Filtering section.
+5V
+V (BATTERY)
S
SOLENOID
LOAD
ANALOG
OUTPUT
Using the Midscale O ffset Featur e
Figure 13 shows a more detailed schematic of the output am-
plifier A2. Because this is a single supply device, the output
stage has no pull-down transistor. Such a transistor would limit
the minimum output to several hundred millivolts above
ground. When using the AD22057 in unipolar mode (Pin 7
grounded), the resistors making up the feedback network also
act as a pull-down for the output stage.
FLYBACK
DIODE
432k⍀
50k⍀
+IN OFS +V OUT
S
C
100m⍀
AD22057
GND A1 A2
–IN
127k⍀
CMOS DRIVER
CHASSIS
CORNER FREQUENCY
= 1Hz-F
(0.05F FOR f = 20Hz)
+V
S
C
C
A2
ANALOG
COMMON
POWER
DARLINGTON
OUT
Figure 11. Illustration of Two-Pole Low-Pass Filtering
10k⍀
R
L
95k⍀
20k⍀
OFS
STRAIN GAGE INTERFACE: MID SCALE O FFSET
FEATURE
20k⍀
GND
T he AD22057 can be used to interface a strain gage to a subse-
quent process where only a single supply voltage is available. In
this application, the midscale offset feature is valuable, since the
output of the bridge may have either polarity. Figure 12 shows
typical connections.
Figure 13. Detailed Schem atic of Output Am plifier A2
If the output is called upon to source current (not sink), then it
can swing almost completely to ground (within 20 mV). How-
ever, if the offset pin is connected to some positive voltage
source, this source will “pull up” the output voltage, thereby
limiting the minimum output swing. With no external load the
minimum output voltage possible is VOFS/2. For example, if Pin
7 is connected to +5 V, the minimum output voltage is equal
to the offset voltage of 2.5 V. By adding an additional load, as
shown, the output swing toward ground can be extended.
+V
S
ANALOG OUTPUT
125k⍀
(SETS GAIN
TO
؋
100) R
R
R
R
+IN OFS +V OUT
S
V
G
AD22057
–IN GND A1 A2
R
L
10k⍀
100k⍀
NULL
V
OS
T he relationship is described by:
OPTIONAL
LP FILTER
ANALOG COMMON
1
2
RL
VOUT
>
VOFS
RL +20 kΩ*
Figure 12. Typical Connections for a Strain Gage Interface
Using the Offset Feature
*T his 20 kΩ resistor is internal to the AD22057 and can vary by ±30%.
where RL is an externally applied load resistor. However, RL
cannot be made arbitrarily small since this would require exces-
sive current from the output. T he output current should be
limited to 5 mA total.
T he offset is obtained by connecting Pin 7 (OFS) to the supply
voltage. In this way, the output of the AD22057 is centered to
midway between the supply and ground. In many systems the
supply will also serve as the reference voltage for a subsequent
A/D converter. Alternatively, Pin 7 may be tied to the reference
voltage from an independent source. T he AD22057 is trimmed
to guarantee an accuracy of ±2% on the 0.5 ratio between the
voltage on Pin 7 and the output.
–6–
REV. A
AD22057
AP P LICATIO N H INTS
Fr equency Com pensation
network helps to absorb the additional charge, effectively lower-
ing the high frequency output impedance of the AD22057. For
these applications the output signal should be taken from the
midpoint of the RLAG–CLAG combination as shown in Figure 15.
As are all closed-loop op amp circuits, the AD22057 is sensitive
to capacitive loading at its output. However, the AD22057 is
sensitive at higher output voltages due to nonlinear effects in
the rail-to-rail design of the buffer amplifier (A2). In this
amplifier the output stage gain increases with increasing output
voltage. T his behavior does not affect dc parameters such as
gain accuracy or linearity; however, it can compromise ac sta-
bility. When operating from a power supply of 5 V or less (and,
therefore, VOUT < 5 V), the AD22057 can drive capacitive
loads up to 25 pF with no external components. When operat-
ing at higher supply voltages (which are associated with higher
output voltages) and/or driving larger capacitive loads, an exter-
nal compensation network should be used. Figure 14 shows an
R-C “snubber” circuit loading the output of the AD22057.
Since the perturbations from the analog-to-digital converter are
small, the output of the AD22057 will appear to be a low
impedance. T he transient response will, therefore, have a
time constant governed by the product of the two lag compo-
nents, CLAG × RLAG. For the values shown in Figure 15, this
time constant is programmed at approximately 10 µs. T here-
fore, if samples are taken at several tens of microseconds or more,
there will be negligible “stacking up” of the charge injections.
+V
S
AD22057
A2
LOAD
T his combination, in conjunction with the internal 20 kΩ resis-
tance, forms a lag network. T his network attenuates the open-
loop gain of the amplifier at higher frequencies. T he ratio of
RLAG to the load seen by the AD22057 determines the high
frequency attenuation seen by the op amp. If RLAG is made
1/20th of the total load resistance (≈20 kΩʈRL), then 26 dB of
attenuation is obtained at higher frequencies. T he capacitor
(CLAG) is used to control the frequency of the compensation
network. It should be set to form a 5 µs time constant with the
resistor (RLAG). T able I shows the recommended values of
RLAG and CLAG for various values of external load resistor RL.
T en percent tolerance on these components is acceptable.
10k⍀
10k⍀
R
R
L
C
LAG
L
C
LAG
Figure 14. Using an R-C Network for Com pensation
+V
S
AD22057
A2
1k⍀
IN
Alternatively, the signal may be taken from the midpoint of
0.01F
PROCESSOR
R
LAG–CLAG. T his output is particularly useful when driving
10k⍀
10k⍀
A/D
CMOS analog-to-digital converters. For more information see
the section Driving Charged Redistributed A/D Converters.
Note that when implementing this network large signal re-
sponse is compromised. T his occurs because there is no active
pull-down and the lag capacitor must discharge through the
internal feedback resistor (20 kΩ) giving a fairly long-time
constant. For example if CLAG = 0.01 µF, the large signal
negative slew characteristic is a decaying exponential with a
time constant of ≈200 µs.
Figure 15. Recom m ended Circuit for Driving CMOS A/D
Converters
UND ERSTAND ING TH E AD 22057
Figure 16 shows the main elements of the AD22057. T he signal
inputs at Pins 1 and 8 are first applied to dual resistive attenua-
tors R1 through R4, whose purpose is to reduce the common-
mode voltage at the input to the preamplifier. T he attenuated
signal is then applied to a feedback amplifier based on the very
low drift op amp, A1. T he differential voltage across the inputs
is accurately amplified in the presence of common-mode volt-
ages of many times the supply voltage. T he overall common-
mode response is minimized by precise laser trimming of R3
and R4, giving the AD22057 a common-mode rejection ratio
(CMRR) of at least 80 dB (10,000:1).
Table I. Com pensation Com ponents vs. External Load
Resistor
RL
RLAG
CLAG
>100 kΩ
> 50 kΩ
> 20 kΩ
> 10 kΩ
> 5 kΩ
470 Ω
390 Ω
270 Ω
200 Ω
100 Ω
47 Ω
0.01 µF
0.01 µF
0.047 µF
0.047 µF
0.1 µF
> 2 kΩ
0.22 µF
T he common-mode range of A1 extends from slightly below
ground to 1 V below +VS (at the minimum temperature of
–40°C). Since an attenuation ratio of about 6 is used, the input
common-mode range is –1 V to +24 V using a +5 V supply.
Small filter capacitors C1 and C2 are included to minimize the
effects of spurious RF signals at the inputs, which might cause
dc errors due to the rectification effects at the input to A1. At
high frequencies, even a small imbalance in these components
would seriously degrade the CMRR, so a special high frequency
trim is also carried out during manufacture.
D r iving Char ge Redistr ibution A/D Conver ter s
When driving CMOS ADCs, such as those embedded in popu-
lar microcontrollers, the charge injection (∆Q) can cause a
significant deflection in the AD22057 output voltage. T hough
generally of short duration, this deflection may persist until
after the sample period of the ADC has expired. It is due to the
relatively high open-loop output impedance of the AD22057.
T he effect can be significantly reduced by including the same
R-C network recommended for improving stability (see Fre-
quency Compensation section). T he large capacitor in the lag
REV. A
–7–
AD22057
A unique method of feedback around A1, provided by R9 and
R7, sets the closed-loop gain of the preamplifier to ×10 (from
the input pins). T he feedback network is balanced by the inclu-
sion of R6 and R8. T he small value of R7 results in a more
practical value for R9 (which would have to be 2 MΩ if the
feedback were taken directly to the inputs of A1). R8 is not
directly connected to ground, but to an optional voltage of one
half that is applied to Pin 7 (OFS). It is trimmed to within close
tolerances through R10 and R11. T his allows the output of A1
to be offset to midscale, typically +VS/2, by tying Pins 6 and 7
together. (For an example of the use of this feature, see Figure
12.) T he gain is adjusted by the single resistor R5, which acts
only on the differential signal. More importantly, it also results
in much less feed forward of the common-mode signal to the
output of A1, which, being a single-supply circuit, has no means
of pulling this output down toward ground in those circum-
stances where the common-mode input is very positive while the
net differential signal is small. (T he output of A1 is the collector
of a PNP transistor whose emitter is tied to +VS.) R16 is specifi-
cally included to alleviate this problem.
Key filter can be formed (see Low-Pass Filtering section) and
also provides a means for setting the overall gain to values other
than ×20 (see Altering the Gain section).
T he output buffer has a gain of ×2, set by the feedback network
around op amp A2, formed by R15 and R13ʈR14. Note that this
gain is not trimmed to a precise value, but may have a tolerance
of ±3% (max). Only the overall gain of A1 and A2 is trimmed to
within ±0.5% by R5. As a consequence, the gain of A1 may be
in error by ±3% (max) as the trim to R5 absorbs the initial error
in the gain of A2. In most applications Pins 3 and 4 are simply
tied together, but the output buffer can be used independently if
desired. T he offset voltage of A2 is nulled during manufacture.
R17 is included to minimize the offset due to bias currents. It is
recommended, in applications where A2 is used independently
and the source resistance is less than 100 kΩ, that the necessary
extra resistance should be included.
T he output of A2 is the collector of a PNP transistor whose
emitter is tied to +VS. T he bias current out of the inverting
input of this amplifier generates an offset voltage of about +1 mV
in R13ʈR14, which is passed directly to the output via R15. T his
sets the lowest output that can be reached when there is no load
resistor. However, the output can drive a 1 kΩ load to at least
+4.5 V when +VS = +5 V. If operation to much lower minimum
voltages is essential, a load resistor can be added externally.
T he output of the preamplifier is connected to Pin 3 via R12, a
100 kΩ resistor that is trimmed to within ±3%. T he inclusion of
R12 allows a low-pass filter to be formed, with an accurate time
constant, by placing a capacitor from Pin 3 to ground. By sepa-
rating the connections at Pins 3 and 4, a two-pole Sallen and
+V
A1
A2
S
AD22057
C1
5pF
R12
100k⍀
R18
1k⍀
R1
200k⍀
IN+
IN–
R19 1k⍀
A1
OUT
A2
C2
5pF
R2
200k⍀
R17
95k⍀
R3
41k⍀
R4
R5
2.6k⍀
R8
9k⍀
R15
10k⍀
R9
10k⍀
41k⍀
R6
250k⍀
R14
20k⍀
R11
2k⍀
R7
250⍀
R16
10k⍀
GND
OFS
R10
2k⍀
R13
20k⍀
Figure 16. Sim plified Schem atic of AD22057, Including Com ponent Values
O UTLINE D IMENSIO NS
D imensions shown in inches and (mm).
P lastic SO IC P ackage
(SO -8)
P lastic Mini-D IP P ackage
(N-8)
0.1968 (5.00)
0.1890 (4.80)
0.430 (10.92)
0.348 (8.84)
8
5
8
1
5
4
0.280 (7.11)
0.240 (6.10)
0.1574 (4.00)
0.1497 (3.80)
0.2440 (6.20)
0.2284 (5.80)
1
4
0.325 (8.25)
0.300 (7.62)
0.060 (1.52)
0.015 (0.38)
PIN 1
PIN 1
0.0688 (1.75)
0.0532 (1.35)
0.0196 (0.50)
0.0099 (0.25)
0.195 (4.95)
0.115 (2.93)
؋
45؇ 0.210 (5.33)
MAX
0.0098 (0.25)
0.0040 (0.10)
0.130
(3.30)
MIN
0.160 (4.06)
0.115 (2.93)
0.015 (0.381)
0.008 (0.204)
8؇
0؇
SEATING
PLANE
0.100
(2.54)
BSC
0.022 (0.558)
0.014 (0.356)
0.070 (1.77)
0.045 (1.15)
0.0500
(1.27)
BSC
0.0192 (0.49)
0.0138 (0.35)
SEATING
PLANE
0.0098 (0.25)
0.0075 (0.19)
0.0500 (1.27)
0.0160 (0.41)
–8–
REV. A
相关型号:
©2020 ICPDF网 联系我们和版权申明