AD28MSP02KN [ADI]

Voiceband Signal Port; 话音频带信号端口
AD28MSP02KN
型号: AD28MSP02KN
厂家: ADI    ADI
描述:

Voiceband Signal Port
话音频带信号端口

消费电路 商用集成电路 光电二极管
文件: 总20页 (文件大小:328K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
a
Voiceband Signal Port  
AD28msp02  
FUNCTIONAL BLOCK DIAGRAM  
FEATURES  
Complete Analog I/O Port for Voiceband DSP  
Applications  
VOICEBAND  
ANALOG  
Linear-Coded 16-Bit Sigma-Delta ADC  
Linear-Coded 16-Bit Sigma-Delta DAC  
On-Chip Anti-Aliasing and Anti-lmaging Filters  
On-Chip Voltage Reference  
8 kHz Sampling Frequency  
INPUT A  
16-BIT  
+20dB  
MUX  
SIGMA-  
AMP  
DELTA ADC  
VOICEBAND  
ANALOG  
DIGITAL  
INPUT B  
DATA AND  
CONTROL  
Twos Complement Coding  
65 dB SNR + THD  
Programmable Gain on DAC and ADC  
Serial Interface To DSP Processors  
24-Pin DlP/28-Lead SOIC  
SERIAL  
PORT  
VOLTAGE  
REFERENCE  
DIFFERENTIAL  
ANALOG  
16-BIT  
SIGMA-  
Single 5 V Power Supply  
PGA  
OUTPUT  
DELTA DAC  
GENERAL DESCRIPTION  
Analog Input Amplifiers  
The AD28msp02 Voiceband Signal Port is a complete analog  
front end for high performance voiceband DSP applications.  
Compared to traditional µ-law and A-law codecs, the  
AD28msp02’s linear-coded ADC and DAC maintain wide  
dynamic range while maintaining superior SNR and THD. A  
sampling rate of 8.0 kHz coupled with 65 dB SNR + THD per-  
formance make the AD28msp02 attractive in many telecom and  
speech processing applications, for example digital cellular radio  
and high quality telephones. The AD28msp02 simplifies overall  
system design by requiring only a single +5 V power supply.  
The two analog input amplifiers (NORM, AUX) are internally  
biased by an on-chip voltage reference in order to allow opera-  
tion of the AD28msp02 with a single +5 V power supply.  
An analog multiplexer selects either the NORM or AUX ampli-  
fier as the input to the ADC’s sigma-delta modulator. The  
optional 20 dB preamplifier may be used to increase the signal  
level; the preamplifier can be inserted before the modulator or  
can be bypassed. Input signal level to the sigma-delta modulator  
should not exceed VINMAX, which is specified under “Analog  
Interface Electrical Characteristics.” Refer to “Analog Input” in  
the “Design Considerations” section of this data sheet for more  
information.  
The inclusion of on-chip anti-aliasing and anti-imaging filters,  
16-bit sigma-delta ADC and DAC, and programmable gain  
amplifiers ensures a highly integrated and compact solution to  
voiceband analog processing requirements. Sigma-delta conver-  
sion technology eliminates the need for complex off-chip anti-  
aliasing filters and sample-and-hold circuitry.  
The input multiplexer and 20 dB preamplifier are configured by  
Bits 0 and 1 (IPS, IMS) of the AD28msp02’s control register. If  
the multiplexer setting is changed while an input signal is being  
processed, the ADC’s output must be allowed time to settle to  
ensure that the output data is valid.  
The AD28msp02’s serial I/O port provides an easy interface to  
host DSP microprocessors such as the ADSP-2101, ADSP-2105  
and ADSP-2111. The AD28msp02 is available in a 24-pin, 0.3"  
plastic DIP and a 28-lead SOIC package.  
ADC  
The ADC consists of a 2nd-order analog sigma-delta modulator,  
an anti-aliasing decimation filter, and a digital high-pass filter.  
The sigma-delta modulator noise-shapes the signal and pro-  
duces 1-bit samples at a 1.0 MHz rate. This bit stream, which  
represents the analog input signal, is fed to the anti-aliasing  
decimation filter.  
FUNCTIONAL DESCRIPTION  
Figure 1 shows a block diagram of the AD28msp02.  
A/D CONVERSION  
Decimation Filter  
The A/D conversion circuitry of the AD28msp02 consists of two  
analog input amplifiers, an optional 20 dB preamplifier, and  
a sigma-delta analog-to-digital converter (ADC). The analog  
input signal to the AD28msp02 must be ac-coupled.  
The anti-aliasing decimation filter contains two stages. The first  
stage is a sinc4 digital filter that increases resolution to 16 bits  
and reduces the sample rate to 40 kHz. The second stage is an  
IIR low-pass filter.  
REV. 0  
Information furnished by Analog Devices is believed to be accurate and  
reliable. However, no responsibility is assumed by Analog Devices for its  
use, nor for any infringements of patents or other rights of third parties  
which may result from its use. No license is granted by implication or  
otherwise under any patent or patent rights of Analog Devices.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 617/329-4700  
Fax: 617/326-8703  
AD28msp02  
VFB  
NORM  
VIN  
NORM  
16-BIT SIGMA-DELTA ADC  
SDOFS  
SDO  
NORM  
AUX  
INPUT  
AMP  
ANALOG  
ANTI-ALIASING  
DECIMATION  
FILTER  
DIGITAL  
HIGH-PASS  
FILTER  
1
16  
16  
+20dB  
AMP  
MUX  
SIGMA-DELTA  
MODULATOR  
VFB  
AUX  
AUX  
1.0  
8.0  
kHz  
8.0  
kHz  
VIN  
MHz  
INPUT  
AMP  
DATA/  
CNTRL  
CONTROL  
REGISTER  
SERIAL  
PORT  
VOLTAGE  
REFERENCE  
V
REF  
SCLK  
16-BIT SIGMA-DELTA DAC  
DIGITAL  
ANALOG  
SMOOTHING  
FILTER  
1
ANTI-IMAGING  
16  
16  
16  
DIGITAL  
HIGH-PASS  
FILTER  
VOUT  
P
SIGMA-DELTA  
MODULATOR  
SDI  
INTERPOLATION  
FILTER  
PGA  
VOUT  
N
1.0  
8.0  
8.0  
1.0  
MHz  
MHz  
kHz  
kHz  
OUTPUT  
SDIFS  
CS  
DIFFERENTIAL  
AMP  
Figure 1. AD28msp02 Block Diagram  
The IIR low-pass filter is a 10th-order elliptic filter with a pass-  
band edge at 3.7 kHz and a stopband attenuation of 65 dB at  
4 kHz. This filter has the following specifications:  
The high-pass filter is a 4th-order elliptic filter with a passband  
cutoff at 150 Hz. Stopband attenuation is 25 dB. This filter has  
the following specifications:  
Filter type:  
10th-order low-pass elliptic IIR  
Filter type:  
4th-order high-pass elliptic IIR  
Sample frequency:  
Passband cutoff:*  
Passband ripple:  
Stopband cutoff:  
Stopband ripple:  
40.0 kHz  
3.70 kHz  
±0.2 dB  
4.0 kHz  
Sample frequency: 8.0 kHz  
Passband cutoff:  
Passband ripple:  
Stopband cutoff:  
Stopband ripple:  
150.0 Hz  
±0.2 dB  
100.0 Hz  
–25.00 dB  
–65.00 dB  
*The passband cutoff frequency is defined to be the last point in the passband  
that meets the passband ripple specification.  
(Note that these specifications apply only to this filter, and not to the entire  
ADC. The specifications can be used to perform further analysis of the exact  
characteristics of the filter, for example using a digital filter design software  
package.)  
(Note that these specifications apply only to this filter, and not to the entire  
ADC. The specifications can be used to perform further analysis of the exact  
characteristics of the filter, for example using a digital filter design software  
package.)  
Figure 3 shows the frequency response of the high-pass filter.  
0
Figure 2 shows the frequency response of the IIR low-pass filter.  
0
–20  
–40  
–20  
–40  
–60  
–60  
–80  
–80  
–100  
60  
120  
180  
240  
300  
0
FREQUENCY – Hz  
–100  
2000  
2600  
3200  
3800  
4400  
5000  
Figure 3. High-Pass Filter Frequency Response  
FREQUENCY – Hz  
Passband ripple is ±0.2 dB for the combined effects of the  
ADC’s digital filters (i.e., high-pass filter and IIR low-pass of  
the decimation filter) in the 300 Hz–3400 Hz passband.  
Figure 2. IIR Low-Pass Filter Frequency Response  
High-Pass Filter  
The digital high-pass filter removes frequency components at  
the low end of the spectrum; it attenuates signal energy below  
the passband of the converter. The high-pass filter can be  
bypassed by setting the ADBY bit (Bit 3) of the AD28msp02’s  
control register.  
The output of the ADC is transferred to the AD28msp02’s  
serial port (SPORT) at an 8 kHz rate, for transmission to the  
host DSP processor. Maximum group delay in the ADC will not  
exceed 1 ms in the region from 300 Hz to 3 kHz.  
–2–  
REV. 0  
AD28msp02  
D/A CONVERSION  
PIN DESCRIPTIONS  
The D/A conversion circuitry of the AD28msp02 consists of a  
sigma-delta digital-to-analog converter (DAC), an analog  
smoothing filter, a programmable gain amplifier, and a differen-  
tial output amplifier.  
Pin Name  
I/O/Z Function  
VINNORM  
I
Analog input to inverting terminal of  
NORM input amplifier.  
VFBNORM  
VINAUX  
O
I
Output terminal of NORM amplifier.  
DAC  
Analog input to inverting terminal of  
AUX input amplifier.  
The AD28msp02’s sigma-delta DAC implements digital filters  
and a sigma-delta modulator with the same characteristics as the  
filters and modulator of the ADC. The DAC consists of a digital  
high-pass filter, an anti-imaging interpolation filter, and a digital  
sigma-delta modulator.  
VFBAUX  
VOUTP  
O
O
Output terminal of AUX amplifier.  
Analog output from noninverting  
terminal of differential output amplifier.  
The DAC receives 16-bit samples from the host DSP processor  
via AD28msp02’s serial port at an 8 kHz rate. If the host pro-  
cessor fails to write a new value to the serial port, the existing  
(previous) data is read again. The data stream is filtered first by  
the DAC’s high-pass filter and then by the anti-imaging interpo-  
lation filter. These filters have the same characteristics as the  
ADC’s anti-aliasing decimation filter and digital high-pass filter.  
VOUTN  
VREF  
O
O
I
Analog output from inverting terminal of  
differential output amplifier.  
On-chip bandgap voltage reference  
(2.5 V ± 10%).  
MCLK  
Master clock input; frequency must  
equal 13.0 MHz to guarantee listed  
specifications.  
The output of the interpolation filter is fed to the DAC’s digital  
sigma-delta modulator, which converts the 16-bit data to 1-bit  
samples at a 1.0 MHz rate. The modulator noise-shapes the sig-  
nal such that errors inherent to the process are minimized in the  
passband of the converter. The bit stream output of the sigma-  
delta modulator is fed to the AD28msp02’s analog smoothing  
filter where it is converted to an analog voltage.  
SCLK  
SDI  
O/Z Serial clock used to clock data or control  
bits to and from the serial port  
(SPORT). The frequency of SCLK is  
equal to the frequency of the master  
clock (MCLK) divided by 5. SCLK is  
3-stated when CS is low.  
I
Serial data input of SPORT. Both data  
and control information are input on  
this pin. Input at SDI is ignored when  
CS is low.  
High-Pass Filter  
The digital high-pass filter of the AD28msp02’s DAC has the  
same characteristics as the high-pass filter of the ADC. The  
high-pass filter removes frequency components at the low end of  
the spectrum; it attenuates signal energy below the passband of  
the converter. The DAC’s high-pass filter can be bypassed by  
setting the DABY bit (Bit 2) of the AD28msp02’s control  
register.  
SDO  
O/Z Serial data output of SPORT. Both data  
and control information are output on  
this pin. SDO is 3-stated when CS is  
low.  
SDIFS  
I
Framing signal for SDI serial transfers.  
Input at SDIFS is ignored when CS is  
low.  
The high-pass filter is a 4th-order elliptic filter with a passband  
cutoff at 150 Hz. Stopband attenuation is 25 dB. This filter has  
the following specifications:  
SDOFS  
O/Z Framing signal for SDO serial transfers.  
SDOFS is 3-stated when CS is low.  
Filter type:  
4th-order high-pass elliptic IIR  
8.0 kHz  
150.0 Hz  
±0.2 dB  
100.0 Hz  
DATA/CNTRL  
I
Configures AD28msp02 for either data  
or control information transfers (via  
SPORT).  
Sample frequency:  
Passband cutoff:  
Passband ripple:  
Stopband cutoff:  
Stopband ripple:  
CS  
I
Active-high chip select. Can be used to  
3-state the SPORT interface; when CS  
is low, the SCLK, SDO, and SDOFS  
outputs are 3-stated and the SDI and  
SDIFS inputs are ignored. If CS is de-  
asserted during a serial data transfer, the  
16-bit word being transmitted is lost.  
–25.00 dB  
(Note that these specifications apply only to this filter, and not to the entire DAC.  
The specifications can be used to perform further analysis of the exact characteris-  
tics of the filter, for example using a digital filter design software package.)  
Figure 3 shows the frequency response of the high-pass filter.  
Interpolation Filter  
RESET  
I
Active low reset signal; resets Control  
Register and clears digital filters. RESET  
does not 3-state the SPORT outputs  
(SCLK, SDO, SDOFS).  
The anti-imaging interpolation filter contains two stages. The  
first stage is an IIR low-pass filter that interpolates the data rate  
from 8 kHz to 40 kHz and removes images produced by the in-  
terpolation process. The output of this stage is then interpolated  
to 1.0 MHz and fed to the second stage, a sinc4 digital filter that  
attenuates images produced by the 40 kHz to 1.0 MHz inter-  
polation process.  
VCC  
Analog supply voltage; nominal +5 V.  
Analog ground.  
GNDA  
VDD  
Digital supply voltage; nominal +5 V.  
Digital ground.  
GNDD  
REV. 0  
–3–  
AD28msp02  
The IIR low-pass filter is a 10th-order elliptic filter with a pass-  
band edge at 3.70 kHz and a stopband attenuation of 65 dB at  
4 kHz. This filter has the following specifications:  
SERIAL PORT  
The AD28msp02 communicates with a host processor via the  
bidirectional synchronous serial port (SPORT). The SPORT is  
used to transmit and receive digital data and control information.  
Filter type:  
l0th-order low-pass elliptic IIR  
40.0 kHz  
Sample frequency:  
Passband cutoff:*  
Passband ripple:  
Stopband cutoff:  
Stopband ripple:  
All serial transfers are 16 bits long, MSB first. Data bits are  
transferred at the serial clock rate (SCLK). SCLK equals the  
master clock frequency divided by 5. SCLK = 2.6 MHz for the  
master clock frequency MCLK = 13.0 MHz.  
3.70 kHz  
±0.2 dB  
4.0 kHz  
–65.00 dB  
Host Processor Interface  
*The passband cutoff frequency is defined to be the last point in the passband  
that meets the passband ripple specification.  
The AD28msp02-to-host processor interface is shown in Figure 4.  
(Note that these specifications apply only to this filter, and not to the entire  
DAC. The specifications can be used to perform further analysis of the exact  
characteristics of the filter, for example using a digital filter design software  
package.)  
Host Processor  
AD28msp02  
SDO  
SERIAL DATA RECEIVE  
RECEIVE FRAME SYNC  
SDOFS  
Figure 2 shows the frequency response of the IIR low-pass filter.  
SCLK  
DATA/CNTRL  
SERIAL CLOCK  
FLAG  
Passband ripple is ±0.2 dB for the combined effects of the  
DAC’s digital filters (i.e., high-pass filter and IIR low pass of the  
interpolation filter) in the 300 Hz–3400 Hz passband.  
SDI  
SDIFS  
SERIAL DATA TRANSMIT  
TRANSMIT FRAME SYNC  
Analog Smoothing Filter and Programmable Gain Amplifier  
The programmable gain amplifier (PGA) can be used to adjust  
the output signal level by –15 dB to +6 dB. This gain is selected  
by bits 7–9 (OG0, OG1, OG2) of the AD28msp02’s control  
register.  
Figure 4. AD28msp02-to-Host Processor Interface  
Table I describes the SPORT signals and how they are used to  
communicate with the host processor. The AD28msp02’s chip  
select (CS) must be held high to enable SPORT operation. CS  
can be used to 3-state the SPORT pins and disable communica-  
tion with the host processor.  
The AD28msp02’s analog smoothing filter consists of a 2nd-  
order Sallen-Key continuous-time filter and a 3rd-order  
switched capacitor filter. The Sallen-Key filter has a 3 dB point  
at approximately 80 kHz.  
To use the ADSP-2101 or ADSP-2111 as host DSP processor  
for the AD28msp02, the following connections can be used (as  
shown in Figure 5):  
Differential Output Amplifier  
The AD28msp02’s analog output (VOUTP, VOUTN) is pro-  
duced by a differential output amplifier. The differential ampli-  
fier can drive loads of 2 kor greater and has a maximum  
differential output voltage swing of ±3.156 V peak-to-peak  
(3.17 dBm0). The output signal is dc-biased to the  
AD28msp02’s on-chip voltage reference (VREF) and can be  
ac-coupled directly to a load or dc-coupled to an external ampli-  
fier. Refer to “Analog Output” in the “Design Considerations”  
section of this data sheet for more information.  
AD28msp02 Pin  
ADSP-2101/2111 Pin  
SCLK  
SDO  
SDOFS  
SDI  
SDIFS  
SCLK0  
DR0  
RFS0  
DT0  
TFS0  
DATA/CNTRL  
FO (Flag Output)  
The VOUTP–VOUTN outputs must be used as differential out-  
puts; do not use either as a single-ended output.  
Table I. SPORT Signals  
Signal  
Name  
Signal State When  
RESET Low (CS High)  
Signal State During  
Powerdown (CS High)  
Description  
Generated By  
SCLK  
SDO  
SDOFS  
SDI  
Serial clock  
Serial data output  
Serial data output frame sync  
Serial data input  
Serial data input frame sync  
AD28msp02  
AD28msp02  
AD28msp02  
Host Processor  
Host Processor  
Low  
Low  
Low  
Active  
Active*  
Low  
SDIFS  
(CS must be held high to enable SPORT operation.)  
*Outputs last data value that was valid prior to entering powerdown.  
–4–  
REV. 0  
AD28msp02  
Note that the ADSP-2101’s SPORT0 communicates with the  
AD28msp02’s SPORT while the ADSP-2101’s Flag Output  
(FO) is used to signal the AD28msp02’s DATA/CNTRL input.  
SPORT1 on the ADSP-2101 must be configured for flags and  
interrupts in this system.  
AD28msp02  
ADSP-2101  
SDO  
DR0  
RFS0  
SDOFS  
SCLK  
SCLK0  
FO  
DATA/CNTRL  
Figure 6 shows an ADSP-2101 assembly language program that  
initializes the AD28msp02 and implements digital loopback  
through the DSP processor.  
SDI  
SDIFS  
DT0  
TFS0  
Figure 5. AD28msp02-to-ADSP-2101 Interface  
{ This ADSP-2101 program initializes the AD28msp02 }  
{ and executes a loopback, or talk-through, routine. }  
.MODULE/ABS = 0/BOOT = 0 test1;  
resetv: JUMP begin;  
RTI; RTI; RTI;  
{restart}  
irq2v:  
st0x:  
sr0x:  
RTI; RTI; RTI; RTI;  
RTI; RTI; RTI; RTI;  
ax0 = rx0;  
{IRQ2}  
{SPORT0 Tx}  
{SPORT0 Rx}  
tx0 = ax0;  
RTI; RTI;  
irq1v:  
irq0v:  
RTI; RTI; RTI; RTI;  
RTI; RTI; RTI; RTI;  
{irq1}  
{irq0}  
timerv: RTI; RTI; RTI; RTI;  
begin:  
RESET FLAG OUT;  
AX0 = 0x2A0F;  
{Configure ADSP-2101 SPORT0 for }  
{ ext. SCLK, ext. RFS, int. TFS }  
DM (0x3FF6) = AX0;  
AX0 = 0x101F;  
DM (0x3FFF) = AX0;  
{ Enable ADSP-2101 SPORT0, }  
{ configure SPORT1 for Flag Out }  
IMASK= 0x10;  
AX0 = 0x30;  
TX0 = AX0;  
{ Write control word to take}  
{ AD28msp02 out of powerdown }  
IDLE;  
NOP;  
IMASK= 0x08;  
SET FLAG OUT;  
wait:  
JUMP wait;  
NOP;  
{ Wait for receive interrupt }  
.ENDMOD;  
Figure 6. ADSP-2101 Digital Loopback Routine  
REV. 0  
–5–  
AD28msp02  
Serial Data Output  
Each bit of a 16-bit data word is thus clocked into the  
AD28msp02 on the falling edge of SCLK (MSB first).  
The AD28msp02’s SPORT will begin transmitting data to the  
host processor at an 8 kHz rate when the PWDD and PWDA  
bits (Bits 4, 5) of the control register are set to 1. In the pro-  
gram shown in Figure 6, the instructions  
If SDIFS is asserted high again before the end of the present  
data word transfer, it is not recognized until the falling edge of  
SCLK in the last (LSB) cycle.  
AX0 = 0x30; { Write control word to take }  
TX0 = AX0; { AD28msp02 out of powerdown }  
accomplish this by writing 0x30 to the AD28msp02’s control  
register. There is a short start-up time (after the end of this con-  
trol register write) before the AD28msp02 raises SDOFS and  
begins transmitting data; see Figure 11.  
(Note: Exact SPORT timing requirements are defined in the  
“Specifications” section of this data sheet.)  
CONTROL REGISTER  
The AD28msp02’s control register configures the device for  
various modes of operation including ADC and DAC gain set-  
tings, ADC input mux selection, filter bypass, and powerdown.  
The AD28msp02’s host processor can read and write to the  
control register through the AD28msp02’s serial port (SPORT)  
by driving the DATA/CNTRL pin low.  
At the 13 MHz MCLK frequency, data is transmitted at an  
8 kHz rate with a single 16-bit word transmitted every 125 µs.  
While data is being output, the AD28msp02 asserts SDOFS at  
an 8 kHz rate. Each 16-bit word transfer begins one serial clock  
cycle after SDOFS is asserted.  
The control register is cleared (set to 0x0000) when the  
AD28msp02 is reset.  
Serial Data Input  
The host processor must initiate data transfers to the  
AD28msp02 by asserting the serial data input frame sync  
(SDIFS) high. The 16-bit word transfer begins one serial clock  
cycle after SDIFS is asserted. The DATA/CNTRL line must be  
driven high when SDIFS is driven high.  
Control Register Writes  
To write the control register, the host processor must assert  
DATA/CNTRL low when it asserts SDIFS. If the MSB of  
the bit stream is also low, the SPORT recognizes the incoming  
serial data as a new control word and copies it to the  
AD28msp02’s control register. The format for the control word  
write is shown in Table II; reserved Bits 10-15 must be set to  
zero.  
The host processor must assert SDIFS shortly after the rising  
edge of SCLK and must maintain SDIFS high for one cycle.  
Data is then driven from the host processor (to the SDI input)  
shortly after the rising edge of the next SCLK and is clocked  
into the AD28msp02 on the falling edge of SCLK in that cycle.  
Table II. Control Word Write Format  
15 14  
13  
0
12  
0
11  
0
10  
0
9
8
7
6
0
5
4
3
2
1
0
0
0
OG2 OG1  
OG0  
PWDD PWDA ADBY DABY IMS  
IPS  
0
1
2
3
4
5
IPS  
IMS  
DABY  
ADBY  
PWDA  
PWDD  
Analog input preamplifier select: 1 = insert (+20 dB), 0 = bypass (0 dB)  
Analog input multiplexer select: 1 = AUX input, 0 = NORM input  
DAC high-pass filter bypass select: 0 = insert, 1 = bypass  
ADC high-pass filter bypass select: 0 = insert, 1 = bypass  
Powerdown analog: 0 = powerdown, 1 = operating  
Powerdown digital: 0 = powerdown, 1 = operating  
7–9  
10–15  
OG2-OG0 Analog output gain setting (for D/A output PGA)  
Reserved  
Gain  
OG2  
OG1  
OG0  
+6 dB  
+3 dB  
0 dB  
–3 dB  
–6 dB  
–9 dB  
–12 dB  
–15 dB  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
Gain settings are accurate within ±0.6 dB.  
(Control Register is set to 0x0000 at RESET. Reserved Bits  
10–15 must be set to 0 for all Control Register writes.)  
–6–  
REV. 0  
AD28msp02  
Table III. Control Word Read Format  
Read Request  
15 14  
13  
0
12  
0
11  
0
10  
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
0
0
0
1
0
Read Ready  
15 14  
13  
0
12  
0
11  
0
10  
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
0
0
0
1
1
Control Register Reads  
In the circuit shown in Figure 7, scaling of the analog input is  
achieved by the resistors RIN and RFB. The input signal gain,  
–RFB/RIN, can be adjusted from –12 dB to +26 dB by varying  
the values of these resistors. The AD28msp02’s on-chip 20 dB  
preamplifier can be enabled when there is not enough gain in  
the input circuit; the preamplifier is configured by Bit 0 (IPS) of  
the control register. Total gain must be configured to ensure  
that a full-scale input signal (at CIN in Figure 7) produces a sig-  
nal level at the input to the sigma-delta modulator of the ADC  
that does not exceed VINMAX, which is specified under “Analog  
Interface Electrical Characteristics.” If the total gain is increased  
above unity, signal-to-noise (SNR + THD) performance will  
not meet the listed specifications.  
To read the control register, the host processor must transfer  
two control words. For each transfer, the DATA/CNTRL pin  
must be low when SDIFS is asserted. If the MSB of the bit  
stream is high, the SPORT recognizes the incoming serial data  
as a request for control information. The protocol for reading  
the control register is as follows:  
1. The host processor sends a “Read Request” control word to  
the AD28msp02. Since the MSB of this control word is high,  
the SPORT recognized the incoming serial data as a read re-  
quest and does not overwrite the control register.  
2. When the AD28msp02 receives the read request, it finishes  
any data transfers in progress and waits for a “Read Ready”  
control word.  
C
FB  
3. The host processor then transfers a “Read Ready” control  
word to the AD28msp02. Upon receiving this control word,  
the AD28msp02 transfers the control register contents to the  
host processor via the SPORT.  
VFB  
VIN  
NORM  
NORM  
R
FB  
C
IN  
INPUT  
SIGNAL  
R
IN  
4. When the SPORT completes the control register transfer, it  
immediately resumes transmitting data at an 8 kHz rate.  
VFB  
AUX  
AUX  
MUX  
This scheme allows any data transfers in progress to be com-  
pleted and resolves any ambiguities between data and control  
words. The format for the read control words is shown in  
Table III.  
VIN  
DESIGN CONSIDERATIONS  
Analog Input  
VOLTAGE  
REFERENCE  
The analog input signal to the AD28msp02 must be ac-coupled.  
Figure 7 shows the recommended input circuit for the  
AD28msp02’s analog input pin (either VINNORM or VINAUX).  
The circuit of Figure 7 implements a first-order low-pass filter  
with a 3 dB point at 20 kHz; this is the only filter that must be  
implemented external to the AD28msp02 to prevent aliasing of  
the sampled signal. Since the AD28msp02’s ADC uses a highly  
oversampled approach that transfers the bulk of the anti-aliasing  
filtering into the digital domain, the off-chip anti-aliasing filter  
need only be of low order.  
AD28msp02  
Figure 7. Recommended Analog Input Circuit  
The dc biasing of the analog input signal is accomplished with  
an on-chip voltage reference which nominally equals 2.5 V. The  
input signal must be ac-coupled with an external coupling ca-  
pacitor (CIN). CIN and RIN should be chosen to ensure a cou-  
pling corner frequency of 30 Hz. CIN should be 0.1 µF or larger.  
REV. 0  
–7–  
AD28msp02  
To select values for the components shown in Figure 7, use the  
following equations:  
Figure 9 shows a simple circuit providing a differential output  
with ac coupling. The capacitor of this circuit (COUT) is  
optional; if used, its value can be chosen as follows:  
RFB  
Gain =  
RIN  
1
COUT  
=
(60 π) RL  
1
CIN  
=
60 π RIN  
AD28msp02  
1
CFB  
=
(2 π)(20 × 103) RFB  
C
OUT  
10 kΩ ≤ RFB, RIN 50 kΩ  
150 pF CFB 600 pF  
VOUT  
VOUT  
P
R
L
Figure 8 shows an example of a typical input circuit configured  
for 0 dB gain. The circuit’s diodes are used to prevent the input  
signal from exceeding maximum limits.  
N
C
OUT  
330pF  
V
CC  
Figure 9. Example Circuit for Differential Output  
VFB  
NORM  
The VOUTP–VOUTN outputs must be used as differential out-  
puts; do not use either as a single-ended output. Figure 10  
shows an example circuit which can be used to convert the dif-  
ferential output to a single-ended output. The circuit uses a  
differential-to-single-ended amplifier, the Analog Devices  
SSM2141.  
20k  
10k  
1.0µF  
VIN  
NORM  
10k  
INPUT  
SIGNAL  
VFB  
VIN  
AUX  
MUX  
GND  
A
AUX  
AD28msp02  
+12 V  
VOLTAGE  
REFERENCE  
0.1 µF  
AD28msp02  
GNDA  
Figure 8. Example Analog Input Circuit for 0 dB Gain  
7
VOUTP  
VOUTN  
5
Analog Output  
SSM2141  
VOUT  
The AD28msp02’s differential analog output (VOUTP, VOUTN)  
is produced by an on-chip differential amplifier. The differential  
amplifier can drive a minimum load of 2 k(RL 2 k) and  
has a maximum differential output voltage swing of ±3.156 V  
peak-to-peak (3.17 dBm0). The differential output can be  
ac-coupled directly to a load or dc-coupled to an external  
amplifier.  
1
4
GNDA  
0.1 µF  
GNDA  
–12 V  
Figure 10. Example Circuit for Single-Ended Output  
–8–  
REV. 0  
AD28msp02  
Serial Output Startup Time  
traces (such as digital clocks and analog signals) are as short as  
possible.  
The AD28msp02 begins transmitting data to the host processor  
after it is taken out of powerdown. To take the AD28msp02 out  
of powerdown, the host processor writes a control word to the  
AD28msp02.  
Each +5 V digital supply pin, VDD, of the AD28msp02 (SOIC  
Pins 20, 21) should be bypassed to ground with a 0.1 µF capaci-  
tor. These capacitors should be low inductance, monolithic, ce-  
ramic, and surface-mount. The capacitor leads and PC board  
traces should be as short as possible to minimize inductive ef-  
fects. In addition, a 10 µF capacitor should be connected be-  
tween VDD and ground, near the PC board power connection.  
The start-up time (from the start of this control word write)  
before the AD28msp02 begins transmitting data is shown in  
Figure 11.  
PC Board Layout Considerations  
Separate analog and digital ground planes should be provided  
for the AD28msp02 in order to ensure the characteristics of the  
device’s ADC and DAC. The two ground planes should be con-  
nected at a single point—this is often referred to as a “Star” or  
“Mecca” grounding configuration. The point of connection may  
be at the system power supply, at the PC board power connec-  
tion, or at any other appropriate location. Because ground loops  
increase susceptibility to EMF, multiple connections between  
the analog and digital ground planes should be avoided.  
MCLK Frequency  
The sigma-delta converters and digital filters of the AD28msp02  
are specifically designed to operate at a master clock (MCLK)  
frequency of 13.0 MHz. MCLK must equal 13.0 MHz to guar-  
antee the filter characteristics and sample rate of the ADC and  
DAC. The AD28msp02 is not tested or characterized at any  
other clock frequency.  
A low cost crystal with a different frequency, for example  
12.288 MHz, can be used for the master clock input; in this  
case, however, the AD28msp02 is not guaranteed to meet the  
specifications listed in this data sheet.  
The ground planes should be designed such that all noise-  
sensitive areas are isolated from one another and critical signal  
SCLK  
DATA/  
CNTRL  
SDIFS  
2nd MSB  
MSB  
SDI  
POWERUP CONTROL WORD  
WRITTEN TO AD28msp02  
SDOFS  
SDO  
MSB  
2nd MSB  
410 SCLK CYCLES  
(2050 MCLK CYCLES)  
FIRST DATA WORD  
TRANSMITTED  
FROM AD28msp02  
Figure 11. Serial Output Startup Time  
REV. 0  
–9–  
AD28msp02  
DEFINITION OF SPECIFICATIONS  
Idle Channel Noise  
Absolute Gain  
Idle channel noise is defined as the total signal energy measured  
at the output of the device when the input is grounded (mea-  
sured in the frequency range 300 Hz–3400 Hz).  
Absolute gain is a measure of converter gain for a known signal.  
Absolute gain is measured with a 1.0 kHz sine wave at 0 dBm0.  
The absolute gain specification is used as a reference for gain  
tracking error specification.  
Crosstalk  
Crosstalk is defined as the ratio of the amplitude of a full-scale  
signal appearing on one channel to the amplitude of the same  
signal which couples onto the adjacent channel. Crosstalk is ex-  
pressed in dB.  
Gain Tracking Error  
Gain tracking error measures changes in converter output for  
different signal levels relative to an absolute signal level. The ab-  
solute signal level is 1 kHz at 0 dBm0 (equal to absolute gain).  
Gain tracking error at 0 dBm0 is 0 dB by definition.  
Power Supply Rejection  
Power supply rejection measures the susceptibility of a device to  
noise on the power supply. Power supply rejection is measured  
by modulating the power supply with a sine wave and measuring  
the noise at the output (relative to 0 dB).  
SNR + THD  
Signal-to-noise ratio plus total harmonic distortion is defined to  
be the ratio of the rms value of the measured input signal to the  
rms sum of all other spectral components in the frequency range  
300 Hz–3400 Hz, including harmonics but excluding dc.  
Group Delay  
Group delay is defined as the derivative of radian phase with re-  
spect to radian frequency, ∂φ(ω)/∂ω. Group delay is a measure  
of average delay of a system as a function of frequency. A linear  
system with a constant group delay has a linear phase response.  
The deviation of group delay away from a constant indicates the  
degree of nonlinear phase response of the system.  
Intermodulation Distortion  
With inputs consisting of sine waves at two frequencies, fa and  
fb, any active device with nonlinearities will create distortion  
products at sum and difference frequencies of mfa ± nfb where  
m, n = 0, 1, 2, 3, etc. Intermodulation terms are those for which  
neither m or n are equal to zero. For final testing, the second or-  
der terms include (fa + fb) and (fa – fb), while the third order  
terms include (2fa + fb), (2fa – fb), (fa + 2fb), and (fa – 2fb).  
–10–  
REV. 0  
AD28msp02  
SPECIFICATIONS  
RECOMMENDED OPERATING CONDITIONS  
K Grade  
B Grade  
Parameter  
Min  
Max  
Min  
Max  
Unit  
VDD, VCC  
TAMB  
Supply Voltage  
Ambient Operating Temperature  
4.50  
0
5.50  
+70  
4.50  
–40  
5.50  
+85  
V
°C  
Refer to Environmental Conditions for information on case temperature and thermal specifications.  
ABSOLUTE MAXIMUM RATINGS*  
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +7 V  
Input Voltage . . . . . . . . . . . . . . . . . . . . . –0.3 V to VDD + 0.3 V  
Output Voltage Swing . . . . . . . . . . . . . . –0.3 V to VDD + 0.3 V  
Operating Temperature Range (Ambient) . . . –40°C to +85°C  
Storage Temperature Range . . . . . . . . . . . . . –55°C to +150°C  
Lead Temperature (5 sec) SOIC . . . . . . . . . . . . . . . . . +280°C  
*Stresses above those listed under “Absolute Maximum Ratings” may cause  
permanent damage to the device. These are stress rating only and functional  
operation of the device at these or any other conditions above those indicated in the  
operational sections of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect device reliability.  
ESD SENSITIVITY  
The AD28msp02 features proprietary input protection circuitry to dissipate high-energy discharges  
(Human Body Model). Per method 3015 of MIL-STD-883C, the AD28msp02 has been classified as  
a Class 1 device.  
WARNING!  
Proper ESD precautions are strongly recommended to avoid functional damage or performance  
degradation. Charges readily accumulate on the human body and test equipment and discharge without  
detection. Unused devices must be stored in conductive foam or shunts, and the foam should be  
discharged to the destination socket before devices are removed.  
ESD SENSITIVE DEVICE  
REV. 0  
–11–  
AD28msp02  
DIGITAL INTERFACE ELECTRICAL CHARACTERISTICS  
Symbol  
Parameter  
Min  
Typ  
Max  
Unit  
Test Condition  
VIH  
VIL  
VOH  
VOL  
IIH  
Input High Voltage  
Input Low Voltage  
Output High Voltage  
Output Low Voltage  
High Level Input Current  
Low Level Input Current  
Low Level Output 3-State Leakage Current  
High Level Output 3-State Leakage Current  
Digital Input Capacitance  
2.4  
V
V
V
V
µA  
µA  
µA  
µA  
pF  
VDD = max  
VDD = min  
0.8  
2.4  
VDD = min, IOH = –0.5 mA  
VDD = min, IOL = 2 mA  
VDD = max, VIN = max  
VDD = max, VIN = 0 V  
VDD = max, VIN = max  
VDD = max, VIN = 0 V  
0.4  
10  
10  
10  
10  
10  
IIL  
IOZL  
IOZH  
CI  
ANALOG INTERFACE ELECTRICAL CHARACTERISTICS  
Symbol  
Parameter  
Min  
Typ  
Max  
Unit  
ADC:  
IL  
RI  
CIL  
VINMAX  
Input Leakage Current at VINNORM, VINAUX  
Input Resistance1 at VINNORM, VINAUX  
Input Load Capacitance1 at VINNORM, VINAUX  
Maximum Input Range2  
10  
100  
10  
nA  
MΩ  
pF  
3.156  
V p-p  
DAC:  
RO  
VOOFF  
COL  
VVREF  
VO  
Output Resistance1, 3  
Output DC Offset4  
1
400  
100  
2.75  
mV  
pF  
V
Output Load Capacitance3  
Voltage Reference (VREF  
Maximum Voltage Output Swing (p-p) Across RL  
)
2.25  
2
Single-Ended  
Differential  
3.156  
6.312  
V
V
kΩ  
RL  
Load Resistance3  
Test Conditions for all analog interface tests: Unity input gain, A/D 20 dB preamplifier bypassed, D/A PGA set for 0 dB gain, no load on analog output  
(VOUTP–VOUTN).  
1Guaranteed but not tested.  
2At input to sigma-delta modulator of ADC.  
3At VOUTP-VOUTN.  
4Between VOUTP and VOUTN.  
POWER DISSIPATION  
Symbol  
Parameter  
Min  
Max  
Unit  
VCC  
VDD  
IDD  
P1  
IDD  
P0  
Analog Operating Voltage  
Digital Operating Voltage  
Operating Current Active1  
Power Dissipation Active1  
Operating Current Inactive2  
Power Dissipation Inactive2  
4.5  
4.5  
5.5  
5.5  
40  
200  
0.5  
2.5  
V
V
mA  
mW  
mA  
mW  
Test conditions: VDD = VCC = 5.0 V, MCLK frequency 13.0 MHz, no load on digital pins, analog inputs ac-coupled to ground, no load on analog output  
(VOUTP–VOUTN)  
IActive: AD28msp02 operational (PWDD and PWDA set to 1 in control register).  
2Inactive: AD28msp02 in powerdown state (PWDD and PWDA set to 0 in control register) and MCLK tied to VDD  
.
–12–  
REV. 0  
AD28msp02  
TIMING PARAMETERS  
Clock Signals  
Parameter  
Min  
Max  
Unit  
Timing Requirement:  
tMCK  
tMKL  
tMKH  
MCLK Period  
MCLK Width Low  
MCLK Width High  
76.9  
0.5tMCK – 10  
0.5tMCK – 10  
76.9  
0.5tMCK + 10  
0.5tMCK + 10  
ns  
ns  
ns  
Switching Characteristic:  
tSCK  
tSKL  
tSKH  
SCLK Period  
SCLK Width Low  
SCLK Width High  
5tMCK  
3tMCK – 10  
2tMCK – 10  
ns  
ns  
ns  
3tMCK + 10  
2tMCK + 10  
tMCK  
MCLK  
tMKL  
t MKH  
tSCK  
SCLK  
tSKL  
tSKH  
Figure 12. Clock Signals  
Serial Port 3-State  
Parameter  
Min  
Max  
Unit  
Switching Characteristic:  
tSPD  
tSPE  
tSPV  
CS Low to SDO, SDOFS, SCLK Disable  
CS High to SDO, SDOFS, SCLK Enable  
CS High to SDO, SDOFS, SCLK Valid  
25  
10  
ns  
ns  
ns  
0
tSPV  
tSPD  
CS  
tSPE  
SDO  
SDOFS  
SCLK  
Figure 13. Serial Port 3-State  
REV. 0  
–13–  
AD28msp02  
Serial Ports  
Parameter  
Min  
Max  
Unit  
Timing Requirements:  
tSCS  
SDI/SDIFS Setup before SCLK Low  
SDI/SDIFS Hold after SCLK Low  
DATA/CNTRL Setup before SCLK Low  
DATA/CNTRL Hold after SCLK Low  
10  
10  
10  
10  
ns  
ns  
ns  
ns  
tSCH  
tDCS  
tDCH  
Switching Characteristic:  
tRD  
tRH  
tSCDH  
tSCDD  
SDOFS Delay from SCLK High  
SDOFS Hold after SCLK High  
SDO Hold after SCLK High  
SDO Delay from SCLK High  
15  
30  
ns  
ns  
ns  
ns  
0
0
tSCK  
SCLK  
SDIFS  
tSCS  
tSCH  
DATA/CNTRL  
tDCS  
t SCH  
tDCH  
3RD MSB  
SDI  
MSB  
2ND MSB  
tSCS  
tRD  
SDOFS  
tRH  
tSCDD  
SDO  
tSCDH  
Figure 14. Serial Ports  
–14–  
REV. 0  
AD28msp02  
DIGITAL TEST CONDITIONS  
DIGITAL INPUT  
I
OL  
3.0V  
1.5V  
0.0V  
2.0V  
1.5V  
0.8V  
TO DIGITAL  
OUTPUT PIN  
+1.5V  
DIGITAL OUTPUT  
50pF  
Figure 15. Voltage Reference Levels for AC Measurements  
I
OH  
Figure 16. Equivalent Device Loading for AC  
Measurements (Includes All Fixtures)  
GAIN  
Parameter  
Min  
Typ  
Max  
Unit  
Test Conditions  
ADC Absolute Gain  
ADC Gain Tracking Error  
DAC Absolute Gain  
–0.2  
–0.1  
–0.2  
–0.1  
0
0
0
0
0.2  
0.1  
0.2  
0.1  
dBm0  
dBm0  
dBm0  
dBm0  
1.0 kHz, 0 dBm0  
1.0 kHz, +3 to –50 dBm0  
1.0 kHz, 0 dBm0  
DAC Gain Tracking Error  
1.0 kHz, +3 to –50 dBm0  
FREQUENCY RESPONSE  
Input Freq  
(Hz)  
Min Output  
(dB)  
Max Output  
(dB)  
0
∞  
–25  
100  
∞  
–25  
150  
200  
300  
1000  
2000  
3000  
3400  
3700  
4000  
>4000  
–0.3  
–0.3  
–0.2  
–0.2  
–0.2  
–0.2  
–0.2  
–0.3  
∞  
+0.3  
+0.3  
+0.2  
+0.2  
+0.2  
+0.2  
+0.2  
+0.3  
–60  
∞  
–60  
Frequency responses of ADC and DAC measured with input at audio reference  
level (the input level that produces an output level of –10 dBm0), with 20 dB  
preamplifier bypassed and input gain of 0 dB. The in-band ripple shall not ex-  
ceed 0.2 dB.  
REV. 0  
–15–  
AD28msp02  
NOISE AND DISTORTION  
Parameter  
Min  
Max  
Unit  
Test Conditions  
ADC Intermodulation Distortion  
DAC Intermodulation Distortion  
ADC Idle Channel Noise  
DAC Idle Channel Noise  
ADC Crosstalk  
–70  
–70  
72  
72  
–65  
dB  
dB  
dBm0  
dBm0  
dB  
ADC input signal level: 1.0 kHz, 0 dBm0  
DAC input at idle  
DAC Crosstalk  
–65  
–55  
55  
dB  
dB  
dB  
ADC input signal level: analog ground  
DAC output signal level: 1.0 kHz, 0 dBm0  
Input signal level at VCC and VDD pins:  
1.0 kHz, 100 mV p-p sine wave  
Input signal level at VCC and VDD pins:  
1.0 kHz, 100 mV p-p sine wave  
300–3000 Hz  
ADC Power Supply Rejection  
DAC Power Supply Rejection  
ADC Group Delay1  
DAC Group Delay1  
1
1
ms  
ms  
300–3000 Hz  
1Guaranteed but not tested.  
70  
60  
50  
40  
30  
20  
10  
0
–10  
–60 –55 –50 –45 –40 –35 –30 –25 –20 –15 –10 –5  
0
3.17  
V
– dBm0  
IN  
Figure 17. SNR + THD vs. VIN  
ORDERING GUIDE  
Temperature  
Part  
Number  
Package  
Option*  
Range  
Package  
AD28msp02KN  
0°C to +70°C  
0°C to +70°C  
–40°C to +85°C  
–40°C to +85°C  
24-Pin Plastic DIP  
28-Lead SOIC  
24-Pin Plastic DIP  
28-Lead SOIC  
N-24  
R-28  
N-24  
R-28  
AD28msp02KR  
AD28msp02BN  
AD28msp02BR  
*N = Plastic DIP, R = Small Outline (SOIC).  
–16–  
REV. 0  
AD28msp02  
PIN CONFIGURATIONS  
24-Pin Plastic DIP  
24  
23  
VINNORM  
VFBNORM  
VINAUX  
VFBAUX  
GNDA  
VCC  
VREF  
1
2
22  
VOUTP  
3
21  
20  
19  
18  
17  
16  
VOUTN  
GNDA  
4
5
6
7
GNDD  
DATA/CNTRL  
SDO  
GNDD  
VDD  
AD28msp02  
TOP VIEW  
(Not to Scale)  
NC  
NC  
8
9
SDOFS  
SDI  
10  
15  
14  
RESET  
CS  
11  
12  
SDIFS  
SCLK  
MCLK  
13  
NC = NO CONNECTION  
28-Lead SOIC  
28  
VINNORM  
VFBNORM  
VINAUX  
VFBAUX  
GNDA  
VCC  
VREF  
1
2
27  
26  
VOUTP  
3
VOUTN  
4
5
25  
24  
23  
GNDA  
GNDA  
GNDD  
6
7
GNDD  
GNDD  
AD28msp02  
22  
TOP VIEW  
GNDD  
(Not to Scale)  
21  
20  
19  
18  
17  
16  
8
9
VDD  
VDD  
NC  
DATA/CNTRL  
SDO  
10  
11  
SDOFS  
NC  
SDI 12  
RESET  
CS  
SDIFS  
13  
SCLK 14  
MCLK  
15  
NC = NO CONNECTION  
REV. 0  
–17–  
AD28msp02  
OUTLINE DIMENSIONS  
Dimensions shown in inches and (mm).  
24-Pin Plastic DIP  
(N-24)  
13  
24  
1
0.280 (7.11)  
PIN 1  
0.240 (6.10)  
12  
1.275 (32.30)  
1.125 (28.60)  
0.060 (1.52)  
0.015 (0.38)  
0.325 (8.25)  
0.300 (7.62)  
0.210  
0.195 (4.95)  
0.115 (2.93)  
(5.33)  
MAX  
0.150  
(3.81)  
MIN  
0.200 (5.05)  
0.125 (3.18)  
0.015 (0.381)  
0.008 (0.204)  
0.022 (0.558)  
0.014 (0.356)  
0.100  
(2.54)  
BSC  
0.070 (1.77)  
0.045 (1.15)  
SEATING  
PLANE  
28-Lead Wide-Body SOIC  
(R-28)  
28  
15  
0.2992 (7.60)  
0.2914 (7.40)  
0.4193 (10.65)  
PIN 1  
0.3937 (10.00)  
14  
1
0.1043 (2.65)  
0.7125 (18.10)  
0.6969 (17.70)  
0.0926 (2.35)  
0.0291 (0.74)  
x 45°  
0.0098 (0.25)  
0.0500 (1.27)  
0.0157 (0.40)  
8
0
°
°
0.0118 (0.30)  
0.0040 (0.10)  
0.0192 (0.49)  
0.0138 (0.35)  
0.0125 (0.32)  
0.0091 (0.23)  
0.0500 (1.27)  
BSC  
–18–  
REV. 0  
–19–  
–20–  

相关型号:

AD28MSP02KR

Voiceband Signal Port
ADI

AD28MSP500CHIPSET

Telecommunication IC
ETC

AD293A

IC 1 CHANNEL, ISOLATION AMPLIFIER, C, CERAMIC, 40 PIN, Audio/Video Amplifier
ADI

AD294A

IC ISOLATION AMPLIFIER, Isolation Amplifier
ADI

AD295A

IC ISOLATION AMPLIFIER, 0.6 kHz BAND WIDTH, DIP18, Isolation Amplifier
ADI

AD295B

IC ISOLATION AMPLIFIER, 0.6 kHz BAND WIDTH, DIP18, Isolation Amplifier
ADI

AD2C101

Solid State Relay
SSOUSA

AD2C101_15

1 Form A Solid State Relay
SSOUSA

AD2C111

Solid State Relay
SSOUSA

AD2C111-L

Solid State Relay with Current Limiting
SSOUSA

AD2C541

Solid State Relay
SSOUSA

AD2LC

Plug-in Signal Conditioners M-UNIT
MSYSTEM