AD5220BNZ100 [ADI]
Increment/Decrement Digital Potentiometer; 递增/递减数字电位计型号: | AD5220BNZ100 |
厂家: | ADI |
描述: | Increment/Decrement Digital Potentiometer |
文件: | 总11页 (文件大小:679K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
AD5220–SPECIFICATIONS
(VDD = +3 V ؎ 10% or +5 V ؎ 10%, VA = +VDD, VB = 0 V, –40؇C < TA < +85؇C unless
otherwise noted)
ELECTRICAL CHARACTERISTICS
Parameter
Symbol
Conditions
Min
Typ1
Max
Units
DC CHARACTERISTICS RHEOSTAT MODE Specifications Apply to All VRs
Resistor Differential NL2
R-DNL
RWB, VA = NC, RAB = 10 kΩ
RWB, VA = NC, RAB = 50 kΩ or 100 kΩ
RWB, VA = NC, RAB = 10 kΩ
RWB, VA = NC, RAB = 50 kΩ or 100 kΩ
TA = +25°C
–1
–0.5
–1
–0.5
–30
±0.4
±0.1
±0.5
±0.1
+1
+0.5
+1
+0.5
+30
LSB
LSB
LSB
LSB
%
Resistor Nonlinearity2
R-INL
Nominal Resistor Tolerance
Resistance Temperature Coefficient
Wiper Resistance
∆R
∆RAB/∆T
RW
VAB = VDD, Wiper = No Connect
IW = VDD/R, VDD = +3 V or +5 V
800
40
ppm/°C
Ω
100
DC CHARACTERISTICS POTENTIOMETER DIVIDER MODE Specifications Apply to All VRs
Resolution
N
INL
7
–1
–0.5
–1
–0.5
Bits
Integral Nonlinearity3
RAB = 10 kΩ
RAB = 50 kΩ, 100 kΩ
RAB = 10 kΩ
RAB = 50 kΩ, 100 kΩ
Code = 40H
Code = 7FH
±0.5
±0.2
±0.4
±0.1
20
+1
+0.5
+1
LSB
LSB
LSB
LSB
ppm/°C
LSB
LSB
Differential Nonlinearity Error3
DNL
+0.5
Voltage Divider Temperature Coefficient ∆VW/∆T
Full-Scale Error
Zero-Scale Error
VWFSE
VWZSE
–2
0
–0.5
+0.5
0
+1
Code = 00H
RESISTOR TERMINALS
Voltage Range4
VA, VB, VW
CA, CB
CW
0
VDD
V
Capacitance5 A, B
f = 1 MHz, Measured to GND, Code = 40H
f = 1 MHz, Measured to GND, Code = 40H
VA = VB = VW
10
48
7.5
pF
pF
nA
Capacitance5 W
Common-Mode Leakage
ICM
DIGITAL INPUTS AND OUTPUTS
Input Logic High
Input Logic Low
VIH
VIL
IIL
VDD = +5 V/+3 V
VDD = +5 V/+3 V
VIN = 0 V or +5 V
2.4/2.1
2.7
V
V
µA
pF
0.8/0.6
±1
Input Current
Input Capacitance5
CIL
5
POWER SUPPLIES
Power Supply Range
Supply Current
VDD
IDD
PDISS
PSS
5.5
40
200
0.015
V
µA
µW
%/%
VIH = +5 V or VIL = 0 V, VDD = +5 V
VIH = +5 V or VIL = 0 V, VDD = +5 V
15
75
0.004
Power Dissipation6
Power Supply Sensitivity
DYNAMIC CHARACTERISTICS5, 7, 8
Bandwidth –3 dB
BW_10K
BW_50K
RAB = 10 kΩ, Code = 40H
RAB = 50 kΩ, Code = 40H
650
142
69
kHz
kHz
kHz
%
BW_100K RAB = 100 kΩ, Code = 40H
THDW
tS
Total Harmonic Distortion
VW Settling Time
VA =1 V rms + 2.5 V dc, VB = 2.5 V dc, f = 1 kHz
VA = VDD, VB = 0 V, 50% of Final Value,
10K/50K/100K
0.002
0.6/3/6
14
µs
nV/√Hz
Resistor Noise Voltage
eNWB
RWB = 5 kΩ, f = 1 kHz
INTERFACE TIMING CHARACTERISTICS Applies to All Parts5, 9
Input Clock Pulsewidth
CS to CLK Setup Time
CS Rise to Clock Hold Time
U/D to Clock Fall Setup Time
tCH, tCL
tCSS
tCSH
Clock Level High or Low
25
20
20
10
ns
ns
ns
ns
tUDS
NOTES
1Typicals represent average readings at +25°C and VDD = +5 V.
2Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper
positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. See Figure 29 test circuit.
3INL and DNL are measured at VW with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. VA = VDD and VB = 0 V.
DNL specification limits of ±1 LSB maximum are guaranteed monotonic operating conditions. See Figure 28 test circuit.
4Resistor terminals A, B, W have no limitations on polarity with respect to each other.
5Guaranteed by design and not subject to production test.
6PDISS is calculated from (IDD × VDD). CMOS logic level inputs result in minimum power dissipation.
7Bandwidth, noise and settling time are dependent on the terminal resistance value chosen. The lowest R value results in the fastest settling time and highest band-
width. The highest R value results in the minimum overall power consumption.
8All dynamic characteristics use VDD = +5 V.
9See timing diagrams for location of measured values. All input control voltages are specified with tR = tF = 1 ns (10% to 90% of VDD) and timed from a voltage level
of 1.6 V. Switching characteristics are measured using both VDD = +3 V or +5 V.
Specifications subject to change without notice.
–2–
REV.
A
AD5220
ABSOLUTE MAXIMUM RATINGS*
(TA = +25°C, unless otherwise noted)
PIN CONFIGURATION
VDD to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V, +7 V
VA, VB, VW to GND . . . . . . . . . . . . . . . . . . . . . . . . . . 0 V, VDD
AX–BX, AX–WX, BX–WX . . . . . . . . . . . . . . . . . . . . . . ±20 mA
Digital Input Voltage to GND . . . . . . . . . . . 0 V, VDD + 0.3 V
Operating Temperature Range . . . . . . . . . . . –40°C to +85°C
Maximum Junction Temperature (TJ MAX) . . . . . . . .+150°C
Storage Temperature . . . . . . . . . . . . . . . . . . –65°C to +150°C
Lead Temperature (Soldering, 10 sec) . . . . . . . . . . . .+300°C
Package Power Dissipation . . . . . . . . . . . . . . (TJ max–TA)/θJA
Thermal Resistance θJA
1
2
3
4
8
7
6
5
V
CLK
DD
AD5220
TOP VIEW
(Not to Scale)
U/D
A1
CS
B1
W1
GND
P-DIP (N-8) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 103°C/W
SOIC (SO-8) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 158°C/W
µSOIC (RM-8) . . . . . . . . . . . . . . . . . . . . . . . . . . . 206°C/W
*Stresses above those listed under Absolute Maximum Ratings may cause
permanent damage to the device. This is a stress rating only; functional operation
of the device at these or any other conditions above those indicated in the
operational sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect device reliability.
PIN FUNCTION DESCRIPTIONS
Description
Pin
No. Name
1
2
3
4
5
6
7
8
CLK
U/D
A1
Serial Clock Input, Negative Edge Triggered
UP/DOWN Direction Increment Control
Terminal A1
Table I. Truth Table
CS
CLK U/D
Operation
L
L
H
t
t
H
L
Wiper Increment Toward Terminal A
Wiper Decrement Toward Terminal B
Wiper Position Fixed
GND
W1
Ground
Wiper Terminal
X
X
B1
Terminal B1
CS
Chip Select Input, Active Low
Positive Power Supply
VDD
1
0
CS
tCSS
tCL
tCH
tCSH
1
0
CLK
tUDS
1
0
U/D
Figure 3. Detail Timing Diagram
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection.
Although the AD5220 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD
precautions are recommended to avoid performance degradation or loss of functionality.
WARNING!
ESD SENSITIVE DEVICE
REV. A
–3–
–Typical Performance Characteristics
AD5220
48
40
32
24
16
6
100
SS = 300 UNITS
V
R
= 5.5V
= 50k⍀
DD
V
= +2.7V
DD
AB
T
= +25؇C
5
4
3
2
1
0
A
75
50
7F
H
25
40
H
08
H
01
8
0
20
H
02
H
H
04
H
10
R
R
H
WB
WA
0
0
0
20
40
60
80
100
– A
120
20
28
36
44
52
60
32
64
96
128
CONDUCTION CURRENT, I
WIPER RESISTANCE – ⍀
WB
CODE – Decimal
Figure 4. Wiper to End Terminal
Resistance vs. Code
Figure 5. Resistance Linearity vs.
Conduction Current
Figure 6. Wiper Contact Resistance
0.5
0.5
0.5
0.4
T
V
= +25؇C
T
V
= +25؇C
A
A
0.4
0.3
0.4
0.3
= +5.5V
= +5.5V
DD
DD
0.3
0.2
10k⍀ VERSION
100k⍀ VERSION
50k⍀ VERSION
0.2
50k⍀ VERSION
0.2
100k⍀ VERSION
50k⍀ VERSION
0.1
0.1
0.1
0.0
0.0
0.0
–0.1
–0.2
–0.3
–0.4
–0.5
–0.1
–0.2
–0.3
–0.4
–0.5
–0.1
–0.2
–0.3
–0.4
–0.5
T
= +25؇C
A
V
V
V
= +5.5V
DD
10k⍀ VERSION
= +5.5V
= 0V
100k⍀ VERSION
A
B
10k⍀ VERSION
0
0
16
32
48
64
80 96 112 128
0
16
32
48
64
80 96 112 128
16
32
48
64
80 96 112 128
CODE – Decimal
CODE – Decimal
CODE – Decimal
Figure 7. R-DNL Relative Resistance
Step Position Nonlinearity Error vs.
Code
Figure 8. R-INL Resistance Non-
linearity Error vs. Supply Voltage
Figure 9. Potentiometer Divider INL
Error vs. Code
100
0.5
0.600
T
= +25؇C
CODE = 40
H
A
0.4
0.3
V
V
V
= +5.5V
R
= 50k⍀
DD
AB
A
0.525
0.450
0.375
0.300
0.255
0.150
100k⍀ VERSION
= +5.5V
= 0V
V
= V
A
B
DD
80
0.2
100k⍀ VERSION
50k⍀ VERSION
60
0.1
0.0
50k⍀ VERSION
40
–0.1
–0.2
–0.3
–0.4
–0.5
20
10k⍀ VERSION
0.075
0.000
10k⍀ VERSION
0
–40
–15
10
35
60
85
0
16
32
48
64
80 96 112 128
2.00 2.50 3.00 3.50 4.00 4.50 5.00 5.50 6.00
TEMPERATURE – ؇C
CODE – Decimal
SUPPLY VOLTAGE – V
Figure 10. Potentiometer Divider
DNL Error vs. Code
Figure 11. Potentiometer Divider
INL Error vs. Supply Voltage
Figure 12. Nominal Resistance vs.
Temperature
–4–
REV.
A
AD5220
6
0
60
53
46
39
32
25
18
11
4
60
53
46
39
32
25
18
11
4
00
H
–55؇C < T < +85؇C
–55؇C < T < +85؇C
A
A
V
= +5.5V
V
= +5.5V
DD
DD
R
MEASURED
40
H
WB
–6
–12
–18
–24
–30
–36
–42
V
= NO CONNECT
A
20
10
08
04
H
H
H
10k⍀ VERSION
10k⍀ VERSION
H
50k⍀ AND 100k⍀ VERSION
50k⍀ AND 100k⍀ VERSION
02
01
H
H
DATA = 40H
VDD = +5V
–
+
A
B
W
OP42
VIN = V = 100mV rms
–3
–10
–3
–10
–48
–54
A
+
–
2.5V
VB = +2.5V
0
0
16
32
48
64
80 96 112 128
16
32
48
64
80 96 112 128
1k
10k
100k
1M
FREQUENCY – Hz
CODE – Decimal
CODE – Decimal
Figure 15. 10 kΩ Gain vs. Frequency
vs. Code
Figure 13. ∆VWB/∆T Potentiometer
Mode Tempco (10 kΩ and 50 kΩ)
Figure 14. ∆RWB/∆T Rheostat
6
6
00
H
00
H
0
0
40
20
10
08
H
H
H
H
40
–6
–12
–18
–24
–30
–36
–42
H
–6
–12
–18
–24
–30
–36
–42
20
H
H
H
10
08
04
02
01
04
02
01
H
H
H
H
H
H
20mV/
DIV
V
WB
V
V
= +5.5V
DD
DATA = 40
DATA = 40
H
H
–
+
–
+
= V = 0V
A
B
A
B
A
B
V
V
V
= +5V
W
V
V
V
= +5V
W
DD
DD
OP42
OP42
f = 100kHz
–48
–54
–48
–54
= V = 100mV rms
A
= V = 100mV rms
A
IN
B
+
–
IN
B
+
–
2.5V
2.5V
= +2.5V
= +2.5V
1k
10k
100k
FREQUENCY – Hz
1M
1k
10k
100k
1M
TIME 2s / DIV
FREQUENCY – Hz
Figure 18. Digital Feedthrough
Figure 16. 50 kΩ Gain vs. Frequency
Figure 17. 100 kΩ Gain vs. Fre-
vs. Code
quency vs. Code
1.00
–5.8
–5.9
T
V
= +25؇C
A
10k⍀
50k⍀
= +5.0V
DD
OFFSET GND = +2.5V
= 10k⍀
–6.0
–6.1
0.10
0.01
R
AB
100k⍀
DATA = 40
H
150mV
–6.2
–6.3
V
V
V
= +5V
DD
NONINVERTING
TEST CKT 32
= V = 50mV rms
IN
B
100mV
A
V
WB
= +2.5V
–
50mV
0mV
–6.4
–6.5
A
W
+
V
V
V
= +5.5V DATA
DD
OP42
B
0.001
0.0001
40 v 3F
+
–
= +5.5V
= 0V
H
H
A
B
2.5V
–6.6
INVERTING
TEST CKT 31
5V
0V
f = 100kHz
–6.7
–6.8
CLK
100k
10
100
1k
FREQUENCY – Hz
10k
10
100
1k
10k
100k
1M
TIME 500ns / DIV
FREQUENCY – Hz
Figure 20. Total Harmonic Distortion
Plus Noise vs. Frequency
Figure 19. Midscale Transition Glitch
Figure 21. Normalized Gain Flatness
vs. Frequency
REV. A
–5–
AD5220
80
60
40
20
0
80
400
350
300
T
= +25؇C
A
DATA = 3F
H
SEE FIGURE 34
FOR TEST CIRCUIT
V
T
= 0V
= +25؇C
B
A
60
40
V
= +2.7V
DD
250
200
V
V
= +5.5V
= +5.5V
DD
A
V
= +5.5V
DD
150
100
V
V
= +2.7V
DD
V
T
= +5V DC ؎1V p-p AC
DD
= +25؇C
A
= +2.7V
A
20
0
CODE = 40
H
C
= 10pF
L
50
0
V
= 4V, V = 0V
A
B
0
1
2
3
4
5
6
1k
10k
100k
1M
1k
10k
100k
1M
10M
V
– Volts
B
FREQUENCY – Hz
CLOCK FREQUENCY – Hz
Figure 24. Incremental Wiper
Contact Resistance vs. VB
Figure 22. Power Supply Rejection
vs. Frequency
Figure 23. IDD Supply Current vs.
Clock Frequency
0.10
10
T
= +25؇C
LOGIC = 0V OR V
DD
A
ALL LOGIC INPUT
PINS TIED TOGETHER
V
= +5.5V
D
1
0.1
V
= +5V
DD
0.01
V
= +3V
DD
V
= +3.3V
DD
0.001
0.01
0.001
0.0001
0
1.0
2.0
3.0
4.0
5.0
–40
–15
10
35
60
85
DIGITAL INPUT VOLTAGE – V
TEMPERATURE – ؇C
Figure 25. Supply Current vs. Tem-
perature IDD
Figure 26. Supply Current vs. Input
Logic Voltage
–6–
REV.
A
Parametric Test Circuits–
AD5220
A
B
DUT
+5V
V+ = V
W
DUT
A
DD
V
~
IN
1LSB = V+/128
V
W
OP279
OUT
V+
OFFSET
GND
B
V
2.5V DC
MS
Figure 27. Potentiometer Divider Nonlinearity Error Test
Circuit (INL, DNL)
Figure 31. Inverting Programmable Gain Test Circuit
+5V
NO CONNECT
DUT
V
OP279
OUT
W
I
V
W
~
IN
A
W
OFFSET
GND
B
DUT
A
B
2.5V
V
MS
Figure 28. Resistor Position Nonlinearity Error (Rheostat
Operation; R-INL, R-DNL)
Figure 32. Noninverting Programmable Gain Test Circuit
+15V
A
W
I
=
V
/R
DD
NOMINAL
DUT
W
V
DUT
~
IN
A
V
W
W
V
OP42
OUT
V
B
OFFSET
GND
MS2
B
2.5V
R
= [V
– V
]/I
MS2
V
MS1
W
W
MS1
–15V
Figure 29. Wiper Resistance Test Circuit
Figure 33. Gain vs. Frequency Test Circuit
0.1V
V
A
R
=
SW
I
DUT
SW
V+ = V ± 10%
DD
CODE = ØØ
H
⌬V
W
MS
A
B
V
DD
PSRR (dB) = 20 LOG
⌬V
PSS (%/%) = –––––––
⌬V
(
–––––
)
W
⌬V
V+
~
B
DD
0.1V
I
%
SW
MS
V
MS
%
DD
0 TO V
DD
Figure 30. Power Supply Sensitivity Test Circuit (PSS,
PSRR)
Figure 34. Incremental ON Resistance Test Circuit
REV. A
–7–
AD5220
OPERATION
Ax
R
R
The AD5220 provides a 128-position digitally controlled vari-
able resistor (VR) device. Changing the VR settings is accom-
plished by pulsing the CLK pin while CS is active low. The
direction of the increment is controlled by the U/D (UP/DOWN)
control input pin. When the wiper hits the end of the resistor
(Terminals A or B) additional CLK pulses no longer change
the wiper setting. The wiper position is immediately decoded
by the wiper decode logic changing the wiper resistance. Ap-
propriate debounce circuitry is required when push button
switches are used to control the count sequence and direction
of count. The exact timing requirements are shown in Figure 3.
The AD5220 powers ON in a centered wiper position exhibit-
S
D0
D1
D2
D3
D4
D5
D6
S
Wx
RDAC
UP/DOWN
CNTR
&
DECODE
R
R
S
Bx
ing nearly equal resistances of RWA and RWB
.
= R
/128
S
NOMINAL
Figure 38. AD5220 Equivalent RDAC Circuit
V
DD
CLK
D
A
EN
PROGRAMMING THE VARIABLE RESISTOR
CS
E
C
O
D
E
UP/
DOWN
CNTR
7
W
Rheostat Operation
The nominal resistance of the RDAC between terminals A and
B is available with values of 10 kΩ, 50 kΩ, and 100 kΩ. The
final three characters of the part number determine the nominal
resistance value, e.g., 10 kΩ =10; 50 kΩ = 50; 100 kΩ = 100.
The nominal resistance (RAB) of the VR has 128 contact points
accessed by the wiper terminal, plus the B terminal contact. At
power ON the resistance from the wiper to either end Terminal
A or B is approximately equal. Clocking the CLK pin will in-
crease the resistance from the Wiper W to Terminal B by one
unit of RS resistance (see Figure 38). The resistance RWB is
determined by the number of pulses applied to the clock pin.
Each segment of the internal resistor string has a nominal resis-
tance value of RS = RAB/128, which becomes 78 Ω in the case of
the 10 kΩ AD5220BN10 product. Care should be taken to limit
the current flow between W and B in the direct contact state to
a maximum value of 5 mA to avoid degradation or possible de-
struction of the internal switch contact.
B
U/D
RS
GND
POR
40
H
AD5220
Figure 35. Block Diagram
DIGITAL INTERFACING OPERATION
The AD5220 contains a three-wire serial input interface. The
three inputs are clock (CLK), CS and UP/DOWN (U/D). The
negative-edge sensitive CLK input requires clean transitions to
avoid clocking multiple pulses into the internal UP/DOWN
counter register, see Figure 35. Standard logic families work
well. If mechanical switches are used for product evaluation
they should be debounced by a flip-flop or other suitable
means. When CS is taken active low the clock begins to incre-
ment or decrement the internal UP/DOWN counter dependent
upon the state of the U/D control pin. The UP/DOWN counter
value (D) starts at 40H at system power ON. Each new CLK
pulse will increment the value of the internal counter by one
LSB until the full scale value of 3FH is reached as long as the
U/D pin is logic high. If the U/D pin is taken to logic low the
counter will count down stopping at code 00H (zero-scale).
Additional clock pulses on the CLK pin are ignored when the
wiper is at either the 00H position or the 3FH position.
Like the mechanical potentiometer the RDAC replaces, it is
totally symmetrical (see Figure 38). The resistance between the
Wiper W and Terminal A also produces a digitally controlled
resistance RWA. When these terminals are used the B–terminal
should be tied to the wiper.
The typical part-to-part distribution of RBA is process lot depen-
dent having a ±30% variation. The change in RBA with tempera-
ture has a 800 ppm/°C temperature coefficient.
All digital inputs (CS, U/D, CLK) are protected with a series
input resistor and parallel Zener ESD structure shown in
Figure 36.
The RBA temperature coefficient increases as the wiper is pro-
grammed near the B-terminal due to the larger percentage con-
tribution of the wiper contact switch resistance, which has a
0.5%/°C temperature coefficient. Figure 14 shows the effect of
the wiper contact resistance as a function of code setting. An-
other performance factor influenced by the switch contact resis-
tance is the relative linearity error performance between the
10 kΩ, and the 50 kΩ or 100 kΩ versions. The same switch
contact resistance is used in all three versions. Thus the perfor-
mance of the 50 kΩ and 100 kΩ devices which have the least
impact on wiper switch resistance exhibits the best linearity
error, see Figures 7 and 8.
1k⍀
LOGIC
Figure 36. Equivalent ESD Protection Digital Pins
20⍀
A, B, W
GND
Figure 37. Equivalent ESD Protection Analog Pins
–8–
REV.
A
AD5220
PROGRAMMING THE POTENTIOMETER DIVIDER
Voltage Output Operation
APPLICATIONS INFORMATION
The negative-edge sensitive CLK pin does not contain any
internal debounce circuitry. This standard CMOS logic input
responds to fast negative edges and needs to be debounced
externally with an appropriate circuit designed for the type of
switch closure device being used. Good performance results at
the CLK input pin when the negative logic transition has a
minimum slew rate of 1 V/µs. A wide variety of standard circuits
can be used such as a one-shot multivibrator, Schmitt Triggered
gates, cross coupled flip-flops, or RC filters to drive the CLK
pin with uniform negative edges. This will prevent the digital
potentiometer from skipping output codes while counting due to
switch contact bounce.
The digital potentiometer easily generates an output voltage
proportional to the input voltage applied to a given terminal.
For example connecting A Terminal to +5 V and B Terminal to
ground produces an output voltage at the wiper which can be
any value starting at zero volts up to 1 LSB less than +5 V. Each
LSB of voltage is equal to the voltage applied across terminals
AB divided by the 128-position resolution of the potentiometer
divider. The general equation defining the output voltage with
respect to ground for any given input voltage applied to termi-
nals AB is:
VW(D) = D/128 × VAB + VB
(1)
D represents the current contents of the internal UP/DOWN
counter.
Operation of the digital potentiometer in the divider mode re-
sults in more accurate operation over temperature. Here the
output voltage is dependent on the ratio of the internal resistors,
not the absolute value, therefore, the drift improves to 20 ppm/°C.
REV. A
–9–
AD5220
OUTLINE DIMENSIONS
0.400 (10.16)
0.365 (9.27)
0.355 (9.02)
8
1
5
4
0.280 (7.11)
0.250 (6.35)
0.240 (6.10)
0.325 (8.26)
0.310 (7.87)
0.300 (7.62)
0.100 (2.54)
BSC
0.060 (1.52)
MAX
0.195 (4.95)
0.130 (3.30)
0.115 (2.92)
0.210 (5.33)
MAX
0.015
(0.38)
MIN
0.150 (3.81)
0.130 (3.30)
0.115 (2.92)
0.015 (0.38)
GAUGE
0.014 (0.36)
0.010 (0.25)
0.008 (0.20)
PLANE
SEATING
PLANE
0.022 (0.56)
0.018 (0.46)
0.014 (0.36)
0.430 (10.92)
MAX
0.005 (0.13)
MIN
0.070 (1.78)
0.060 (1.52)
0.045 (1.14)
COMPLIANT TO JEDEC STANDARDS MS-001
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.
Figure 39. 8-Lead Plastic Dual In-Line Package [PDIP]
Narrow Body
(N-8)
Dimensions shown in inches and (millimeters)
5.00 (0.1968)
4.80 (0.1890)
3.20
3.00
2.80
8
1
5
4
6.20 (0.2441)
5.80 (0.2284)
4.00 (0.1574)
3.80 (0.1497)
8
1
5
5.15
4.90
4.65
3.20
3.00
2.80
4
0.50 (0.0196)
0.25 (0.0099)
1.27 (0.0500)
BSC
45°
1.75 (0.0688)
1.35 (0.0532)
PIN 1
IDENTIFIER
0.25 (0.0098)
8°
0°
0.10 (0.0040)
0.65 BSC
0.51 (0.0201)
0.31 (0.0122)
COPLANARITY
0.10
1.27 (0.0500)
0.40 (0.0157)
0.95
0.85
0.75
15° MAX
0.25 (0.0098)
0.17 (0.0067)
SEATING
PLANE
1.10 MAX
0.80
0.55
0.40
0.15
0.05
0.23
0.09
COMPLIANT TO JEDEC STANDARDS MS-012-AA
6°
0°
0.40
0.25
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
COPLANARITY
0.10
COMPLIANT TO JEDEC STANDARDS MO-187-AA
Figure 40. 8-Lead Standard Small Outline Package [SOIC_N]
Narrow Body
(R-8)
Dimensions in millimeters and (inches)
Figure 41. 8-Lead Mini Small Outline Package [MSOP]
(RM-8)
Dimensions shown in millimeters
-10-
REV. A
AD5220
ORDERING GUIDE
Model1, 2, 3
AD5220BNZ10
AD5220BNZ100
AD5220BNZ50
AD5220BR10
AD5220BR10-REEL7
AD5220BR100
AD5220BR100-REEL
AD5220BR100-REEL7
AD5220BRZ10
AD5220BRZ10-REEL
AD5220BRZ10-REEL7
AD5220WBRZ10-REEL7
AD5220BRZ100
AD5220BRZ100-REEL7
AD5220BRZ50
AD5220BRM100
AD5220BRM100-REEL7
AD5220BRMZ10
AD5220BRMZ10-REEL7
AD5220BRMZ100
AD5220BRMZ100-R7
AD5220BRMZ50
RAB (kΩ)
10
100
50
10
10
100
100
100
10
10
10
Temperature Range
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
−40°C to +85°C
Package Description Package Option
Branding
8-Lead PDIP
N-8
8-Lead PDIP
N-8
8-Lead PDIP
N-8
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
R-8
R-8
R-8
R-8
R-8
R-8
R-8
R-8
R-8
R-8
R-8
R-8
RM-8
RM-8
RM-8
RM-8
RM-8
RM-8
RM-8
RM-8
10
100
100
50
100
100
10
DQC
DQC
D9H
D9H
#DQC
#DQC
#DQB
#DQB
10
100
100
50
AD5220BRMZ50-RL7
50
1 Z = RoHS Compliant Part.
2 The AD5220 die size is 37 mil × 54 mil, 1998 sq mil; 0.938 mm × 1.372 mm, 1.289 sq mm. Contains 754 transistors. Patent Number 5495245 applies.
3 W = Qualified for Automotive Products.
AUTOMOTIVE PRODUCTS
The AD5220W models are available with controlled manufacturing to support the quality and reliability requirements of automotive
applications. Note that these automotive models may have specifications that differ from the commercial models; therefore designers
should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in
automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to
obtain the specific Automotive Reliability reports for these models.
REVISION HISTORY
12/10—Rev. 0 to Rev. A
Changes to Features Section ........................................................... 1
Updated Outline Dimensions....................................................... 10
Changes to Ordering Guide .......................................................... 11
Added Automotive Products Section .......................................... 11
10/98—Revision 0: Initial Version
©2010 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D03426-0-12/10(A)
REV. A
-11-
相关型号:
AD5220BNZ50
50K DIGITAL POTENTIOMETER, INCREMENT/DECREMENT CONTROL INTERFACE, 128 POSITIONS, PDIP8, ROHS COMPLIANT, PLASTIC, MS-001, DIP-8
ROCHESTER
AD5220BR10
10K DIGITAL POTENTIOMETER, INCREMENT/DECREMENT CONTROL INTERFACE, 128 POSITIONS, PDSO8, MS-012AA, SOIC-8
ROCHESTER
AD5220BR100
100K DIGITAL POTENTIOMETER, INCREMENT/DECREMENT CONTROL INTERFACE, 128 POSITIONS, PDSO8, MS-012AA, SOIC-8
ROCHESTER
AD5220BR100-REEL
100K DIGITAL POTENTIOMETER, INCREMENT/DECREMENT CONTROL INTERFACE, 128 POSITIONS, PDSO8, MS-012AA, SOIC-8
ROCHESTER
AD5220BR100-REEL7
100K DIGITAL POTENTIOMETER, INCREMENT/DECREMENT CONTROL INTERFACE, 128 POSITIONS, PDSO8, MS-012AA, SOIC-8
ROCHESTER
©2020 ICPDF网 联系我们和版权申明