AD7226KPZ-REEL [ADI]

LC2MOS Quad 8-Bit D/A Converter; LC2MOS四通道8位D / A转换器
AD7226KPZ-REEL
型号: AD7226KPZ-REEL
厂家: ADI    ADI
描述:

LC2MOS Quad 8-Bit D/A Converter
LC2MOS四通道8位D / A转换器

转换器 数模转换器 PC
文件: 总16页 (文件大小:423K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
LC2MOS  
Quad 8-Bit D/A Converter  
AD7226  
FEATURES  
FUNCTIONAL BLOCK DIAGRAM  
Four 8-Bit DACs with Output Amplifiers  
Skinny 20-Lead DIP, SOIC, SSOP, and PLCC Packages  
Microprocessor-Compatible  
TTL/CMOS-Compatible  
V
V
DD  
REF  
No User Trims  
Extended Temperature Range Operation  
Single Supply Operation Possible  
A
V
A
LATCH A  
LATCH B  
LATCH C  
LATCH D  
OUT  
DAC A  
DAC B  
DAC C  
DAC D  
D
A
T
B
V
B
C
OUT  
APPLICATIONS  
Process Control  
Automatic Test Equipment  
Automatic Calibration of Large System Parameters,  
e.g., Gain/Offset  
MSB  
DATA  
(8-BIT)  
A
B
U
S
LSB  
V
V
C
D
OUT  
D
OUT  
WR  
A1  
CONTROL  
LOGIC  
AD7226  
A0  
V
AGND  
AGND  
SS  
GENERAL DESCRIPTION  
PRODUCT HIGHLIGHTS  
The AD7226 contains four 8-bit voltage-output digital-to-  
analog converters, with output buffer amplifiers and interface  
logic on a single monolithic chip. No external trims are required  
to achieve full specified performance for the part.  
1. DAC-to-DAC Matching  
Since all four DACs are fabricated on the same chip at the  
same time, precise matching and tracking between the DACs  
is inherent.  
Separate on-chip latches are provided for each of the four D/A  
converters. Data is transferred into one of these data latches  
through a common 8-bit TTL/CMOS (5 V) compatible input  
port. Control inputs A0 and A1 determine which DAC is  
loaded when WR goes low. The control logic is speed-compat-  
ible with most 8-bit microprocessors.  
2. Single-Supply Operation  
The voltage mode configuration of the DACs allows the  
AD7226 to be operated from a single power supply rail.  
3. Microprocessor Compatibility  
The AD7226 has a common 8-bit data bus with individual  
DAC latches, providing a versatile control architecture for  
simple interface to microprocessors. All latch enable signals  
are level triggered.  
Each D/A converter includes an output buffer amplifier capable  
of driving up to 5 mA of output current. The amplifiers’ offsets  
are laser-trimmed during manufacture, thereby eliminating any  
requirement for offset nulling.  
4. Small Size  
Combining four DACs and four op amps plus interface logic  
into a 20-pin package allows a dramatic reduction in board  
space requirements and offers increased reliability in systems  
using multiple converters. Its pinout is aimed at optimizing  
board layout with all the analog inputs and outputs at one  
end of the package and all the digital inputs at the other.  
Specified performance is guaranteed for input reference voltages  
from 2 V to 12.5 V with dual supplies. The part is also specified  
for single supply operation at a reference of 10 V.  
The AD7226 is fabricated in an all ion-implanted high speed  
Linear Compatible CMOS (LC2MOS) process, which has been  
specifically developed to allow high speed digital logic circuits  
and precision analog circuits to be integrated on the same chip.  
REV.  
D
Information furnished by Analog Devices is believed to be accurate and  
reliable. However, no responsibility is assumed by Analog Devices for its  
use, norforanyinfringementsofpatentsorotherrightsofthirdpartiesthat  
may result from its use. No license is granted by implication or otherwise  
under any patent or patent rights of Analog Devices. Trademarks and  
registered trademarks are the property of their respective companies.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781/329-4700  
www.analog.com  
781-461-3113  
Fax:  
© 2011 Analog Devices, Inc. All rights reserved.  
(VDD = 11.4 V to 16.5 V, VSS = –5 V 10%, AGND = DGND = 0 V; VREF = +2 V to (VDD – 4 V)1,  
unless otherwise noted. All Specifications TMIN to TMAX unless otherwise noted.)  
AD7226–SPECIFICATIONS  
DUAL SUPPLY  
Parameter  
K, B Versions2  
Unit  
Conditions/Comments  
STATIC PERFORMANCE  
Resolution  
Total Unadjusted Error  
Relative Accuracy  
Differential Nonlinearity  
Full-Scale Error  
Full-Scale Temperature Coefficient  
Zero Code Error  
8
±1  
±0.5  
±1  
±0.5  
±20  
±20  
Bits  
LSB max  
LSB max  
LSB max  
LSB max  
ppm/C typ  
mV max  
mV/C typ  
VDD = 15 V ± 5%, VREF = 10 V  
Guaranteed Monotonic  
VDD = 14 V to 16.5 V, VREF = +10 V  
Zero Code Error Temperature Coefficient ±50  
REFERENCE INPUT  
Voltage Range  
2 to (VDD – 4)  
2
50  
200  
V min to V max  
kW min  
Input Resistance  
Input Capacitance3  
pF min  
Occurs when each DAC is loaded with all 0s.  
Occurs when each DAC is loaded with all 1s.  
pF max  
DIGITAL INPUTS  
Input High Voltage, VINH  
Input Low Voltage, VINL  
Input Leakage Current  
Input Capacitance  
2.4  
0.8  
±1  
V min  
V max  
mA max  
pF max  
V
IN = 0 V or VDD  
8
Input Coding  
Binary  
DYNAMIC PERFORMANCE  
Voltage Output Slew Rate4  
Voltage Output Settling Time4  
Digital Crosstalk  
2.5  
4
10  
2
V/ms min  
ms max  
nV secs typ  
kW min  
VREF = 10 V; Settling Time to ±1/2 LSB  
Minimum Load Resistance  
VOUT = 10 V  
POWER SUPPLIES  
VDD Range  
IDD  
ISS  
11.4/16.5  
13  
11  
V min/V max  
mA max  
mA max  
For Specified Performance  
Outputs Unloaded; VIN = VINL or VINH  
Outputs Unloaded; VIN = VINL or VINH  
SWITCHING CHARACTERISTICS4, 5  
Address to Write Setup Time, tAS  
Address to Write Hold Time, tAH  
Data Valid to Write Setup Time, tDS  
Data Valid to Write Hold Time, tDH  
Write Pulsewidth, tWR  
0
0
50  
0
50  
ns min  
ns min  
ns min  
ns min  
ns min  
NOTES  
1Maximum possible reference voltage.  
2Temperature ranges are as follows:  
K Version: –40C to +85C  
B Version: –40C to +85C  
3Guaranteed by design. Not production tested.  
4Sample Tested at 25C to ensure compliance.  
5Switching Characteristics apply for single and dual supply operation.  
Specifications subject to change without notice.  
–2–  
REV. D  
AD7226  
(VDD = 15 V 5%, VSS = AGND = DGND = O V; VREF = 10 V1 unless otherwise noted.  
All specifications TMIN to TMAX unless otherwise noted.)  
SINGLE SUPPLY  
Parameter  
K, B Versions2  
Unit  
Conditions/Comments  
STATIC PERFORMANCE  
Resolution  
Total Unadjusted Error  
Differential Nonlinearity  
8
±2  
±1  
Bits  
LSB max  
LSB max  
Guaranteed Monotonic  
REFERENCE INPUT  
Input Resistance  
2
50  
200  
kW min  
pF min  
pF max  
Input Capacitance3  
Occurs when each DAC is loaded with all 0s.  
Occurs when each DAC is loaded with all 1s.  
DIGITAL INPUTS  
Input High Voltage, VINH  
Input Low Voltage, VINL  
Input Leakage Current  
Input Capacitance  
2.4  
0.8  
±1  
V min  
V max  
mA max  
pF max  
V
IN = 0 V or VDD  
8
Input Coding  
Binary  
DYNAMIC PERFORMANCE  
Voltage Output Slew Rate4  
Voltage Output Settling Time4  
Digital Crosstalk  
2
4
10  
2
V/ms min  
ms max  
nV secs typ  
kW min  
Settling Time to ±1/2 LSB  
Minimum Load Resistance  
VOUT = +10 V  
POWER SUPPLIES  
V
DD Range  
14.25/15.75  
13  
V min/V max  
mA max  
For Specified Performance  
Outputs Unloaded; VIN = VINL or VINH  
IDD  
NOTES  
1Maximum possible reference voltage.  
2Temperature ranges are as follows:  
K Version: –40C to +85C  
ABSOLUTE MAXIMUM RATINGS1  
VDD to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V, +17 V  
VDD to DGND . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V, +17 V  
VSS to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –7 V, VDD  
VSS to DGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –7 V, VDD  
VDD to VSS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V, +24 V  
AGND to DGND . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V, VDD  
Digital Input Voltage to DGND . . . . . . . –0.3 V, VDD + 0.3 V  
VREF to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V, VDD  
VOUT to AGND2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . VSS, VDD  
Power Dissipation (Any Package) to 75C . . . . . . . . . . 500 mW  
Derates above 75C by . . . . . . . . . . . . . . . . . . . . . 2.0 mW/C  
Operating Temperature  
B Version: –40C to +85C  
3Guaranteed by design. Not production tested.  
4Sample Tested at 25C to ensure compliance.  
Specifications subject to change without notice.  
Commercial (K Version) . . . . . . . . . . . . . . . –40C to +85C  
Industrial (B Version) . . . . . . . . . . . . . . . . . –40C to +85C  
Storage Temperature . . . . . . . . . . . . . . . . . . . –65C to +150C  
Lead Temperature (Soldering, 10 secs) . . . . . . . . . . . . . 300C  
NOTES  
1Stresses above those listed under Absolute Maximum Ratings may cause perma-  
nent damage to the device. This is a stress rating only, functional operation of the  
device at these or any other conditions above those indicated in the operational  
sections of this specification is not implied. Exposure to absolute maximum rating  
conditions for extended periods may affect device reliability.  
2Outputs may be shorted to AGND provided that the power dissipation of the  
package is not exceeded. Typically short circuit current to AGND is 50 mA.  
CAUTION  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily  
accumulate on the human body and test equipment and can discharge without detection. Although the  
AD7226 features proprietary ESD protection circuitry, permanent damage may occur on devices  
subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended  
to avoid performance degradation or loss of functionality.  
REV. D  
–3–  
AD7226  
PIN CONFIGURATIONS  
DIP and SOIC/SSOP  
V
V
B
A
1
2
3
4
5
6
7
8
9
20  
19  
18  
17  
16  
V
V
V
C
D
OUT  
OUT  
OUT  
DD  
OUT  
V
SS  
A0  
A1  
V
REF  
AGND  
DGND  
AD7226  
TOP VIEW  
(Not to Scale)  
15 WR  
14  
DB0(LSB)  
DB7 (MSB)  
DB6  
13 DB1  
12  
11  
DB2  
DB3  
DB5  
DB4 10  
PLCC  
3
2
1
20 19  
4
5
6
7
8
18  
V
DD  
V
REF  
17 A0  
16 A1  
AGND  
DGND  
AD7226  
TOP VIEW  
(Not to Scale)  
15  
WR  
DB7 (MSB)  
DB8  
14 DB0(LSB)  
9
10 11 12 13  
TERMINOLOGY  
DIFFERENTIAL NONLINEARITY  
Differential Nonlinearity is the difference between the measured  
change and the ideal 1 LSB change between any two adjacent  
codes. A specified differential nonlinearity of ±1 LSB max over  
the operating temperature range ensures monotonicity.  
TOTAL UNADJUSTED ERROR  
This is a comprehensive specification that includes full-scale  
error, relative accuracy and zero code error. Maximum output  
voltage is VREF – 1 LSB (ideal), where 1 LSB (ideal) is VREF  
/
256. The LSB size will vary over the VREF range. Hence the zero  
code error will, relative to the LSB size, increase as VREF decreases.  
Accordingly, the total unadjusted error, which includes the zero  
code error, will also vary in terms of LSB’s over the VREF range.  
As a result, total unadjusted error is specified for a fixed refer-  
ence voltage of 10 V.  
DIGITAL CROSSTALK  
The glitch impulse transferred to the output of one converter  
due to a change in the digital input code to another of the con-  
verters. It is specified in nV secs and is measured at VREF = 0 V.  
FULL SCALE ERROR  
Full-Scale Error is defined as:  
RELATIVE ACCURACY  
Measured Value – Zero Code Error – Ideal Value  
Relative Accuracy or endpoint nonlinearity, is a measure of the  
maximum deviation from a straight line passing through the  
endpoints of the DAC transfer function. It is measured after  
allowing for zero and full-scale error and is normally expressed  
in LSB’s or as a percentage of full-scale reading.  
–4–  
REV. D  
AD7226  
CIRCUIT INFORMATION  
D/A SECTION  
In single supply operation (VSS = 0 V = AGND), with the out-  
put approaching AGND (i.e., digital code approaching all 0s)  
The AD7226 contains four identical, 8-bit, voltage mode digital-to-  
analog converters. The output voltages from the converters have the  
same polarity as the reference voltage allowing single supply opera-  
tion. A novel DAC switch pair arrangement on the AD7226 allows a  
reference voltage range from 2 V to 12.5 V.  
V
DD  
I/P  
Each DAC consists of a highly stable, thin-film, R-2R ladder  
and eight high speed NMOS, single-pole, double-throw  
switches. The simplified circuit diagram for one channel is  
shown in Figure 1. Note that VREF (Pin 4) and AGND (Pin 5)  
are common to all four DACs.  
O/P  
400A  
V
SS  
Figure 2. Amplifier Output Stage  
R
R
R
V
OUT  
the current load ceases to act as a current sink and begins to act  
as a resistive load of approximately 2 kW to AGND. This occurs  
as the NMOS transistors come out of saturation. This means  
that, in single supply operation, the sink capability of the ampli-  
fiers is reduced when the output voltage is at or near AGND. A  
typical plot of the variation of current sink capability with out-  
put voltage is shown in Figure 3.  
2R  
2R  
DB0  
2R  
DB5  
2R  
DB6  
2R  
DB7  
V
REF  
AGND  
SHOWN FOR ALL 1s ON DAC  
500  
Figure 1. D/A Simplified Circuit Diagram  
The input impedance at the VREF pin of the AD7226 is the  
V
= –5V  
SS  
400  
300  
parallel combination of the four individual DAC reference input  
impedances. It is code dependent and can vary from 2 kW to  
infinity. The lowest input impedance (i.e., 2 KW) occurs when  
all four DACs are loaded with the digital code 01010101.  
Therefore, it is important that the reference presents a low  
output impedance under changing load conditions. The nodal  
capacitance at the reference terminals is also code dependent  
and typically varies from 100 pF to 250 pF.  
V = +15V  
DD  
V
= 0  
SS  
200  
100  
0
Each VOUT pin can be considered as a digitally programmable  
voltage source with an output voltage of:  
(1)  
VOUTX = DX VREF  
0
2
4
6
8
10  
V
(V)  
OUT  
where DX is fractional representation of the digital input code  
and can vary from 0 to 255/256.  
Figure 3. Variation of ISINK with VOUT  
If the full sink capability is required with output voltages at or  
near AGND (= 0 V), then VSS can be brought below 0 V by 5 V  
and thereby maintain the 400 mA current sink as indicated in  
Figure 3. Biasing VSS below 0 V also gives additional headroom  
in the output amplifier which allows for better zero code error  
performance on each output. Also improved is the slew rate and  
negative-going settling time of the amplifiers (discussed later).  
The source impedance is the output resistance of the buffer  
amplifier.  
OP AMP SECTION  
Each voltage-mode D/A converter output is buffered by a unity  
gain, noninverting CMOS amplifier. This buffer amplifier is  
capable of developing 10 V across a 2 kW load and can drive  
capacitive loads of 3300 pF. The output stage of this amplifier  
consists of a bipolar transistor from the VDD line and a current  
load to the VSS, the negative supply for the output amplifiers.  
This output stage is shown in Figure 2.  
Each amplifier offset is laser trimmed during manufacture to  
eliminate any requirement for offset nulling.  
DIGITAL SECTION  
The digital inputs of the AD7226 are both TTL and CMOS  
(5 V) compatible from VDD = 11.4 V to 16.5 V. All logic inputs  
are static protected MOS gates with typical input currents of  
less than 1 nA. Internal input protection is achieved by an  
on-chip distributed diode from DGND to each MOS gate. To  
minimize power supply currents, it is recommended that the  
digital input voltages be driven as close to the supply rails (VDD  
and DGND) as practically possible.  
The NPN transistor supplies the required output current drive  
(up to 5 mA). The current load consists of NMOS transistors  
which normally act as a constant current sink of 400 mA to VSS,  
giving each output a current sink capability of approximately  
400 mA if required.  
The AD7226 can be operated single or dual supply resulting  
in different performance in some parameters from the output  
amplifiers.  
D
REV.  
–5–  
AD7226  
INTERFACE LOGIC INFORMATION  
A0  
A1  
Address lines A0 and A1 select which DAC will accept data  
from the input port. Table I shows the selection table for the  
four DACs with Figure 4 showing the input control logic. When  
the WR signal is LOW, the input latches of the selected DAC  
are transparent and its output responds to activity on the data  
bus. The data is latched into the addressed DAC latch on the  
rising edge of WR. While WR is high the analog outputs remain  
at the value corresponding to the data held in their respective latches.  
TO LATCH A  
TO LATCH B  
TO LATCH C  
TO LATCH D  
WR  
Table I. AD7226 Truth Table  
AD7226 Control Inputs AD7226  
Figure 4. Input Control Logic  
WR  
A1  
A0  
Operation  
tDS  
tDH  
H
L
X
L
L
X
L
L
No Operation Device Not Selected  
DAC A Transparent  
DAC A Latched  
V
DD  
V
INH  
DATA  
V
INL  
0
L
L
L
L
L
H
H
H
H
H
H
L
L
H
H
DAC B Transparent  
DAC B Latched  
DAC C Transparent  
DAC C Latched  
DAC D Transparent  
DAC D Latched  
tAH  
tAS  
V
V
DD  
INH  
ADDRESS  
V
INL  
0
tWR  
V
WR  
DD  
L = Low State, H = High State, X = Don’t Care  
0
NOTES  
1. ALL INPUT SIGNAL RISE AND FALL TIMES  
MEASURED FROM 10% TO 90% OF V  
.
DD  
tr  
= tf = 20ns OVER V RANGE.  
DD  
2. TIMING MEASUREMENT REFERENCE LEVEL IS  
V
+ V  
2
INH  
INL  
3. SELECTED INPUT LATCH IS TRANSPARENT WHILE WR IS  
LOW, THUS INVALID DATA DURING THIS TIME CAN CAUSE  
SPURIOUS OUTPUTS.  
Figure 5. Write Cycle Timing Diagram  
–6–  
REV. D  
Typical Performance Characteristics–AD7226  
(TA = 25C, VDD = 15 V, VSS = –5 V)  
AD7226K, B  
2.0  
1.5  
1.0  
0.5  
4
3
2
V
= 10V  
REF  
1
0
–0.5  
–1.0  
–1.5  
–2.0  
0
–1  
–2  
–3  
–4  
16 32 48 64 80 96 112 128 144 160 176 192 208 224 240 256  
INPUT CODE (DECIMAL EQUIVALENT)  
0
0
2
4
6
V
8
(V)  
10  
12  
14  
REF  
TPC 1. Channel-to-Channel Matching  
TPC 3. Differential Nonlinearity vs. VREF  
AD7226K, B  
4
3
2.0  
1.5  
1.0  
0.5  
2
1
V
A
D
OUT  
0
0
–0.5  
–1.0  
–1.5  
–2.0  
V
V
OUT  
–1  
–2  
B
OUT  
V
C
OUT  
–3  
–4  
0
10 20 30 40 50 60 70 80 90 100 110 120 130  
0
2
4
6
8
10  
12  
14  
V
(V)  
TEMPERATURE (C)  
REF  
TPC 4. Zero Code Error vs. Temperature  
TPC 2. Relative Accuracy vs. VREF  
REV. D  
–7–  
AD7226  
SPECIFICATION RANGES  
In order for the DACs to operate to their specifications, the  
reference voltage must be at least 4 V below the VDD power  
supply voltage. This voltage differential is required for correct  
generation of bias voltages for the DAC switches.  
DATA  
O/P  
+1/2 LSB  
–1/2 LSB  
The AD7226 is specified to operate over a VDD range from  
+12 V ± 5% to +15 V ± 10% (i.e., from +11.4 V to +16.5 V)  
with a VSS of –5 V ± 10%. Operation is also specified for a single  
+15 V ± 5% VDD supply. Applying a VSS of –5 V results in  
improved zero code error, improved output sink capability with  
outputs near AGND and improved negative-going settling time.  
Performance is specified over a wide range of reference voltages  
from 2 V to (VDD – 4 V) with dual supplies. This allows a range  
of standard reference generators to be used such as the AD780,  
a 2.5 V band gap reference and the AD584, a precision 10 V  
reference. Note that in order to achieve an output voltage range  
of 0 V to 10 V a nominal 15 V ± 5% power supply voltage is  
required by the AD7226.  
Figure 7a. Positive Step Settling Time (VSS = –5 V)  
DATA  
SETTLING TIME  
+1/2 LSB  
–1/2 LSB  
The output stage of the buffer amplifiers consists of a bipolar  
NPN transistor from the VDD line and a constant current load to  
VSS. VSS is the negative power supply for the output buffer ampli-  
fiers. As mentioned in the op amp section, in single supply  
operation the NMOS transistor will come out of saturation as the  
output voltage approaches AGND and will act as a resistive load  
of approximately 2 kW to AGND. As a result, the settling time for  
negative-going signals approaching AGND in single supply opera-  
tion will be longer than for dual supply operation where the  
current load of 400 mA is maintained all the way down to AGND.  
Positive-going settling-time is not affected by VSS.  
O/P  
Figure 7b. Negative Step Settling Time (VSS = –5 V)  
GROUND MANAGEMENT  
The settling-time for the AD7226 is limited by the slew-rate of  
the output buffer amplifiers. This can be seen from Figure 6  
which shows the dynamic response for the AD7226 for a full  
scale change. Figures 7a and 7b show expanded settling-time  
photographs with the output waveforms derived from a differen-  
tial input to an oscilloscope. Figure 7a shows the settling time  
for a positive-going step and Figure 7b shows the settling time  
for a negative-going output step.  
AC or transient voltages between AGND and DGND can cause  
noise at the analog output. This is especially true in micropro-  
cessor systems where digital noise is prevalent. The simplest  
method of ensuring that voltages at AGND and DGND are  
equal is to tie AGND and DGND together at the AD7226. In  
more complex systems where the AGND and DGND intertie is  
on the backplane, it is recommended that two diodes be con-  
nected in inverse parallel between the AD7226 AGND and  
DGND pins (IN914 or equivalent).  
Unipolar Output Operation  
This is the basic mode of operation for each channel of the  
AD7226, with the output voltage having the same positive  
polarity as +VREF. The AD7226 can be operated single supply  
(VSS = AGND) or with positive/negative supplies (see op amp  
section which outlines the advantages of having negative VSS).  
The code table for unipolar output operation is shown in Table  
II. Note that the voltage at VREF must never be negative with  
respect to DGND in order to prevent parasitic transistor turn-on.  
Connections for the unipolar output operation are shown in  
Figure 8.  
DATA  
V
OUT  
Figure 6. Dynamic Response (VSS = –5 V)  
–8–  
REV. D  
AD7226  
V
V
DD  
With R1 = R2  
REF  
VOUT = 2D 1 ¥V  
(4)  
(
)
A
REF  
MSB  
LSB  
V
A
B
where DA is a fractional representation of the digital word in latch A.  
OUT  
DB7  
DAC A  
DAC B  
Mismatch between R1 and R2 causes gain and offset errors and  
therefore these resistors must match and track over tempera-  
ture. Once again the AD7226 can be operated in single supply  
or from positive/negative supplies. Table III shows the digital  
code versus output voltage relationship for the circuit of Figure 9  
with R1 = R2.  
V
DB0  
OUT  
V
C
OUT  
WR  
A1  
DAC C  
DAC D  
V
REF  
R1  
R2  
V
V
V
D
DD  
REF  
OUT  
A0  
AD7226*  
+15V  
V
A
OUT  
V
OUT  
AGND  
DGND  
DAC A  
V
SS  
–15V  
R1, R2 = 10kꢃ ꢀ0.1%  
*
Figure 8. AD7226 Unipolar Output Circuit  
DIGITAL INPUTS OMITTED  
FOR CLARITY  
V
DGND  
SS  
AGND  
Table II. Unipolar Code Table  
Figure 9. AD7226 Bipolar Output Circuit  
DAC Latch Contents  
MSB  
LSB  
Analog Output  
Table III. Bipolar (Offset Binary) Code Table  
DAC Latch Contents  
Ê 255ˆ  
+V  
+V  
+V  
+V  
+V  
0 V  
REF Á  
˜
1 1 1 1  
1 1 1 1  
MSB  
LSB  
Analog Output  
Ë
¯
256  
Ê127ˆ  
+V  
Ê129ˆ  
REF Á  
REF Á  
˜
1 1 1 1  
1 0 0 0  
1 0 0 0  
0 1 1 1  
0 0 0 0  
0 0 0 0  
1 1 1 1  
0 0 0 1  
0 0 0 0  
1 1 1 1  
0 0 0 1  
0 0 0 0  
Ë
¯
128  
˜
1 0 0 0  
1 0 0 0  
0 1 1 1  
0 0 0 1  
0 0 0 0  
1 1 1 1  
Ë
¯
256  
Ê 1 ˆ  
REF Á  
+V  
˜
Ë
¯
128  
Ê128ˆ  
VREF  
2
= +  
˜
REF Á  
Ë
¯
256  
0 V  
Ê127ˆ  
REF Á  
˜
Ê 1 ˆ  
REF Á  
Ë
¯
256  
–V  
–V  
–V  
˜
Ë
¯
128  
Ê 1 ˆ  
REF Á  
Ê127ˆ  
˜
0 0 0 0  
0 0 0 0  
0 0 0 1  
0 0 0 0  
REF Á  
˜
Ë
¯
256  
Ë
¯
128  
Ê128ˆ  
= V  
˜
REF Á  
REF  
Ë
¯
128  
Ê
Á
ˆ
¯
1
256  
Note: LSB = V  
2–8 =VREF  
(
)
AGND BIAS  
REF  
(
)
˜
(2)  
Ë
The AD7226 AGND pin can be biased above system GND  
(AD7226 DGND) to provide an offset “zero” analog output  
voltage level. Figure 10 shows a circuit configuration to achieve  
this for channel A of the AD7226. The output voltage, VOUTA,  
can be expressed as:  
Bipolar Output Operation  
Each of the DACs of the AD7226 can be individually config-  
ured to provide bipolar output operation. This is possible using  
one external amplifier and two resistors per channel. Figure 9  
shows a circuit used to implement offset binary coding (bipolar  
operation) with DAC A of the AD7226. In this case  
VOUT A =VBIAS + D V  
(5)  
(
)
A
IN  
where DA is a fractional representation of the digital input word  
(0 £ D £ 255/256).  
Ê
Ë
ˆ
Ê
ˆ
R2  
R1  
R2  
R1  
VOUT = 1+  
¥ D V  
¥ V  
(
)
(
)
A
REF  
REF  
Á
˜
¯
Á
Ë
˜
¯
(3)  
REV. D  
–9–  
AD7226  
generated in software with each D/A converter being loaded  
from a separate loop. The loops run through the look-up table  
producing successive triads of sinusoidal values with 120∞  
separation which are loaded to the D/A converters producing  
three sine wave voltages 120apart. A complete sine wave  
cycle is generated by stepping through the full look-up table.  
If a 256-element sine wave table is used then the resolution of  
the circuit will be 1.4(360/256). Figure 13 shows typical  
resulting waveforms. The sine waves can be smoothed by filter-  
ing the D/A converter outputs.  
V
V
DD  
REF  
AD7226*  
V
A
OUT  
DAC A  
AGND  
5
V
BIAS  
V
DGND  
SS  
The fourth D/A converter of the AD7226, DAC D, may be  
used in a feedback configuration to provide a programmable  
reference voltage for itself and the other three converters. This  
configuration is shown in Figure 11. The relationship of VREF to  
*
DIGITAL INPUTS OMITTED FOR CLARITY  
Figure 10. AGND Bias Circuit  
V
IN is dependent upon digital code and upon the ratio of RF to  
For a given VIN, increasing AGND above system GND will  
reduce the effective VDD–VREF which must be at least 4 V to  
ensure specified operation. Note that because the AGND pin is  
common to all four DACs, this method biases up the output  
voltages of all the DACs in the AD7226. Note that VDD and VSS  
of the AD7226 should be referenced to DGND.  
R and is given by the formula.  
1+G  
(
)
VREF  
=
¥VIN  
(6)  
1+G ¥ D  
(
)
D
where G = RF/R  
and DD is a fractional representation of the digital word in latch D.  
3-PHASE SINE WAVE  
Alternatively, for a given VIN and resistance ratio, the required  
value of DD for a given value of VREF can be determined from  
the expression  
The circuit of Figure 11 shows an application of the AD7226 in  
the generation of 3-phase sine waves which can be used to con-  
trol small 3-phase motors. The proper codes for synthesizing a  
full sine wave are stored in EPROM, with the required phase-  
shift of 120between the three D/A converter outputs being  
generated in software.  
VIN  
VREF RF  
R
DD = 1+ R / R  
¥
(
)
F
(7)  
Figure 12 shows typical plots of VREF versus digital code for  
three different values of RF. With VIN = 2.5 V and RF = 3 R the  
peak-to-peak sine wave voltage from the converter outputs will  
vary between 2.5 V and 10 V over the digital input code range  
of 0 to 255.  
Data is loaded into the three D/A converters from the sine  
EPROM via the microprocessor or control logic. Three loops are  
ADDRESS  
BUS  
V
IN  
V
REF  
V
A
B
OUT  
A0  
A1  
V
V
MICROPROCESSOR  
OR  
CONTROL LOGIC  
OUT  
R
ADDRESS  
DECODE  
F
SINE  
EPROM  
WR  
C
D
OUT  
R
V
OUT  
AD7226  
DATA  
BUS  
Figure 11. 3-Phase Sine Wave Generation Circuit  
4.0V  
3.5V  
3.0V  
2.5V  
2.0V  
1.5V  
V
IN  
IN  
IN  
IN  
IN  
IN  
IN  
V
= +15V  
= –5V  
DD  
V
SS  
V A  
OUT  
R
= 3R  
F
V
B
OUT  
R
R
= 2R  
= R  
F
V
C
OUT  
F
0
16 32 48 64 80 96 112 128 144 160 176 192 208 224 240 256  
DIGITAL CODE (Decimal Equivalent)  
Figure 13. 3-Phase Sine Wave Output  
Figure 12. Variation of VREF with Feedback Configuration  
–10–  
REV. D  
AD7226  
V
STAIRCASE WINDOW COMPARATOR  
TEST  
FROM D.U.T.  
In many test systems, it is important to be able to determine  
whether some parameter lies within defined limits. The staircase  
window comparator of Figure 14a is a circuit that can be used,  
for example, to measure the VOH and VOL thresholds of a TTL  
device under test. Upper and lower limits on both VOH and VOL  
can be programmably set using the AD7226. Each adjacent pair  
of comparators forms a window of programmable size. If VTEST  
lies within a window, then the output for that window will be  
high. With a reference of 2.56 V applied to the VREF input, the  
minimum window size is 10 mV.  
10kꢃ  
5V  
WINDOW 1  
V
V
REF  
DD  
V
A
B
OUT  
V
OUT  
10kꢃ  
10kꢃ  
5V  
5V  
WINDOW 2  
WINDOW 3  
AD7226  
V
C
OUT  
V
D
OUT  
V
TEST  
AGND  
FROM D.U.T.  
1/4 CA339  
10kꢃ  
5V  
5V  
5V  
5V  
5V  
WINDOW 1  
V
V
REF  
DD  
Figure 15a. Overlapping Windows  
V
(HIGH)  
(LOW)  
OH  
V
V
A
B
REF  
OUT  
10kꢃ  
10kꢃ  
10kꢃ  
10kꢃ  
WINDOW 1  
WINDOW 2  
WINDOW 3  
WINDOW 4  
WINDOW 5  
V
V
B
A
OUT  
OUT  
V
OH  
WINDOW 2  
V
V
D
C
OUT  
OUT  
V
OUT  
WINDOW 3  
AD7226  
AGND  
V
(HIGH)  
(LOW)  
OL  
V
C
OUT  
Figure 15b. Window Structure  
+15V  
+4V  
15kꢃ  
10kꢃ  
V
OL  
V
D
OUT  
–4V  
AGND  
V
V
DD  
REF  
*
AD7226*  
DIGITAL INPUTS OMITTED  
FOR CLARITY  
V
A
OUT  
Figure 14a. Logic Level Measurement  
DAC A  
V
REF  
WINDOW 1  
V
A
B
V
DGND  
AGND  
OUT  
SS  
WINDOW 2  
WINDOW 3  
V
OUT  
Figure 16. Varying Reference Signal  
VARYING REFERENCE SIGNAL  
V
C
D
OUT  
WINDOW 4  
WINDOW 5  
In some applications, it may be desirable to have a varying signal  
applied to the reference input of the AD7226. The AD7226 has  
multiplying capability within upper and lower limits of reference  
voltage when operated with dual supplies. The upper and lower  
limits are those required by the AD7226 to achieve its linearity  
specification. Figure 16 shows a sine wave signal applied to the  
reference input of the AD7226. For input signal frequencies up  
to 50 kHz, the output distortion typically remains less than 0.1%.  
Typical 3 dB bandwidth figure is 700 kHz.  
V
OUT  
AGND  
Figure 14b. Window Structure  
The circuit can easily be adapted to allow for overlapping of  
windows as shown in Figure 15a. If the three outputs from this  
circuit are decoded then five different nonoverlapping program-  
mable windows can again be defined.  
REV. D  
–11–  
AD7226  
+10V  
V
OFFSET ADJUST  
Figure 17 shows how the AD7226 can be used to provide pro-  
grammable input offset voltage adjustment for the AD544 op  
amp. Each output of the AD7226 can be used to trim the input  
offset voltage on one AD544. The 620 kW resistor tied to 10 V  
provides a fixed bias current to one offset node. For symmetri-  
cal adjustment, this bias current should equal the current in the  
other offset node with the half-full scale code (i.e., 10000000)  
on the DAC. Changing the code on the DAC varies the bias  
current and hence provides offset adjust for the AD544. For  
example, the input offset voltage on the AD544J, which has a  
maximum of ±2 mV, can be programmably trimmed to ±10 mV.  
+15V  
7
V
DD  
REF  
AD7226*  
V
A
OUT  
620kꢃ  
5
DAC A  
4
1
500kꢃ  
V
DGND  
AGND  
SS  
–15V  
*
DIGITAL INPUTS OMITTED  
FOR CLARITY  
Figure 17. Offset Adjust for AD544  
6502 A15  
A0  
8085A A15  
ADDRESS BUS  
ADDRESS BUS  
A8  
A0  
A1  
AD7226*  
WR  
R/W  
2  
EN ADDRESS  
ADDRESS  
EN  
WR  
DECODE  
DECODE  
EN  
WR  
A0  
A1  
AD7226*  
DB7  
DB0  
DB7  
DB0  
DS2 8212  
ALE  
D7  
D0  
D7  
D0  
DATA BUS  
LINEAR CIRCUITRY OMITTED FOR CLARITY  
ADDRESS/DATA BUS  
LINEAR CIRCUITRY OMITTED FOR CLARITY  
*
*
Figure 20. AD7226 to 6502 Interface  
Figure 18. AD7226 to 8085A Interface  
Z-80 A15  
6809 A15  
ADDRESS BUS  
ADDRESS BUS  
A0  
A0  
A0  
A1  
A0  
A1  
ADDRESS  
R/W  
EN ADDRESS  
EN  
WR  
EN  
DECODE  
DECODE  
WR  
WR  
AD7226*  
AD7226*  
E
DB7  
DB0  
DB7  
DB0  
D7  
D0  
D7  
D0  
DATA BUS  
LINEAR CIRCUITRY OMITTED FOR CLARITY  
DATA BUS  
LINEAR CIRCUITRY OMITTED FOR CLARITY  
*
*
Figure 21. AD7226 to Z-80 Interface  
Figure 19. AD7226 to 6809 Interface  
–12–  
REV. D  
AD7226  
OUTLINE DIMENSIONS  
1.060 (26.92)  
1.030 (26.16)  
0.980 (24.89)  
20  
1
11  
10  
0.280 (7.11)  
0.250 (6.35)  
0.240 (6.10)  
0.325 (8.26)  
0.310 (7.87)  
0.300 (7.62)  
0.100 (2.54)  
BSC  
0.060 (1.52)  
MAX  
0.195 (4.95)  
0.130 (3.30)  
0.115 (2.92)  
0.210 (5.33)  
MAX  
0.015  
(0.38)  
MIN  
0.150 (3.81)  
0.130 (3.30)  
0.115 (2.92)  
0.015 (0.38)  
GAUGE  
0.014 (0.36)  
0.010 (0.25)  
0.008 (0.20)  
PLANE  
SEATING  
PLANE  
0.022 (0.56)  
0.018 (0.46)  
0.014 (0.36)  
0.430 (10.92)  
MAX  
0.005 (0.13)  
MIN  
0.070 (1.78)  
0.060 (1.52)  
0.045 (1.14)  
COMPLIANT TO JEDEC STANDARDS MS-001  
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS  
(IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR  
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.  
CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.  
Figure 1. 20-Lead Plastic Dual In-Line Package [PDIP]  
Narrow Body  
(N-20)  
Dimensions shown in inches and (millimeters)  
0.098 (2.49)  
0.005  
MAX  
0.310 (7.87)  
0.220 (5.59)  
(0.13)  
MIN  
20  
11  
10  
1
PIN 1  
0.060 (1.52)  
0.015 (0.38)  
0.320 (8.13)  
0.290 (7.37)  
0.200 (5.08)  
1.060 (26.92) MAX  
MAX  
0.150 (3.81)  
MIN  
0.015 (0.38)  
0.008 (0.20)  
0.200 (5.08)  
0.125 (3.18)  
15°  
0°  
SEATING  
PLANE  
0.100  
(2.54)  
BSC  
0.070 (1.78)  
0.030 (0.76)  
0.023 (0.58)  
0.014 (0.36)  
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS  
(IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR  
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.  
Figure 2. 20-Lead Ceramic Dual In-Line Package [CERDIP]  
(Q-20)  
Dimensions shown in inches and (millimeters)  
Rev. D | Page 1  
AD7226  
7.50  
7.20  
6.90  
11  
20  
5.60  
5.30  
5.00  
8.20  
7.80  
7.40  
1
10  
0.25  
0.09  
1.85  
1.75  
1.65  
2.00 MAX  
8°  
4°  
0°  
0.95  
0.75  
0.55  
0.38  
0.22  
0.05 MIN  
SEATING  
PLANE  
COPLANARITY  
0.10  
0.65 BSC  
COMPLIANT TO JEDEC STANDARDS MO-150-AE  
Figure 3. 20-Lead Shrink Small Outline Package [SSOP]  
(RS-20)  
Dimensions shown in millimeters  
13.00 (0.5118)  
12.60 (0.4961)  
20  
1
11  
7.60 (0.2992)  
7.40 (0.2913)  
10.65 (0.4193)  
10  
10.00 (0.3937)  
0.75 (0.0295)  
0.25 (0.0  
098)  
45°  
2.65 (0.1043)  
2.35 (0.0925)  
8°  
0.30 (0.0118)  
0.10 (0.0039)  
0°  
COPLANARITY  
0.10  
SEATING  
PLANE  
0.51 (0.0201)  
0.31 (0.0122)  
1.27 (0.0500)  
0.40 (0.0157)  
1.27  
(0.0500)  
BSC  
0.33 (0.0130)  
0.20 (0.0079)  
COMPLIANT TO JEDEC STANDARDS MS-013-AC  
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS  
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR  
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.  
Figure 4. 20-Lead Standard Small Outline Package [SOIC_W]  
Wide Body  
(RW-20)  
Dimensions shown in millimeters and (inches)  
Rev. D | Page  
14  
AD7226  
0.180 (4.57)  
0.165 (4.19)  
0.048 (1.22 )  
0.042 (1.07)  
0.056 (1.42)  
0.042 (1.07)  
0.20 (0.51)  
MIN  
0.020 (0.50)  
R
3
4
19  
0.021 (0.53)  
0.013 (0.33)  
0.048 (1.22)  
0.042 (1.07)  
18  
14  
PIN 1  
0.050  
(1.27)  
BSC  
IDENTIFIER  
BOTTOM  
VIEW  
(PINS UP)  
0.330 (8.38)  
0.290 (7.37)  
TOP VIEW  
(PINS DOWN)  
0.032 (0.81)  
0.026 (0.66)  
8
9
13  
0.020  
(0.51)  
R
0.045 (1.14)  
0.025 (0.64)  
R
0.356 (9.04)  
0.350 (8.89)  
SQ  
0.120 (3.04)  
0.090 (2.29)  
0.395 (10.03)  
0.385 (9.78)  
SQ  
COMPLIANT TO JEDEC STANDARDS MO-047-AA  
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS  
(IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR  
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.  
Figure 5. 20-Lead Plastic Leaded Chip Carrier [PLCC]  
(P-20A)  
Dimensions shown in inches and (millimeters)  
ORDERING GUIDE  
Model1  
Temperature Range  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
Total Unadjusted Error2  
Package Description  
20 ꢀead CERDIP  
20 ꢀead LLOP  
20 ꢀead PDIP  
20 ꢀead PDIP  
20 ꢀead PꢀCC  
20 ꢀead PꢀCC  
20 ꢀead PꢀCC  
20 ꢀead PꢀCC  
20 ꢀead LOIC - Wide  
20 ꢀead LOIC - Wide  
20 ꢀead LOIC - Wide  
20 ꢀead LOIC - Wide  
Chips or Die  
Package Option3  
Q-20  
RL-20  
N-20  
N-20  
P-20A  
P-20A  
P-20A  
AD7226BQ  
AD7226BRLZ  
AD7226KN  
AD7226KNZ  
AD7226KP  
AD7226KP-REEꢀ  
AD7226KPZ  
AD7226KPZ-REEꢀ  
AD7226KR  
AD7226KR-REEꢀ  
AD7226KRZ  
AD7226KRZ-REEꢀ  
AD7226BCHIPL  
1 ꢀLB  
1 ꢀLB  
1 ꢀLB  
1 ꢀLB  
1 ꢀLB  
1 ꢀLB  
1 ꢀLB  
1 ꢀLB  
1 ꢀLB  
1 ꢀLB  
1 ꢀLB  
1 ꢀLB  
1 ꢀLB  
P-20A  
RW-20  
RW-20  
RW-20  
RW-20  
1 Z = ROHL Compliant Part.  
2 Dual supply operation.  
3 N = plastic DIP; P = plastic leaded chip carrier; Q = CERDIP; RW = LPIC; RL = LLOP.  
Edits to Ordering Guide...................................................................3  
Edits to Absolute Maximum Ratings..............................................3  
Edits to Pin Configurations .............................................................4  
Edits to Specifications Ranges.........................................................8  
Outline Dimensions Updated........................................................13  
RS-20 Package Added.....................................................................13  
Updated RS-20 Package Outline Dimensions.............................13  
REVISION HISTORY  
1/11—Rev. C to Rev. D  
Changes to Ordering Guide...........................................................15  
3/03—Rev. B to Rev. C  
Title Revision .....................................................................................1  
3/03—Rev. A to Rev. B  
Edits to Features ................................................................................1  
Edits to Specifications.......................................................................2  
Rev. D | Page  
AD7226  
NOTES  
©2003-2011 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D00987-0-1/11(D)  
Rev. D | Page  

相关型号:

AD7226KR

LC2MOS Quad 8-Bit D/A Converter
ADI

AD7226KR-REEL

LC2MOS Quad 8-Bit D/A Converter
ADI

AD7226KRZ

LC2MOS Quad 8-Bit D/A Converter
ADI

AD7226KRZ-REEL

LC2MOS Quad 8-Bit D/A Converter
ADI

AD7226TCHIPS

IC IC,D/A CONVERTER,QUAD,8-BIT,BICMOS,DIE, Digital to Analog Converter
ADI

AD7226TD

AD7226TD
ADI

AD7226TD/883B

IC IC,D/A CONVERTER,QUAD,8-BIT,BICMOS,DIP,20PIN, Digital to Analog Converter
ADI

AD7226TE

8-Bit Digital-to-Analog Converter
ETC

AD7226TE/883B

QUAD, PARALLEL, 8 BITS INPUT LOADING, 3 us SETTLING TIME, 8-BIT DAC, CQCC20, CERAMIC, LCC-20
ROCHESTER

AD7226TQ

LC2MOS Quad 8-Bit D/A Converter
ADI

AD7226TQ

D/A Converter, 4 Func, CDIP20,
MAXIM

AD7226TQ/883B

8-Bit Digital-to-Analog Converter
ETC