AD723ARU [ADI]

2.7 V to 5.5 V RGB-to-NTSC/PAL Encoder with Load Detect and Input Termination Switch; 2.7 V至5.5 V RGB转NTSC / PAL编码器提供负载检测和输入终端开关
AD723ARU
型号: AD723ARU
厂家: ADI    ADI
描述:

2.7 V to 5.5 V RGB-to-NTSC/PAL Encoder with Load Detect and Input Termination Switch
2.7 V至5.5 V RGB转NTSC / PAL编码器提供负载检测和输入终端开关

开关 编码器
文件: 总20页 (文件大小:680K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
a2.7 V to 5.5 V RGB-to-NTSC/PAL Encoder with  
Load Detect and Input Termination Switch  
AD723  
FEATURES  
or combined for composite video (CV). All outputs are avail-  
able separately and optimized for driving 75 loads. Active  
termination is used for lower power consumption.  
Low Cost, Fully Integrated Solution for NTSC/PAL  
Composite and Y/C (S-Video) Outputs  
Current Output Drives 75 Loads  
A smart load detect feature powers down unused outputs and  
can be used to monitor the continuing presence or absence of  
an external TV. This enables plug-and-play operation. In addition,  
a logic controlled triple switch at the input solves the applica-  
tions problem of differing load conditions when an RGB monitor  
is disconnected. When an RGB monitor is not present, the R,  
G, and B terminations are enabled by the user. This solution  
ensures no loss of video bandwidth when the RGB monitor is  
in operation.  
DC-Coupled: Supports TV Load Detect  
No Large AC-Coupling Capacitors at Output  
Self-Power-Down of Unloaded Output Drivers  
Triple Switch to Enable RGB Termination  
Integrated Delay Line and Auto-Tuned Filters  
Y-Trap to Eliminate Cross Color Artifacts  
3 V Supply Operation: Low Power  
< 100 mW: Composite Active (Typical)  
< 150 mW: S-Video Active (Typical)  
<1 A: Power-Down Current  
In PC applications, flicker filter support is provided by the  
graphics controller, which has direct access to memory. Under-  
scan compensation, necessary for uses other than video or  
DVD, is supported through choice of RGB output clocks and  
sync intervals.  
APPLICATIONS  
TV Out for Personal Computers/Laptops  
Digital Cameras  
Set-Top Boxes  
Video Games  
Internet Appliances  
An optional luminance trap (YTRAP) provides a means of  
reducing cross color artifacts due to subcarrier frequency infor-  
mation in the Y signal.  
PRODUCT DESCRIPTION  
The AD723 is a low cost RGB-to-NTSC/PAL encoder that  
converts analog red, green, and blue color component signals  
into their corresponding luminance and chrominance signals for  
display on an NTSC or PAL television. Luminance (Y) and  
Chrominance (C) signals are available individually for S-video,  
The AD723 is available in a 28-lead TSSOP package and is  
capable of operation from supplies of 2.7 V to 5.5 V.  
FUNCTIONAL BLOCK DIAGRAM  
CURRENT OUTPUT DRIVERS  
WITH SMART LOAD DETECT  
8FSC CLK  
TRIPLE INPUT  
TERMINATION  
LUMINANCE  
Y
Y
U
V
RIN  
RT  
DC  
4-POLE  
LPF  
LUMA  
DELAY LINE  
4-POLE  
LPF  
CLAMP  
LUMA  
TRAP  
Y TRAP  
COMPOSITE  
GND  
CSYNC  
CV  
RGB-TO-YUV  
ENCODING  
MATRIX  
GIN  
GT  
DC  
CLAMP  
4-POLE  
LPF  
CHROMINANCE  
BALANCED  
MODULATORS  
GND  
C
4-POLE  
LPF  
BURST  
BIN  
BT  
DC  
CLAMP  
4-POLE  
LPF  
YSET  
CSET  
GND  
SIN  
COS  
BURST  
GAIN SET  
RESISTORS  
TERM  
AD723  
CVSET  
QUADRATURE  
DECODER  
FSC  
4FSC  
HSYNC  
VSYNC  
BURST  
CSYNC  
SYNC  
SEPARATOR  
CE  
TV DETECT  
STND  
REV. 0  
Information furnished by Analog Devices is believed to be accurate and  
reliable. However, no responsibility is assumed by Analog Devices for its  
use, nor for any infringements of patents or other rights of third parties  
which may result from its use. No license is granted by implication or  
otherwise under any patent or patent rights of Analog Devices.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781/329-4700  
Fax: 781/326-8703  
World Wide Web Site: http://www.analog.com  
© Analog Devices, Inc., 2000  
(V = 3, T = 25؇C, using 4FSC synchronous clock unless otherwise noted. Signal  
inputs terminated with 75 . Outputs configured in active termination mode, 75 external load.)  
AD723–SPECIFICATIONS  
S
A
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
SIGNAL INPUTS (RIN, GIN, BIN)  
Input Amplitude  
Full-Scale  
714  
400  
mV p-p  
mV  
Clamp Level  
Input Resistance  
Input Capacitance  
RIN, GIN, BIN  
1
MΩ  
5
pF  
TERMINATION SWITCH CHARACTERISTICS  
(RT, GT, BT)  
Input Capacitance  
VIN = 0 V  
VIN = 0 V  
6
1
pF  
Switch On Resistance  
5.2  
LOGIC INPUTS  
(STND, SA, CE, TERM, SYNC, 4FSC)  
Logic LO Input Voltage  
Logic HI Input Voltage  
Logic LO Input Current (DC)  
Logic HI Input Current (DC)  
V
V
2
0.015  
0.020  
0.70  
0.70  
µA  
µA  
VIDEO OUTPUTS  
Luminance (Y)  
–3 dB Bandwidth, NTSC Mode  
NTSC  
4.7  
MHz  
MHz  
%
PAL  
6.1  
Gain Error  
Direct Input Termination  
Switch Input Termination  
–6.25  
–2.5  
–0.7  
0.3  
262  
277  
450  
450  
+1.5  
%
Gain Nonlinearity  
Sync Amplitude  
%
NTSC  
PAL  
NTSC  
PAL  
218  
230  
362  
385  
mV  
mV  
mV  
mV  
DC Black Level  
Chrominance (C)  
Burst Amplitude  
NTSC  
185  
190  
250  
251  
4
315  
320  
mV p-p  
mV p-p  
%
PAL  
Chroma Level Error1  
Chroma Phase Error2  
Color Burst Width  
Switch Input Termination  
3
Degree  
µs  
NTSC  
PAL  
2.51  
2.26  
19  
10.5  
661  
608  
µs  
Chroma/Luma Time Alignment  
Chroma Feedthrough  
DC Black Level  
ns  
RGB = 0  
NTSC  
PAL  
40  
mV p-p  
mV  
mV  
Composite (CV)  
Gain Error  
Direct Input Termination  
Switch Input Termination  
Direct Input Termination  
–6.8  
–2.4  
–0.75  
0.14  
0.9  
0.95  
456  
440  
1.4  
+2.5  
%
%
Gain Error wrt LUMA  
%
%
Degree  
mV  
mV  
kΩ  
Differential Gain Error wrt CRMA  
Differential Phase Error wrt CRMA  
DC Black Level  
NTSC  
PAL  
Luminance Trap (YTRAP) Output Resistance  
LOGIC OUTPUT (TVDET)  
LO Output Voltage  
HI Output Voltage  
0.02  
2.98  
V
V
POWER SUPPLIES  
Operating Voltage Range  
Current Consumption  
Quiescent  
Single Supply  
2.7  
5.5  
V
No External Loads Present  
75 Load, Active Termination,  
S-Video Inactive  
16  
30  
19  
39  
mA  
mA  
Composite Output Connected3  
S-Video Output Connected3  
75 Load, Active Termination,  
41  
49  
mA  
Composite Output Inactive  
Power-Down Current  
0.09  
0.7  
µA  
NOTES  
1Difference between ideal and actual color-bar subcarrier amplitudes.  
2Difference between ideal and actual color-bar subcarrier phase.  
3Current consumption is larger in standard termination mode. Current values shown for 50% average picture level. Larger current consumption possible for other levels.  
Specifications subject to change without notice.  
–2–  
REV. 0  
AD723  
ABSOLUTE MAXIMUM RATINGS*  
PIN CONFIGURATION  
Supply Voltage, AVDD to AGND . . . . . . . . . . . . . . . . . . . 6 V  
Supply Voltage, DVDD to DGND . . . . . . . . . . . . . . . . . . 6 V  
AVDD to DVDD . . . . . . . . . . . . . . . . . . . . . –0.3 V to +0.3 V  
AGND to DGND . . . . . . . . . . . . . . . . . . . . . –0.3 V to +0.3 V  
Inputs . . . . . . . . . . . . . . . . . . DGND – 0.3 to DVDD + 0.3 V  
Internal Power Dissipation . . . . . . . . . . . . . . . . . . . . 800 mW  
Operating Temperature Range . . . . . . . . . . . –40°C to +85°C  
Storage Temperature Range . . . . . . . . . . . . –65°C to +125°C  
Lead Temperature Range (Soldering 60 sec) . . . . . . . . . 300°C  
*Stresses above those listed under Absolute Maximum Ratings may cause perma-  
nent damage to the device. This is a stress rating only; functional operation of the  
device at these or any other conditions above those indicated in the operational  
section of this specification is not implied. Exposure to absolute maximum rating  
conditions for extended periods may affect device reliability.  
STND  
1
2
28  
27  
26  
25  
24  
23  
22  
21  
AGND  
SA  
CE  
YSET  
Y
3
4
TERM  
RIN  
AVDD1  
CSET  
C
5
6
GIN  
AD723  
TOP VIEW  
(Not to Scale)  
7
BIN  
AVDD  
YTRAP  
8
AGND  
RT  
9
20 CV  
10  
11  
12  
13  
14  
19  
18  
17  
16  
15  
GT  
CVSET  
TVDET  
4FSC  
BT  
TGND  
DVDD  
DGND  
VSYNC  
HSYNC  
THERMAL CHARACTERISTICS  
28-lead TSSOP package: θJA = 67.7°C/W.  
Thermal Resistance measured on SEMI standard 4-layer board.  
ORDERING GUIDE  
Temperature  
Range  
Package  
Description  
Package  
Option  
Model  
AD723ARU  
AD723ARU-REEL  
AD723-EVAL  
–40°C to +85°C  
–40°C to +85°C  
28-Lead TSSOP  
28-Lead TSSOP  
Evaluation Board  
RU-28  
RU-28  
CAUTION  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily  
accumulate on the human body and test equipment and can discharge without detection. Although  
the AD723 features proprietary ESD protection circuitry, permanent damage may occur on  
devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions  
are recommended to avoid performance degradation or loss of functionality.  
WARNING!  
ESD SENSITIVE DEVICE  
REV. 0  
–3–  
AD723  
PIN FUNCTION DESCRIPTIONS  
Pin  
Mnemonic  
Description  
Equivalent Circuit  
1
STND  
Encoding Standard Pin. A Logic HIGH signal is used for NTSC encoding, a Logic LOW  
signal signifies PAL.  
Circuit A  
2
3
SA  
When SA is high, phase alternation accompanies NTSC bandwidths and timing for  
support of PAL (M) and “combination N” standards used in South America.  
Chip Enable. A Logic HIGH input enables the encode function. A Logic LOW input  
powers down the chip when not in use. Requires active HSYNC signal to activate.  
Can be raised briefly to perform power-down load check.  
Circuit A  
Circuit A  
CE  
4
TERM  
Terminate. A Logic HIGH enables terminate function. RT, GT, and BT terminals are  
tied to the termination ground, TGND. A Logic Low leaves these terminals floating.  
Circuit A  
5
6
7
8
9
RIN  
GIN  
BIN  
AGND  
RT  
Red Component Video Input. 0 mV to 714 mV ac-coupled.  
Green Component Video Input. 0 mV to 714 mV ac-coupled.  
Blue Component Video Input. 0 mV to 714 mV ac-coupled.  
Analog Ground Connection. (Main Ground Connection.)  
Input Terminal for RED Termination Switch. Can be left unconnected when switchable  
input termination option is not used.  
Circuit B  
Circuit B  
Circuit B  
Circuit F  
10  
11  
GT  
BT  
Input Terminal for GREEN Termination Switch. Can be left unconnected when switchable Circuit F  
input termination option is not used.  
Input Terminal for BLUE Termination Switch. Can be left unconnected when switchable  
input termination option is not used.  
Circuit F  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
TGND  
DVDD  
DGND  
HSYNC  
VSYNC  
4FSC  
TVDET  
CVSET  
CV  
YTRAP  
AVDD  
C
CSET  
AVDD1  
Y
Termination Switch Ground Connection.  
Digital Positive Supply Connection.  
Digital Ground Connection.  
Horizontal Sync Signal (or CSYNC signal).  
Vertical Sync Signal.  
4FSC Clock Input. For NTSC: 14.318 180 MHz, for PAL: 17.734 475 MHz.  
Output Flag for TV Presence Detection. LOW signal signifies no TV present.  
Composite Video Gain Setting Resistor.  
Composite Video Output.  
Luminance Trap Filter Tap. Attach L-C resonant network to reduce cross-color artifacts.  
Analog Positive Supply Connection.  
Chrominance Output.  
Chrominance Gain Setting Resistor.  
Analog Positive Supply Connection.  
Circuit A  
Circuit A  
Circuit A  
Circuit E  
Circuit C  
Circuit C  
Circuit D  
Circuit C  
Circuit C  
Luminance Output (with CSYNC).  
Luminance Gain Setting Resistor.  
Analog Ground Connection.  
Circuit C  
Circuit C  
YSET  
AGND  
APOS  
AGND  
APOS  
AGND  
APOS  
APOS  
DPOS  
1k  
POS  
21  
POS  
19  
20  
23  
24  
26  
27  
5
6
7
1
2
3
4
DGND  
15  
16  
17  
AGND  
Circuit A  
Circuit B  
Circuit C  
Circuit D  
DPOS  
DPOS  
DGND  
1k⍀  
9
18  
10  
11  
TGND  
DGND  
Circuit E  
Circuit F  
Figure 1. Equivalent Circuits  
–4–  
REV. 0  
AD723  
Typical Performance Characteristics–  
3V  
COMPOSITE  
SYNC  
TEKTRONIX  
TG2000  
SIGNAL  
GENERATION  
PLATFORM  
COMPOSITE  
VIDEO  
AD723  
RGB-TO-  
NTSC/PAL  
ENCODER  
SONY  
MONITOR  
MODEL  
RGB  
PVM-1354Q  
3
75  
4FSC  
GENLOCK  
75⍀  
FSC  
(3.579545MHz  
OR  
4.433618MHz)  
OSCILLATOR  
FSC  
HP3314A  
؋
 4 PLL  
TEKTRONIX  
VM700A  
WAVEFORM  
MONITOR  
TPC 1. Evaluation Setup  
1.0  
1.0  
100  
0.5  
0.0  
0.5  
50  
0
0.0  
APL = 51.2%  
525 LINE NTSC NO FILTERING  
SLOW CLAMP TO 0.0V @ 6.63  
APL = 51.2%  
625 LINE PAL NO FILTERING  
SLOW CLAMP TO 0.00V @ 6.72  
s  
s  
50  
–0.5  
0.5  
0
10  
20  
30  
µs  
40  
50  
60  
0
10  
20  
30  
s  
40  
50  
60  
TPC 2. 100% Color Bars, NTSC  
TPC 4. 100% Color Bars, PAL  
NOISE REDUCTION: 15.05dB  
APL = 51.0%  
SYSTEM LINE L29  
ANGLE (DEG) 0.0  
GAIN 
؋
 0.750 2.499dB  
625 LINE PAL  
BURST FROM SOURCE  
DISPLAY +V AND V  
NOISE REDUCTION: 15.05dB  
APL = 50.7%  
SYSTEM LINE L147 F1  
ANGLE (DEG) 0.0  
GAIN 
؋
 0.750 2.499dB  
525 LINE NTSC  
BURST FROM SOURCE  
SOUND IN SYNC OFF  
SETUP 7.5%  
TPC 5. 100% Color Bars on Vector Scope, PAL  
TPC 3. 100% Color Bars on Vector Scope, NTSC  
–5–  
REV. 0  
AD723  
1.0  
0.5  
1.0  
APL = 34.8%  
625 LINE PAL NO FILTERING  
SLOW CLAMP TO 0.00V @ 6.72 s  
APL = 46.6%  
525 LINE NTSC NO FILTERING  
SLOW CLAMP TO 0.00V @ 6.63s  
100  
50  
0.5  
0.0  
0.0  
0
50  
0.5  
0.5  
0
10  
20  
30  
40  
50  
60  
0
10  
20  
30  
40  
50  
60  
s  
s  
TPC 8. Modulated Pulse and Bar, PAL  
TPC 6. Modulated Pulse and Bar, NTSC  
200mV  
1s  
200mV  
1s  
TPC 9. Zoom on Modulated Pulse, PAL  
TPC 7. Zoom on Modulated Pulse, NTSC  
–6–  
REV. 0  
AD723  
1.0  
1.0  
APL = 51.3%  
APL = 48.2%  
625 LINE PAL NO FILTERING  
525 LINE NTSC NO FILTERING  
SLOW CLAMP TO 0.00V @ 6.72s  
SLOW CLAMP TO 0.00V @ 6.63s  
100  
0.5  
0.0  
0.5  
0.0  
50  
0
50  
0.5  
0.5  
0
10  
20  
30  
40  
50  
0
10  
20  
30  
40  
50  
60  
s  
s  
TPC 10. Multiburst, NTSC  
TPC 13. Multiburst, PAL  
H TIMING MEASUREMENT RS170A (NTSC)  
FIELD = 1 LINE = 21  
H TIMING (PAL)  
LINE = 25  
9.30s  
5.46s  
9.0  
CYCLES  
5.70s  
4.67s  
2.24s  
4.70s  
251mV  
69ns  
35 IRE  
87ns  
277mV  
36.7 IRE  
95ns  
72ns  
AVERAGE Ն 256  
AVERAGE Ն 256  
TPC 11. Horizontal Timing, NTSC  
TPC 14. Horizontal Timing, PAL  
DG DP (NTSC)  
Wfm —  
MAX = 0.61  
0.21 0.30  
> MOD 5 STEP  
Wfm —  
MAX = 0.18  
0.02 0.06  
> MOD 5 STEP  
FIELD = 1 LINE = 25 (SYNC = EXT)  
DIFFERENTIAL GAIN (%)  
DG DP (PAL)  
DIFFERENTIAL GAIN (%)  
MIN = 0.00  
0.18  
p-p/MAX = 0.60  
0.61  
MIN = 0.08  
0.08  
p-p/MAX = 0.26  
0.18  
0.00  
0.10  
0.00  
0.05  
0.8  
0.6  
0.2  
0.1  
0.4  
0.0  
0.2  
0.1  
0.2  
0.0  
0.2  
DIFFERENTIAL PHASE (deg)  
DIFFERENTIAL PHASE (deg)  
MIN = 0.00  
0.17  
MAX = 0.24  
0.19 0.24  
pk-pk = 0.24  
0.15  
MIN = 0.00 MAX = 0.14  
0.12 0.14 0.14  
pk-pk = 0.14  
0.09  
0.00  
0.18  
0.00  
0.11  
0.25  
0.20  
0.15  
0.10  
0.05  
0.00  
0.05  
0.20  
0.15  
0.10  
0.05  
0.00  
0.05  
1ST  
2ND  
3RD  
4TH  
5TH  
6TH  
1ST  
2ND  
3RD  
4TH  
5TH  
6TH  
TPC 12. Composite Output Differential Phase  
and Gain, NTSC  
TPC 15. Composite Output Differential Phase  
and Gain, PAL  
REV. 0  
–7–  
AD723  
THEORY OF OPERATION  
restore timing is coincident with the burst flag, starting approxi-  
mately 5.5 ms after the falling sync edge and lasting for 2.5 ms.  
During this time, the device should be driven with a black input.  
The AD723 is a predominantly analog design, with digital logic  
control of timing. This timing logic is driven by an external  
frequency reference at four times the color subcarrier frequency,  
input into the 4FSC pin of the AD723. This frequency should  
be 14.318 180 MHz for NTSC encoding, and 17.734 475 MHz  
for PAL encoding. The 4FSC input accepts standard 3 V CMOS  
logic levels. The duty cycle of this input clock is not critical, but  
a fast-edged clock should be used to prevent excessive jitter in  
the timing.  
Following the dc clamps, the RGB inputs are buffered and  
split into two signal paths for constructing the luminance and  
chrominance outputs.  
Luminance Signal Path  
The luminance path begins with the luma (Y) matrix. This  
matrix combines the RGB inputs to form the brightness infor-  
mation in the output video. The inputs are combined by the  
standard transformation  
The AD723 accepts two common sync standards, composite  
sync or separate horizontal and vertical syncs. To use an exter-  
nal composite sync, a logic high signal is input to the VSYNC  
pin and the composite sync is input to the HSYNC pin. If sepa-  
rate horizontal and vertical syncs are available, the horizontal  
sync can be input to the HSYNC pin and vertical sync to the  
VSYNC pin. Internally, the device XNORs the two sync inputs  
to combine them into one negative-going composite sync.  
Y = 0.299 × R + 0.587 × G + 0.114 × B  
This equation describes the sensitivity of the human eye to the  
individual component colors, combining them into one value of  
brightness. The equation is balanced so that full-scale RGB  
inputs give a full-scale Y output.  
Following the luma matrix, the composite sync is added. The  
user-supplied sync (from the HSYNC and VSYNC inputs) is  
latched into the AD723 at half the master clock rate, gating a  
sync pulse into the luminance signal. With the exception of  
transitioning on the clock edges, the output sync timing will be  
in the same format as the input sync timing.  
The AD723 detects the falling sync pulse edges, and times their  
width. A sync pulse of standard horizontal width will cause the  
insertion of a colorburst vector into the chroma modulators at  
the proper time. A sync pulse outside the detection range will  
cause suppression of the color burst, and the device will enter its  
vertical blanking mode. During this mode, the on-chip RC time  
constants are verified using the input frequency reference, and  
the filter cutoff frequencies are retuned as needed.  
In order to be time-aligned with the filtered chrominance signal  
path, the luma signal must be delayed before it is output. The  
AD723 uses a sampled delay line to achieve this delay.  
The component color inputs, RIN, GIN, and BIN, receive  
analog signals specifying the desired active video output. The  
full-scale range of the inputs is 0.714 mV (for either NTSC  
or PAL operation). External black level is not important as  
these inputs are terminated externally, and then ac-coupled to  
the AD723.  
Following the luma matrix, and prior to this delay line, a prefilter  
removes higher frequencies from the luma signal to prevent  
aliasing by the sampled delay line. This four-pole Bessel low-  
pass filter has a –3 dB frequency of 8 MHz for NTSC, 10 MHz  
for PAL. This bandwidth is high to leave margin for subsequent  
filters which combine to set the overall luma –3 dB bandwidth. A  
fourth order filter ensures adequate rejection at high frequencies.  
The AD723 contains on-chip RGB input clamps to restore the  
dc level on-chip to match its single supply signal path. This dc  
CURRENT OUTPUT DRIVERS  
WITH SMART LOAD DETECT  
8FSC CLK  
TRIPLE INPUT  
TERMINATION  
LUMINANCE  
Y
Y
U
V
RIN  
RT  
DC  
4-POLE  
LPF  
LUMA  
DELAY LINE  
4-POLE  
LPF  
CLAMP  
LUMA  
TRAP  
Y TRAP  
COMPOSITE  
GND  
CSYNC  
CV  
RGB-TO-YUV  
ENCODING  
MATRIX  
GIN  
GT  
DC  
CLAMP  
4-POLE  
LPF  
CHROMINANCE  
BALANCED  
MODULATORS  
GND  
C
4-POLE  
LPF  
BURST  
BIN  
BT  
DC  
CLAMP  
4-POLE  
LPF  
YSET  
CSET  
GND  
SIN  
COS  
BURST  
GAIN SET  
RESISTORS  
TERM  
AD723  
CVSET  
QUADRATURE  
DECODER  
FSC  
4FSC  
HSYNC  
VSYNC  
BURST  
CSYNC  
SYNC  
SEPARATOR  
CE  
TV DETECT  
STND  
Figure 2. Functional Block Diagram  
–8–  
REV. 0  
AD723  
In order to suppress the carriers in the chrominance signal, the  
U and V modulators are balanced. Once per horizontal line the  
offsets in the modulators are cancelled in order to minimize  
residual subcarrier when the RGB inputs are equal. This offset  
cancellation also provides a dc restore for the U and V signal  
paths, so it is important that the RGB inputs be held at black  
level during this time. The offset cancellation occurs after each  
falling sync edge, approximately 8.4 µs after the falling sync  
edge, lasting for a period of 1.0 µs. If the inputs are unbalanced  
during this time (for example, if a sync-on-green RGB input  
were used), there will be an offset in this chrominance response  
of the inputs during the remainder of the horizontal line, includ-  
ing the colorburst.  
After the luma prefilter, the bandlimited luma signal is sampled  
onto a set of capacitors at twice the master reference clock rate.  
After an appropriate delay, the data is read from the delay line,  
reconstructing the luma signal. The 8FSC oversampling of this  
delay line limits the amount of jitter in the reconstructed sync  
output. The clocks driving the delay line are reset once per  
video line during the burst flag. The output of the luma path  
will remain unchanged during this period and will not respond  
to changing RGB inputs.  
The reconstructed luma signal is then smoothed with a 4-pole  
low-pass filter. This filter has a –3 dB bandwidth of 7.5 MHz for  
NTSC (9 MHz for PAL), and is of a modified Bessel form with  
some high frequency boost introduced to compensate for Sinx/x  
roll-off in the sampled delay line. A final current mode buffer  
provides current drive for the LUMA output pin. The combined  
response of the luma input filter, delay line, and output filter has  
a bandwidth of 4.7 MHz for NTSC and 6.1 MHz for PAL.  
The U signal is sampled by the sine clock and the V signal is  
sampled by the cosine clock in the modulators, after which they  
are summed to form the chrominance (C) signal.  
The chrominance signal then passes through a final 4-pole  
modified Bessel low-pass filter to remove the harmonics of the  
switching modulation. This filter has a –3 dB frequency of 6 MHz  
for NTSC and 8 MHz for PAL. A final buffer provides current  
drive for the CRMA output pin.  
Chrominance Signal Path  
The chrominance path begins with the U and V color-difference  
matrices. The AD723 uses U and V modulation vectors for NTSC  
and PAL (+U being defined as 0 degrees phase), simplifying the  
design compared to I and Q designs. The U and V matrices com-  
bine the RGB inputs by the standard transformations:  
Composite Output  
To provide a composite video output, the separate (S-Video)  
luminance and chrominance signal paths are summed. Prior to  
summing, however, an optional filter tap for removing cross-  
color artifacts in the receiver is provided.  
U = 0.493 × (B Y)  
V = 0.877 × (R Y)  
The luminance path contains a resistor, output pin (YTRAP),  
and buffer prior to entering the composite summing amplifier.  
By connecting an inductor and capacitor on this pin, an R-L-C  
series-resonant circuit can be tuned to null out the luminance  
response at the chrominance subcarrier frequency (3.579 545 MHz  
for NTSC, 4.433 618 MHz for PAL). The center frequency (fC)  
of this filter will be determined by the external inductor and  
capacitor by the equation:  
The Y signal in these transformations is provided by the lumi-  
nance matrix.  
Before modulation, the U and V signals are prefiltered to pre-  
vent aliasing. These 4-pole modified Bessel low-pass filters have  
a –3 dB bandwidth of 1.2 MHz for NTSC and 1.5 MHz for PAL.  
Between the prefilters and the modulators, the colorburst vec-  
tors are added to the U and V signals. The colorburst levels are  
defined according to the encoding standard. For NTSC, the  
colorburst is in the –U direction (with no V component) with a  
resultant amplitude of 286 mV (40 IRE) at 180 degrees phase.  
For PAL, the colorburst has equal parts of –U and V vectors  
(changing V phase every line) for a resultant amplitude of 300 mV  
alternating between 135 and 225 degrees phase.  
1
fC  
=
2 π LC  
It can be seen from this equation that the center frequency of  
the trap is entirely dependent on external components. The  
ratio of center frequency to bandwidth of the notch (Q = fC/  
BW) can be described by the equation:  
The burst gate timing is generated by waiting a certain num-  
ber of reference clock cycles following the falling sync edge. If  
the sync pulsewidth is measured to be outside the standard  
horizontal width, it is assumed that the device is in an h/2 period  
(vertical blanking interval) and the burst is suppressed.  
1
L
C
Q =  
1000  
The U and V signals are used to modulate a pair of quadrature  
clocks (sine and cosine) at one-fourth the reference frequency  
input (3.579 545 MHz for NTSC, 4.433 618 MHz for PAL).  
For PAL operation, the phase of the cosine (V) clock is changed  
after each falling sync edge is detected. This will change the  
V-vector phase in PAL mode every horizontal line. By driving the  
AD723 with an odd number of sync edges per field, any indi-  
vidual line will flip phase each field as required by the standard.  
When choosing the Q of the filter, it should be kept in mind that  
the sharper the notch, the more critical the tolerance of the  
components must be in order to target the subcarrier frequency.  
Additionally, higher Q notches will exhibit a transient response  
with more ringing after a luminance step. The magnitude of this  
ringing can be large enough to cause visible shadowing for Q  
values much greater than 1.5.  
REV. 0  
–9–  
AD723  
Current Mode Output Drivers  
The small signal resistance seen looking into the CV terminal  
can be shown to be 75 due to the action of the output driver  
feedback loop. This is true from dc to high frequencies. At  
frequencies approaching 100 MHz and beyond the output  
impedance gets larger, as the bandwidth of the feedback loop  
is reached, and then smaller as the effects of shunt capacitance  
come into play (as they do in the standard termination mode as  
well). With the wide loop bandwidth of the output drivers, the  
output impedance is kept close to 75 for frequencies well  
beyond the bandwidth of RS-170 video signals. This ensures  
proper reverse termination of reflections on the line.  
In order to deliver a full swing video signal from a supply voltage  
as low as 2.7 V, the AD723 uses current mode output drivers.  
Bright colors like fully saturated yellow can reach peak ampli-  
tudes as high as 1.4 V when measured from the bottom of the  
sync pulse. A conventional output driver, with series reverse  
termination, would require a 2.8 V internal swing, or more.  
However, a current mode output stage, like those used in many  
D/A converters, can deliver current into a shunt reverse termi-  
nated load with half the swing requirements. This approach  
requires an additional resistor to set the analog gain, see Figure  
3. A gain setting resistor of 150 is used so that the full output  
voltage swing can be developed across the parallel 75 loads at  
the output terminal, CV. This resistor is kept external since the  
gain accuracy depends on using like resistors for RL and RSET.  
A further step toward reducing power consumption in the AD723  
involves self-power-down of unused outputs. For those times  
when a user loads the composite video output or the S-video  
outputs, but not both, power can be saved by shutting down the  
unloaded channel. The AD723 accomplishes this by periodically  
checking for the presence of a load at the luma (Y) and compos-  
ite video (CV) outputs. If an external load is added or removed  
to either port the driver is turned on and off accordingly. The  
chroma output (C) is turned on and off with luma (Y).  
The use of a shunt reverse termination resistor, as in Figure 3,  
results in higher current consumption when compared to series  
termination. To reduce the current in a current-mode output  
stage to levels comparable to a traditional voltage-mode output  
stage, active termination can be employed, see Figure 4. In this  
case, a gain setting resistor of 300 is used, enough to supply  
the current needed to drive the remote 75 termination. No  
current flows across the 375 resistor between the CV and  
CVSET terminals in steady state. This is the preferred output  
configuration mode.  
Load Check and TV Presence Detection  
The provision for self-power-down of unused outputs just de-  
scribed, is actually part of a more comprehensive load-checking  
system. The AD723 is capable of checking for a load while in  
several different states of operation, and is also capable of  
reporting the presence of a load through the TVDET pin.  
AVDD1  
Awake-Mode Load Checking  
INTERNAL CV  
1:4  
SIGNAL  
When CE is high and an output driver is active, the continuing  
presence of the load is verified by comparing the dc level at the  
output to an internal reference. If the load is removed then the  
voltage on the output pin (CV or Y) will become twice as high,  
for standard termination, or even higher for active termination.  
When CE is held high this checking is performed once at the  
beginning of every 64th field of video (approximately once per  
second), just after the first vertical sync pulse. If the absence of  
a load is detected, the TVDET flag goes low for that output  
and that output stage is turned off. Load checking is shown  
in Figure 5. R, G, and B inputs should remain constant dur-  
ing this interval.  
+
CVSET  
CV  
RSET  
150⍀  
RL  
75⍀  
REMOTE  
LOAD  
75⍀  
Figure 3. Output Configuration for Standard Termination  
Mode, Shown Here for CV Output  
AVDD1  
INTERNAL CV  
1:4  
SIGNAL  
+
Sleep-Mode Load Checking  
When CE is high and an output driver is not active (i.e., sleep  
mode), the AD723 needs to check for the addition of a new  
load to the output. Rather than power up the output stage, a  
special test current can be applied to compare the impedances  
on the CV and CVSET pins (or Y and YSET) instead. This is  
referred to as sleep-mode load checking. Since a small test cur-  
rent is applied, there is little draw on the power supply to cause  
interference with other, possibly active, outputs. This check is also  
made at the beginning of every 64th field of video, just after the  
first vertical sync pulse. If a load is detected, the output stage is  
activated and the TVDET flag is raised high.  
CVSET  
CV  
RA  
375  
RSET  
300⍀  
REMOTE  
LOAD  
75⍀  
Figure 4. Output Configuration for Active Termination  
Mode, Shown Here for CV Output  
–10–  
REV. 0  
AD723  
Power-Down Load Checking  
The advantage of this two-tiered power-up sequence is that the  
total time required to poll for TV presence is kept short, and  
standby power is kept low. When the entire chip is powered up,  
a settling time as long as 100 ms may be required before the load  
check signal becomes valid, due to settling of the input clamp. If  
this settling time was part of the plug-and-play update loop, then  
an on-time duty cycle of 10% would result for a load check interval  
of once per second. This would result in substantial current con-  
sumption. With power-down load checking, and reasonable duty  
cycle, a standby current less than 1 µA can be maintained.  
One of the main uses of the TVDET signal is for plug-and-play  
operation. When this feature is used, a VGA controller or other  
IC polls the AD723 at regular intervals (such as once per second)  
to see if a load has been attached to either output. If a load is  
found, active video and sync signals can be generated for TV  
encoding if CE is held.  
To facilitate this use, the AD723 supports sleep-mode load  
checking while powered down. This feature is activated with the  
timing sequence shown in Figure 5. CE is temporarily raised  
high while a single full-width horizontal sync pulse followed by a  
single half-width horizontal sync pulse are applied. The spacing  
between these two pulses should nominally be one H. Load check-  
ing is performed just after the half-width pulse (this simulates  
the beginning of the vertical blanking interval) and the TVDET  
signal becomes valid approximately 18 µs after the pulses lead-  
ing edge (for both NTSC and PAL). CE is held high until TVDET  
is valid and is then pulled low to avoid powering up the rest of  
the chip. To make this mode possible, the AD723 is designed to  
activate only the digital and sleep mode load check sections of  
the IC when CE is initially pulled high. The rest of the chip is  
only activated when CE remains high for four consecutive rising  
edges of CSYNC.  
Some important points to keep in mind when using the TVDET  
signal are as follows. When power-down load check is used, the  
TVDET pin reflects the status at the time of checking. The addi-  
tion or removal of loads afterwards is not be reflected without  
checking again. When CE is high, however, the TVDET output  
will be updated about once per second, provided a valid CSYNC  
signal is applied (or HSYNC and VSYNC). The TVDET output  
is the logical OR of the TVDET flags for the Y and CV outputs.  
Another important consideration when using the TVDET signal  
is that it is temporarily invalid at full power-up while the input  
dc restore circuit settles. The settling time can be up to 100 ms  
for large input coupling capacitors. This means that it is not  
advisable to use the TVDET signal to directly gate CE. This  
arrangement may lead to a limit cycle. Suitable delay should be  
included after turning the AD723 on before deciding to turn it  
off again because no load is detected.  
CE = HIGH (AWAKE/SLEEP)  
TIME LEGEND:NTSC (PAL)  
CE  
(POWER  
DOWN)  
H = 63.5s  
DC-Coupled Outputs  
The video outputs of the AD723 (Y, C and CV) are all dc-  
coupled. The advantages of this are two-fold. First, the need for  
large ac-coupling capacitors (220 µF typically) at the output is  
eliminated. Second, it becomes possible to perform load checking.  
2.3s  
18s  
CSYNC  
TVDET  
4.7s  
The disadvantage with dc-coupled outputs is that there is more  
dc current to dissipate. Reducing the supply voltage to 3 V can  
minimize this. Here, the typical power consumption will be  
similar to ac-coupled voltage drivers. As a result of dissipating  
dc current, there are two different power consumption numbers:  
one for a typical picture, and one for a worst-case all-white screen.  
The all-white screen requires a significant amount of power to  
be dissipated, but it is very uncommon for both RGB computer  
graphics and video to be in this condition.  
8.2s  
(8.2s)  
LOAD  
CHECK  
9.1s  
(7.3s)  
TEST  
CURRENT  
LOAD  
CHECK  
EVAL  
15.9s  
(14.3s)  
1.1s  
(0.9s)  
PULSE  
Figure 5. Timing Diagram for Load Check  
REV. 0  
–11–  
AD723  
HSYNC/VSYNC  
(USER INPUTS)  
tSW  
RIN/GIN BIN  
(USER INPUTS)  
tSB  
tSM  
MODULATOR  
RESTORE  
tMW  
INPUT  
CLAMPS  
tSR  
tRW  
BURST FLAG/  
DELAY LINE RESET  
tSD  
tDW  
tBY  
tSS  
Y
C
tBC  
tSC  
Figure 6. Timing Diagram (Not to Scale)  
Table I. Timing Description (See Figure 6)  
Symbol  
Name  
Description  
NTSC1  
PAL2  
tSW  
Sync Width  
Input valid sync width for burst  
insertion (user-controlled).  
Min  
Max  
2.8 µs  
5.3 µs  
Min  
Max  
3.3 µs  
5.4 µs  
tSB  
Sync to Blanking  
End  
Minimum sync to color delay  
(user-controlled).  
Min  
8.2 µs  
8.4 µs  
Min  
8.1 µs  
8.3 µs  
tSM  
tMW  
tSR  
Sync to Modulator  
Restore  
Modulator Restore  
Width  
Sync to RGB DC  
Restore  
DC Restore Width  
Delay to modulator clamp start.  
Length of modulator offset clamp  
(no chroma during this period).  
Delay to input clamping start.  
1.1 µs  
5.4 ms  
2.5 µs  
5.7 µs  
2.5 µs  
0.9 µs  
5.6 ms  
2.3 µs  
5.8 µs  
2.3 µs  
tRW  
tSD  
tDW  
Length of input clamp (no RGB  
response during this period).  
Delay to start of delay line  
clock reset.  
Length of delay line clock reset  
(no luma response during this  
period), also burst gate.  
Sync to Delay Line  
Reset  
Delay Line Reset  
Width  
tSS  
Sync Input to Luma  
Sync Output  
Blanking End to  
LUMA Start  
Delay from sync input assertion  
to sync in LUMA output.  
Delay from RGB input assertion  
to LUMA output response.  
Delay from valid horizontal sync  
start to CRMA colorburst output.  
Delay from RGB input assertion  
to CRMA output response.  
Typ  
Typ  
Typ  
310 ns  
340 ns  
5.8 µs  
Typ  
Typ  
Typ  
265 ns  
280 ns  
5.9 µs  
tBY  
tSC  
tBC  
Sync to Colorburst  
Blanking End to  
CRMA Start  
Typ  
360 ns  
Typ  
300 ns  
NOTES  
1Input clock = 14.318180 MHz, STND pin = logic high.  
2Input clock = 17.734475 MHz, STND pin = logic low.  
–12–  
REV. 0  
AD723  
APPLYING THE AD723  
Inputs  
The logic inputs have been designed for VIL < 1.0 V and VIH >  
2.0 V for the entire temperature and supply range of operation.  
This allows the AD723 to directly interface to TTL- or 3 V  
CMOS-compatible outputs, as well as 5 V CMOS outputs  
where VOL is less than 1.0 V for 5 V operation.  
RIN, BIN, GIN are analog inputs that should be terminated to  
ground with 75 in close proximity to the IC. These connect  
directly to ground for direct input termination as in Figure 7.  
For switched input termination, these resistors connect to RT,  
GT, BT respectively, as in Figure 8. The horizontal blanking  
interval should be the most negative part of each signal.  
The NTSC specification calls for a frequency accuracy of 10 Hz  
from the nominal subcarrier frequency of 3.579 545 MHz.  
While maintaining this accuracy in a broadcast studio might not  
be a severe hardship, it can be quite expensive in a low-cost con-  
sumer application.  
The inputs should be held at the input signals black level during  
the horizontal blanking interval. The internal dc clamps will  
clamp this level during color burst to a reference that is used  
internally as the black level. Any noise present on the RIN, GIN,  
BIN, or AGND pins during this interval will be sampled onto the  
input capacitors. This can result in varying dc levels from line to  
line in all outputs or, if imbalanced, subcarrier feedthrough in  
the CV and C outputs.  
The AD723 will operate with subcarrier frequencies that deviate  
quite far from those specified by the TV standards. In general,  
however, the monitor will not be quite so forgiving. Most moni-  
tors can tolerate a subcarrier frequency that deviates several  
hundred Hz from the nominal standard without any degradation  
in picture quality. These conditions imply that the subcarrier  
frequency accuracy is a system specification and not a specifica-  
tion of the AD723 itself.  
For increased noise rejection, larger input capacitors are desired.  
A capacitor of 0.1 µF is usually adequate.  
Similarly, the U and V clamps balance the modulators during an  
interval shortly after the falling CSYNC input. Noise present  
during this interval will be sampled in the modulators, resulting  
in residual subcarrier in the CV and C outputs.  
The STND pin is used to select between NTSC and PAL opera-  
tion. Various blocks inside the AD723 use this input to program  
their operation. Most of the more common variants, with the  
exception of NTSC 4.43, of NTSC and PAL are supported.  
The PAL(M) and Combination Nstandards used in South  
America can be enabled by setting the STND pin HIGH, and  
the SA pin LOW. The 4FSC input frequency, line (H), and  
field (V) rates should be chosen appropriately for these standards.  
HSYNC and VSYNC are two logic level inputs that are combined  
internally to produce a composite sync signal. If a composite  
sync signal is to be used, it can be input to HSYNC while  
VSYNC is pulled to logic HI (> 2 V).  
Layout Considerations  
The form of the input sync signal(s) will determine the form of  
the composite sync on the composite video (CV) and luminance  
(Y) outputs. If no equalization or serration pulses are included in  
the HSYNC input there will not be any in the outputs. Although  
sync signals without equalization and serration pulses do not tech-  
nically meet the video standardsspecifications, many monitors  
do not require these pulses in order to display good pictures.  
The decision whether to include these signals is a system trade-  
off between cost and complexity and adhering strictly to the  
video standards.  
The AD723 is an all-CMOS mixed-signal part. It has separate  
pins for the analog and digital 3 V and ground power supplies.  
Both the analog and digital ground pins should be tied to the  
ground plane by a short, low inductance path. Each power  
supply pin should be bypassed to ground by a low inductance  
0.1 µF capacitor and a larger tantalum capacitor of about 10 µF.  
If the termination switches are used, TGND should be con-  
nected to the same ground plane as AGND and DGND.  
The RSET resistors should be located close to the pins of the  
AD723. If active termination is used, the RA resistors should  
also be closely placed.  
The HSYNC and VSYNC logic inputs have a small amount of  
built-in hysteresis to avoid interpreting noisy input edges as  
multiple sync edges. This is critical to proper device opera-  
tion, as the sync pulsewidths are measured for vertical blanking  
interval detection.  
REV. 0  
–13–  
AD723  
Most systems will use only one output type at a timeeither  
composite video or S-video. In such a case, it is desirable that  
unused outputs go to their power-down state. The only compo-  
nent necessary for these outputs is a resistor of 300 from the  
appropriate XSET pin to ground. If no load is detected on the  
output pin, the corresponding output stage will be powered  
down to minimum current.  
Basic Connections  
Some simple applications will not require use of all of the fea-  
tures of the AD723. In such a case, some of the pins must be  
connected to appropriate levels such that the rest of the device  
can operate. Figure 7 is a schematic of a very basic connection  
of the AD723.  
3V  
3V  
3V  
PC Graphics Interface  
+
+
The AD723 has an extended feature set that simplifies the task  
of generating composite TV output signals from a PC from the  
conventional RGB and sync outputs. In order for this to function,  
however, the RGB output scanning must be interlaced and at the  
proper scanning frequencies for either NTSC or PAL operation.  
10F  
0.1F  
0.1F  
0.1F  
10F  
AVDD  
AVDD1  
DVDD  
STND  
HIGH FOR NTSC  
LOW FOR PAL  
NC  
TVDET  
CV  
SA  
3V  
TO 75⍀  
CE  
Figure 8 shows the connections for interfacing to a PC graphics  
chipset. The RGB signals now must serve two different destina-  
tions and two different termination conditions.  
TEMINATION  
374⍀  
301⍀  
TERM  
CVSET  
RIN  
GIN  
BIN  
0.1F  
0.1F  
75⍀  
75⍀  
75⍀  
There is a direct path from the RGB signals to the RGB moni-  
tor. This is the conventional path, and the presence of the AD723  
should not interfere with it. The RGB signals are doubly shunt-  
terminated by the 75 resistors near the graphics chip and the  
75 terminations in the monitor. This situation does not require  
any additional termination, so the TERM pin of the AD723  
should be low so that the termination switches are turned off.  
R, G, B  
FROM  
NC  
YTRAP  
C
75SOURCE  
AD723  
TO 75⍀  
TEMINATION  
374⍀  
301⍀  
0.1F  
NC  
CSET  
RT  
NC  
GT  
NC  
BT  
TO 75⍀  
TEMINATION  
Y
If the TV output is desired, there are two possibilities: either the  
RGB monitor will be plugged in or, since it is not necessary, it  
can be removed. The case where it is plugged in has the same  
termination scheme as above, so the TERM signal should be  
low to prevent switching in any additional termination.  
HSYNC AND VSYNC OR  
CSYNC AND POLARITY  
(SEE TEXT)  
HSYNC  
VSYNC  
374⍀  
301⍀  
YSET  
14.31818MHz-NTSC  
17.734475MHz-PAL  
4FSC  
AGND TGND DGND AGND  
NC = NO CONNECT  
However, if the RGB monitor is unplugged, there is only one set  
of shunt terminations on the RGB signals. In this case, TERM  
should be switched high (3 V). This will provide the second termi-  
nation by switching the three 75 resistors to ground.  
Figure7. BasicConnection(UsingDirectInput  
Termination)  
The following pins do not require any connection and can be  
left open circuited if their function is not needed:  
General-purpose outputs (GPO) are used from the I/O control-  
ler device to control the logic inputs to the AD723: TERM, CE,  
SA, and STND. Any of these can be hardwired in the desired  
state if it is not going to be changed in normal operation. A  
general-purpose input (GPI) can be used to monitor TVDET if  
this feature is used.  
Pin 9, RT  
Pin 10, GT  
Pin 11, BT  
Pin 18, TVDET  
Pin 21, YTRAP  
The RGB signals are ESD-protected by the diodes to the sup-  
plies. The Pi networks on these signal lines prevent EMI from  
radiating from the monitor cable.  
Inputs to a CMOS device should never be left floating, even if  
their function is ignored. The following inputs should be dealt  
with accordingly:  
Low Cost Crystal Oscillator  
Pin 1, STNDcan be hard-wired either high or low, if only  
A low cost oscillator can be made that provides a CW clock that  
can be used to drive both the AD723 4FSC and other devices in  
the system that require a clock at this frequency. Figure 9 shows  
a circuit that uses one inverter of a 74HC04 package to create a  
crystal oscillator and another inverter to buffer the oscillator and  
drive other loads. The logic family must be a CMOS type that  
can support the frequency of operation, and it must NOT be a  
Schmitt trigger type of inverter. Resistor R1 from input to out-  
put of U1A linearizes the inverters gain such that it provides  
useful gain and a 180 degree phase shift to drive the oscillator.  
either NTSC or PAL output is desired.  
Pin 2, SAFor most systems, this pin should be tied low (ground).  
Some of the video standards used in South America can be  
enabled by a high logic level on this pin.  
Pin 3, CEIf continuous enabled operation is desired, this pin  
can be hard-wired to a high logic level.  
Pin 4, TERMThis signal should be tied low (ground) if the  
on-chip termination switches are not used.  
–14–  
REV. 0  
AD723  
V
CC  
ESD  
PROTECTION  
PI FILTER  
RED  
GREEN  
BLUE  
V
V
CC  
CC  
GRAPHICS  
SUBSYSTEM  
HSYNC  
VSYNC  
DDCSCL 5V  
DDCSDL 5V  
SVGA MONITOR  
75  
75⍀  
75⍀  
0.1F  
0.1F  
0.1F  
Y
375  
300⍀  
YSET  
S-VIDEO  
GPO  
GPO  
GPI  
(Y/C VIDEO)  
CE  
TERM  
TVDET  
SA  
C
I/O  
AD723  
375⍀  
300⍀  
CONTROLLER  
GPO  
GPO  
CSET  
STND  
COMPOSITE  
VIDEO  
CV  
TELEVISION  
375⍀  
300⍀  
CVSET  
0.1F  
0.1F  
3V  
3V  
0.1F  
+
10F  
OPTIONAL  
Figure 8. PC Interface (Using Switch Input Termination)  
R1  
1M  
Resistor R2 serves to provide the additional phase shift required  
by the circuit to sustain oscillation. It can be sized by R2 =  
1/(2 × π × f × C2). Other functions of R2 are to provide a low-  
pass filter that suppresses oscillations at harmonics of the  
fundamental of the crystal and to isolate the output of the inverter  
from the resonant load that the crystal network presents.  
TO PIN 17  
OF AD723  
U1A  
U1B  
HC04  
HC04  
Y1  
R2  
200⍀  
TO OTHER  
DEVICE CLOCKS  
C3  
15pF  
(OPT)  
The basic oscillator described above is buffered by U1B to drive  
the AD723 4FSC pin and other devices in the system. For a  
system that requires both an NTSC and PAL oscillator, the  
circuit can be duplicated by using a different pair of inverters  
from the same package.  
C1  
47pF  
C2  
60pF  
~
Figure 9. Low Cost Crystal Oscillator  
The crystal should be a parallel resonant type at the appropriate  
frequency (NTSC/PAL, 4FSC). The series combination of C1 and  
C2 should be approximately equal to the crystal manufacturers  
specification for the parallel capacitance required for the crystal  
to operate at its specified frequency. C1 will usually want to be a  
somewhat smaller value because of the input parasitic capacitance  
of the inverter. If it is desired to tune the frequency to greater  
accuracy, C1 can be made still smaller and a parallel adjust-  
able capacitor can be used to adjust the frequency to the  
desired accuracy.  
Dot Crawl  
Numerous distortions are apparent in the presentation of com-  
posite signals on TV monitors. These effects will vary in degree,  
depending on the circuitry used by the monitor to process the  
signal and on the nature of the image being displayed. It is  
generally not possible to produce pictures on a composite moni-  
tor that are as high quality as those produced by standard quality  
RGB, VGA monitors.  
REV. 0  
–15–  
AD723  
lie between the two extremes described above. The weight or  
percentage of one line that appears in another, and the number  
of lines used, are variables that must be considered in developing a  
system of this type. If this type of signal processing is performed,  
it must be completed prior to the data being presented to the  
AD723 for encoding.  
One well-known distortion of composite video images is called  
dot crawl. It shows up as a moving dot pattern at the interface  
between two areas of different color. It is caused by the inability  
of the monitor circuitry to adequately separate the luminance  
and chrominance signals.  
One way to prevent dot crawl is to use a video signal that has  
separate luminance and chrominance. Such a signal is referred  
to as S-video or Y/C-video. Since the luminance and chromi-  
nance are already separated, the monitor does not have to perform  
this function. The S-video outputs of the AD723 can be used to  
create higher quality pictures when an S-video input is available  
on the monitor.  
NONINTERLACED  
ODD FIELD  
EVEN FIELD  
1
2
3
4
5
6
7
1
3
5
7
2
4
6
=
+
Flicker  
In a VGA conversion application, where the software-controlled  
registers are correctly set, two techniques are commonly used  
by VGA controller manufacturers to generate the interlaced  
signal. Each of these techniques introduces a unique charac-  
teristic into the display created by the AD723.  
a. Conversion of Noninterlace to Interlace  
NONINTERLACED  
ODD FIELD  
EVEN FIELD  
1
2
3
4
5
6
7
1
3
5
7
2
4
6
=
+
The artifacts described below are not due to the encoder or its  
encoding algorithm as all encoders will generate the same dis-  
play when presented with these inputs. They are due to the  
method used by the controller display chip to convert a nonin-  
terlaced output to an interlaced signal.  
b. Line-Doubled Conversion Technique  
NONINTERLACED  
ODD FIELD  
EVEN FIELD  
The first interlacing technique outputs a true interlaced signal  
with odd and even fields (one each to a frame, Figure 10a). This  
provides the best picture quality when displaying photography,  
CD video, and animation (games, etc.). However, it will intro-  
duce a defect commonly referred to as flicker into the display.  
Flicker is a fundamental defect of all interlaced displays and is  
caused by the alternating field characteristic of the interlace  
technique. Consider a one pixel high black line that extends  
horizontally across a white screen. This line will exist in only  
one field and will be refreshed at a rate of 30 Hz (25 Hz for  
PAL). During the time that the other field is being displayed the  
line will not be displayed. The human eye is capable of detect-  
ing this, and the display will be perceived to have a pulsating or  
flickering black line. This effect is highly content-sensitive and is  
most pronounced in applications where text and thin horizontal  
lines are present. In applications such as CD video, photography,  
and animation, portions of objects naturally occur in both odd  
and even fields and the effect of flicker is imperceptible.  
1
2
3
4
5
6
7
1
3
5
7
2
4
6
=
+
c. Line Averaging Technique  
Figure 10.  
Vertical Scaling  
In addition to converting the computer-generated image from  
noninterlaced to interlaced format, it is also necessary to scale  
the image down to fit into NTSC or PAL format. The most  
common vertical lines/screen for VGA display are 480 and 600  
lines. NTSC can only accommodate approximately 400 visible  
lines/frame (200 per field), PAL can accommodate 576 lines/  
frame (288 per field). If scaling is not performed, portions of the  
original image will not appear in the television display.  
The second commonly-used technique is to output an odd and  
even field that are identical (Figure 10b). This ignores the data  
that naturally occurs in one of the fields. In this case the same  
one-pixel-high line mentioned above would either appear as a  
two-pixel-high line, (one pixel high in both the odd and even  
field) or not appear at all if it is in the data that is ignored by the  
controller. Which of these cases occurs is dependent on the  
placement of the line on the screen. This technique provides a  
stable (i.e., nonflickering) display for all applications, but small  
text can be difficult to read and lines in drawings (or spread-  
sheets) can disappear. As above, graphics and animation are not  
particularly affected although some resolution is lost.  
This line reduction can be performed by merely eliminating  
every Nth (6th line in converting 480 lines to NSTC or every  
25th line in converting 600 lines to PAL). This risks generation  
of jagged edges and jerky movement. It is best to combine the  
scaling with the interpolation/averaging technique discussed  
above to ensure that valuable data is not arbitrarily discarded in  
the scaling process. Like the flicker reduction technique men-  
tioned above, the line reduction must be accomplished prior to  
the AD723 encoding operation.  
There is a new generation of VGA controllers on the market  
specifically designed to utilize these techniques to provide a  
crisp and stable display for both text- and graphics-oriented  
applications. In addition, these chips rescale the output from the  
computer to fit correctly on the screen of a television. A list of  
known devices is available through Analog DevicesApplications  
group, but the most complete and current information will be  
available from the manufacturers of graphics controller ICs.  
There are methods to dramatically reduce the effect of flicker  
and maintain high resolution. The most common is to ensure  
that display data never exists solely in a single line. This can be  
accomplished by averaging/weighting the contents of successive/  
multiple noninterlaced lines prior to creating a true interlaced  
output (Figure 10c). In a sense, this provides an output that will  
–16–  
REV. 0  
AD723  
Synchronous vs. Asynchronous Operation  
as chroma information since the chroma processing circuit has  
no knowledge of where these signals originated. Therefore, the  
color that results from the luma signals in the chroma band is a  
false color. This effect is referred to as cross chrominance.  
The source of RGB video and synchronization used as an input  
to the AD723 in some systems is derived from the same clock  
signal as used for the AD723 subcarrier input (4FSC). These  
systems are said to be operating synchronously. In systems  
where two different clock sources are used for these signals, the  
operation is called asynchronous.  
The cross-chrominance effect is sometimes evident in white text  
on a black background as a moving rainbow pattern around the  
characters. The sharp transitions from black to white (and vice  
versa) that comprise the text dots contain frequency compo-  
nents across the whole video band, and those in the chroma  
band create cross chrominance. This is especially pronounced  
when the dot clock used to generate the characters is an integer  
multiple of the chroma subcarrier frequency.  
The AD723 supports both synchronous and asynchronous  
operation, but some minor differences might be noticed between  
them. These can be caused by some details of the internal cir-  
cuitry of the AD723.  
There is an attempt to process all of the video and synchroniza-  
tion signals totally asynchronous with respect to the subcarrier  
signal. This was achieved everywhere except for the sampled  
delay line used in the luminance channel to time-align the lumi-  
nance and chrominance. This delay line uses a signal at eight  
times the subcarrier frequency as its clock.  
Another common contributor to cross-chrominance effects is  
certain striped clothing patterns that are televised. At a specific  
amount of zoom, the spatial frequency of vertical stripe patterns  
will generate luma frequencies in the chroma band. These fre-  
quency components will ultimately be turned into color by the  
video monitor. Since the phase of these signals is not coherent  
with the subcarrier, the effect shows up as random colors. If the  
zoom of a TV camera is modified or there is motion of the striped  
pattern, the false colors can vary quite radically and produce an  
objectionable moving rainboweffect. Most TV-savvy people  
have learned to adapt by not wearing certain patterns when  
appearing on TV.  
The phasing between the delay line clock and the luminance  
signal (with inserted composite sync) will be constant during  
synchronous operation, while the phasing will demonstrate a  
periodic variation during asynchronous operation. The jitter of  
the asynchronous video output will be slightly greater due to  
these periodic phase variations.  
LUMA TRAP THEORY  
An excellent way to eliminate virtually all cross chrominance  
effects is to use S-video. Since the luma and chroma are carried  
on two separate circuits, there is no confusion as to which cir-  
cuit should process which signals. Unfortunately, not all TVs  
that exist today, and probably still not even half of those being  
sold, have a provision for S-video input.  
The composite video output of the AD723 can be improved for  
some types of images by incorporating a luma trap (or Y-Trap)  
in the encoder circuit. The basic configuration for such a circuit  
is a notch or band elimination filter that is centered at the  
subcarrier frequency. The luma trap is only functional for the  
composite video output of the AD723; it has no influence on  
the S-Video (or Y/C-Video) output.  
To ensure compatibility with the input capabilities of the majority  
of TVs in existence, composite video must be supplied. Many  
more TVs have a composite baseband video input port than  
have an S-video port to connect cameras and VCRs.  
The need for a luma trap arises from the method used by com-  
posite video to encode the color part (chrominance or chroma)  
of the video signal. This is performed by amplitude and phase  
modulation of a subcarrier. The saturation (or lack of dilution  
of a color with white) is represented in the subcarriers ampli-  
tude modulation, while the hue (or color thought of as the sections  
of a rainbow) information is contained in the subcarriers phase  
modulation. The modulated subcarrier occupies a bandwidth  
somewhat greater than 1 MHz, depending on the video standard.  
However, still the only common denominator for virtually all  
TVs is an RF input. This requires modulating the baseband  
video onto an RF carrier that is usually tuned to either Channel  
3 or 4 (for NTSC). Most video games that can afford only a  
single output use an RF interface because of its universality.  
Sound can also be carried on this channel.  
Since it is not practical to rely exclusively on S-video to improve  
the picture quality by eliminating cross chrominance, a luma  
trap can be used to minimize this effect for systems that use  
composite video. The luma trap notches out or trapsthe  
offending frequencies from the luma signal before it is added to  
the chroma. The cross chrominance that would be generated by  
these frequencies is thereby significantly attenuated.  
For a composite signal, the chroma is linearly added to the  
luminance (luma or brightness) plus sync signal to form a single  
composite signal with all of the picture information. Once this  
addition is performed, it is no longer possible to ascertain which  
component contributed which part of the composite signal.  
At the receiver, this single composite signal must be separated  
into its various parts to be properly processed. In particular, the  
chroma must be separated and then demodulated into its orthogo-  
nal components, U and V. Then, along with the luma signal, the  
U and V signals generate the RGB signals that control the three  
video guns in the monitor.  
The only sacrifice that results is that the luma response has a  
holein it at the chroma frequency. This will lower the luminance  
resolution of details whose spatial frequency causes frequency  
components in the chroma band. However, the attenuation of  
cross chrominance outweighs this in the picture quality. S-video  
will not just eliminate cross chrominance, but also will not have  
this notch in the luma response.  
A basic problem arises when the luma signal (which contains no  
color information) contains frequency components that fall  
within the chroma band. All signals in this band are processed  
REV. 0  
–17–  
AD723  
Implementing a Luma Trap  
Measuring the Luma Trap Frequency Response  
The frequency response of the luma trap can be measured in  
two different ways. The first involves using an RGB frequency  
sweep input pattern into the AD723 and observing the compos-  
ite output on a TV monitor, a TV waveform monitor or on an  
oscilloscope.  
The AD723 implementation of a luma trap uses an on-chip  
resistor along with an off-chip inductor and capacitor to create  
an RLC notch filter. The filter must be tuned to the center  
frequency of the video standard being output by the AD723,  
3.58 MHz for NTSC or 4.43 MHz for PAL.  
The circuit is shown in Figure 11. The 1.4 kseries resistor in  
the composite video luma path on the AD723 works against the  
impedance of the off-chip series LC to form a notch filter. The  
frequency of the filter is given by:  
On a TV monitor, the composite video display will look like  
vertical black and white lines that are coarsely spaced (low fre-  
quency) on the left side and progress to tightly spaced (high  
frequency) on the right side. Somewhere to the right of center,  
there will not be discernible stripes, but rather only a gray verti-  
cal area. This is the effect of the luma trap, which filters out  
luminance detail at a band of frequencies.  
1
fC  
=
2 π LC  
At the bottom of the display are markings at each megahertz  
that establish a scale of frequency vs. horizontal position. The  
location of the center of the gray area along the frequency  
marker scale indicates the range of frequencies that are being  
filtered out. The gray area should be about halfway between the  
3 MHz and 4 MHz markers for NTSC, and about halfway  
between the 4 MHz and 5 MHz markers for PAL.  
C
CHROMA  
375  
300⍀  
CSET  
A
B
14.318180MHz  
17.734475MHz  
4FSC  
CV  
A/B  
AD723  
375⍀  
300⍀  
When a horizontal line is viewed on an oscilloscope or video  
waveform monitor, the notch in the response will be apparent.  
The frequency will have to be interpolated from the location of  
the notch position along the H-line.  
CVSET  
Y
1.4k⍀  
375⍀  
300⍀  
YSET  
LUMA  
1.0  
STND  
YTRAP  
100  
L
C2  
9pF  
68H  
47k⍀  
0.5  
NTSC/PAL  
C1  
18pF  
50  
D1  
1N4148  
Figure 11. Luma Trap Circuit for NTSC and PAL Video  
0.0  
0
Dual-Standard Luma Trap  
For a filter that will work for both PAL and NTSC, a means is  
required to switch the tuning of the filter between the two  
subcarrier frequencies. The PAL standard requires a higher  
frequency than NTSC. A basic filter can be made that is tuned  
to the PAL subcarrier and a simple diode circuit can then be  
used to switch in an extra parallel capacitor that will lower the  
filters frequency for NTSC operation.  
50  
0.5  
0
10  
20  
30  
s  
40  
50  
60  
Figure 12. Luminance Sweep with Trap, CV Pin  
6
3
Figure 11 shows how the logic signal that drives STND (Pin 1)  
can also be used to drive the circuit that selects the tuning of  
the luma trap circuit. When the signal applied to STND is  
low (ground), the PAL mode is selected. This results in a bias  
of 0 V across D1, which is an Off condition. As a result, C2 is  
out of the filter circuit and only C1 tunes the notch filter to the  
PAL subcarrier frequency, 4.43 MHz.  
Y (LUMA)  
0
3  
6  
9  
C (COMP)  
12  
15  
18  
21  
24  
On the other hand, when STND is high (3 V), NTSC is selected  
and there is a forward bias across D1. This turns the diode on  
and adds C2 in parallel with C1. The notch filter is now tuned  
to the NTSC subcarrier frequency, 3.58 MHz.  
0.1  
1.0  
FREQUENCY MHz  
10.0  
Figure 13. Luminance Frequency Response with NTSC Trap  
–18–  
REV. 0  
AD723  
If a composite sync signal is already available, it can be input  
into HSYNC (Pin 15), while VSYNC (Pin 16) can be used to  
change the polarity. (In actuality, HSYNC and VSYNC are  
interchangeable since they are symmetric inputs to a two-  
input gate).  
SYNCHRONIZING SIGNALS  
The AD723 requires explicit horizontal and vertical synchroniz-  
ing signals for proper operation. This information cannot and  
should not be incorporated in any of the RGB signals. However,  
the synchronizing information can be provided as either separate  
horizontal (HSYNC) and vertical (VSYNC) signals or as a single  
composite sync (CSYNC) signal.  
If the composite sync input is mostly high and then low going  
for active HSYNC time (and inverted duty cycle during VSYNC),  
then it is already of the proper polarity. Pulling VSYNC high,  
while inputting the composite sync signal to HSYNC will pass  
this signal though the XNOR gate without inversion.  
Internally the AD723 requires a composite sync logic signal that  
is mostly high and goes low during horizontal sync time. The  
vertical interval will have an inverted duty cycle from this. This  
signal should occur at the output of an on-chip XNOR gate on  
the AD723 whose two inputs are HSYNC (Pin 15) and VSYNC  
(Pin 16). There are several options for meeting these conditions.  
On the other hand, if the composite sync signal is the opposite  
polarity as described above, pulling VSYNC low will cause the  
XNOR gate to invert the signal. This will make it the proper  
polarity for use inside the AD723. These logic conditions are  
illustrated in Figure 14.  
The first is to have separate signals for HSYNC and VSYNC.  
Each should be mostly low and then high-going during their  
respective time of assertion. This is the convention used by RGB  
monitors for most PCs. The proper composite sync signal will  
be produced by the on-chip XNOR gate when using these inputs.  
HSYNC  
VSYNC  
CSYNC  
Figure 14. Sync Logic Levels (Equalization and Serration Pulses Not Shown)  
REV. 0  
–19–  
AD723  
OUTLINE DIMENSIONS  
Dimensions shown in inches and (mm).  
(mm) are the controlling dimension.  
28-Lead TSSOP  
(RU-28)  
0.386 (9.80)  
0.378 (9.60)  
28  
15  
0.177 (4.50)  
0.169 (4.30)  
0.256 (6.50)  
0.246 (6.25)  
14  
1
PIN 1  
0.006 (0.15)  
0.002 (0.05)  
0.0433 (1.10)  
MAX  
8؇  
0؇  
0.0256 (0.65) 0.0118 (0.30)  
0.028 (0.70)  
0.020 (0.50)  
SEATING  
PLANE  
0.0079 (0.20)  
0.0035 (0.090)  
BSC  
0.0075 (0.19)  
–20–  
REV. 0  

相关型号:

AD723ARU-REEL

2.7 V to 5.5 V RGB-to-NTSC/PAL Encoder with Load Detect and Input Termination Switch
ADI

AD723ARU-REEL7

IC COLOR SIGNAL ENCODER, PDSO28, TSSOP-28, Color Signal Converter
ADI

AD723ARUZ

2.7 V to 5.5 V RGB-to-NTSC/PAL Encoder with Load Detect and Input Termination Switch
ADI

AD723ARUZ-REEL

2.7 V to 5.5 V RGB-to-NTSC/PAL Encoder with Load Detect and Input Termination Switch
ADI

AD724

RGB to NTSC/PAL Encoder
ADI

AD724-00

GMR Digital Sensor Evaluation Kit
RHOPOINT

AD724-EB

RGB to NTSC/PAL Encoder
ADI

AD7240AQ

12-Bit Digital-to-Analog Converter
ETC

AD7240BQ

12-Bit Digital-to-Analog Converter
ETC

AD7240JN

12-Bit Digital-to-Analog Converter
ETC

AD7240KN

12-Bit Digital-to-Analog Converter
ETC

AD7240SD

12-Bit Digital-to-Analog Converter
ETC