AD7450BRM [ADI]

Differential Input, 1MSPS, 12-Bit ADC in レSO-8 and S0-8; 差分输入, 1MSPS , 12位ADC,在レSO -8和S0-8
AD7450BRM
型号: AD7450BRM
厂家: ADI    ADI
描述:

Differential Input, 1MSPS, 12-Bit ADC in レSO-8 and S0-8
差分输入, 1MSPS , 12位ADC,在レSO -8和S0-8

转换器 模数转换器 光电二极管
文件: 总24页 (文件大小:428K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
PRELIMINARY TECHNICAL DATA  
Differential Input, 1MSPS,  
a
PreliminaryTechnicalData  
12-Bit ADC in µSO-8 and S0-8  
AD7450  
FEATURES  
F U NC T IO NAL B LO C K D IAG RAM  
Fast Throughput Rate: 1MSPS  
Specified for VDD of 3 V and 5 V  
Low Pow er at m ax Throughput Rate:  
3 m W typ at 833kSPS w ith 3 V Supplies  
8 m W typ at 1MSPS w ith 5 V Supplies  
Fully Differential Analog Input  
Wide Input Bandw idth:  
V
DD  
V
V
12-BIT SUCCESSIVE  
IN+  
APPROXIMATION  
ADC  
T/H  
70d B S INAD a t 300kHz In p u t Fre q u e n cy  
Flexible Pow er/ Serial Clock Speed Managem ent  
No Pipeline Delays  
IN-  
V
REF  
Hig h S p e e d S e ria l In t e rfa ce - S PITM/ QS PITM  
/
Micro Wire TM  
/ DS P Co m p a t ib le  
SCLK  
SDATA  
CS  
Po w e rd o w n Mo d e : 1µA m a x  
8 Pin µSOIC and SOIC Packages  
CONTROL  
LOGIC  
AD7450  
APPLICATIONS  
Transducer Interface  
Battery Pow ered System s  
Data Acquisition System s  
Portable Instrum entation  
Motor Control  
Com m unications  
GND  
G E NE R AL D E S C R IP T IO N  
T he AD7450 is a 12-bit, high speed, low power, succes-  
sive-approximation (SAR) analog-to-digital converter  
featuring a fully differential analog input. It operates from  
a single 3 V or 5 V power supply and features throughput  
rates up to 833kSPS or 1MSPS respectively.  
T he SAR architecture of this part ensures that there are  
no pipeline delays.  
T he AD7450 uses advanced design techniques to achieve  
very low power dissipation at high throughput rates.  
T his part contains a low-noise, wide bandwidth, differen-  
tial track and hold amplifier (T /H) which can handle  
input frequencies in excess of 1MHz with the -3dB point  
being 20MHz typically. T he reference voltage for the  
AD7450 is applied externally to the VREF pin and can be  
varied from 100 mV to 2.5 V depending on the power  
supply and to suit the application. T he value of the refer-  
ence voltage determines the common mode voltage range  
of the part. With this truly differential input structure and  
variable reference input, the user can select a variety of  
input ranges and bias points.  
P R O D U C T H IG H LIG H T S  
1.Operation with either 3 V or 5 V power supplies.  
2.H igh T hroughput with Low Power Consumption.  
With a 3V supply, the AD7450 offers 3mW typ power  
consumption for 833kSPS throughput.  
3.Fully D ifferential Analog Input.  
4.Flexible Power/Serial C lock Speed M anagement.  
T he conversion rate is determined by the serial clock,  
allowing the power to be reduced as the conversion time  
is reduced through the serial clock speed increase. T his  
part also features a shutdown mode to maximize power  
efficiency at lower throughput rates.  
T he conversion process and data acquisition are controlled  
using CS and the serial clock allowing the device to inter-  
face with Microprocessors or DSPs. T he input signals are  
sampled on the falling edge of CS and the conversion is  
also initiated at this point.  
5.Variable Voltage Reference Input.  
6.N o Pipeline D elay.  
7.Accurate control of the sampling instant via a CS input  
and once off conversion control.  
8. ENOB > 8 bits typ with 100mV Reference.  
MicroWire is a trademark of National Semiconductor Corporation.  
SPI and QSPI are trademarks of Motorola, Inc.  
REV. PrJ 27/02/02  
Inform ation furnished by Analog Devices is believed to be accurate and  
reliable. However, no responsibility is assum ed by Analog Devices for its  
use, nor for any infringem ents of patents or other rights of third parties  
which m ay result from its use. No license is granted by im plication or  
otherwise under any patent or patent rights of Analog Devices.  
One Technology Way, P.O. Box 9106, Norw ood, MA 02062-9106, U.S.A.  
Tel: 781/ 329-4700  
Fax: 781/ 326-8703  
w w w .analog.com  
© Analog Devices, Inc., 2002  
PRELIMINARY TECHNICAL DATA  
( V = 2.7V to 3.3V, fSCLK = 15MHz, fS = 833kHz, V = 1.25 V;  
DD  
REF  
1
V = 4.75V to 5.25V, fSCLK = 18MHz, fS = 1MHz, V = 2.5 V;  
DD  
REF  
AD7450-SPECIFICATIONS  
V
CM  
3 = V ; T = TMIN to T , unless otherwise noted.)  
REF  
A
MAX  
P ar am eter  
A Version1 B Version1  
Units  
Test Conditions/Com m ents  
D YN AM IC PERF O RM AN C E  
FIN = 300kH z Sine Wave,  
fSAMPLE= 833kSPS, 1MSPS  
Signal to (Noise + Distortion) Ratio 70  
(SIN AD )2  
70  
dB min  
T otal H armonic D istortion (T H D )2 -80  
-80  
-80  
dB max  
dB max  
Peak H armonic or Spurious Noise2  
Intermodulation D istortion (IM D )2  
Second Order T erms  
-80  
-78  
-78  
10  
50  
20  
-78  
-78  
10  
50  
20  
dB typ  
dB typ  
ns typ  
ps typ  
M H z typ  
M H z typ  
T hird Order T erms  
Aperture D elay3  
Aperture Jitter3  
Full Power Bandwidth3  
@ -3 dB  
@ -0.1 dB  
2.5  
T BD  
2.5  
T BD d B  
Common Mode Rejection Ratio  
(C M RR)2  
D C AC C U RAC Y  
Resolution  
12  
12  
Bits  
Integral N onlinearity (IN L)2  
D ifferential N onlinearity (D N L)2  
Zero Code Error2  
± 2  
± 1  
± 5  
± 5  
± 5  
± 1  
± 1  
± 5  
± 5  
± 5  
LSB max  
LSB max  
LSB max  
LSB max  
LSB max  
Guaranteed No Missed Codes to 12 Bits.  
Positive Gain Error2  
N egative Gain Error2  
AN ALO G IN PU T  
Full Scale Input Span  
Absolute Input Voltage  
VIN +  
4
VIN+ - VIN  
Volts  
2 x VREF  
-
3
VCM ± VREF/2  
Volts  
Volts  
VCM = VREF  
VCM = VREF  
3
VIN -  
VCM ± VREF/2  
D C Leakage Current  
Input Capacitance  
± 1  
20  
5
± 1  
20  
5
µA max  
pF typ  
pF typ  
When in T rack  
When in Hold  
REF EREN C E IN PU T  
VREF Input Voltage  
2.55  
2.5  
Volts  
Volts  
5 V supply (±1% tolerance for specified  
performance)  
3 V supply (±1% tolerance for specified  
performance)  
1.256  
1.25  
D C Leakage Current  
VREF Input Capacitance  
± 1  
15  
± 1  
15  
µA max  
pF typ  
LO G IC IN PU T S  
Input High Voltage, VINH  
Input Low Voltage, VINL  
Input Current, IIN  
2.4  
0.8  
± 1  
10  
2.4  
0.8  
± 1  
10  
V min  
V max  
µA max  
pF max  
T ypically 10 nA, VIN = 0 V or VDD  
7
Input Capacitance, CIN  
LO G IC O U T P U T S  
Output High Voltage, VOH  
Output Low Voltage, VOL  
Floating-State Leakage C urrent  
Floating-State Output Capacitance7  
Output C oding  
2.8  
0.4  
± 10  
10  
2.8  
0.4  
± 10  
10  
V min  
ISOURCE = 200µA  
ISINK =200µA  
V max  
µA max  
pF max  
T wo’s C omplement  
C O N VERSIO N RAT E  
Conversion T ime  
16  
16  
SC LK cycles 888ns with an 18MHz SCLK  
1.07µs with a 15MHz SCLK  
T rack/H old Acquisition T ime8  
T hroughput Rate9  
275  
1
833  
275  
1
833  
ns max  
M SPS max @ VDD = 5V  
kSPS max @ VDD = 3V  
Sine Wave input  
–2 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
P a r a m eter  
A Ver sion1 B Ver sion1  
Units  
Test Conditions/Com m ents  
P O WER REQ U IREM EN T S  
VD D  
3/5  
1
3/5  
1
Vm in /m ax Range: 3 V ± 10%; 5 V ± 5%  
8 , 1 0  
ID D  
N ormal M ode(Static)  
mA typ  
VDD =3 V/5 V. SCLK On or Off  
N ormal M ode (Operational)  
2.6  
2
1
2.6  
2
1
mA max  
mA max  
µA max  
VDD = 5 V. fSAMPLE=1MSPS  
VDD = 3 V. fSAMPLE=833kSPS  
SCLK On or Off  
Full Power-D own M ode  
Power D issipation  
N ormal M ode (Operational)  
13  
6
5
13  
6
5
mW max  
mW max  
µW max  
µW max  
VDD =5 V. fSAMPLE=1MSPS  
VDD =3 V. fSAMPLE=833kSPS  
VDD =5 V. SCLK On or Off  
VDD =3 V. SCLK On or Off  
Full Power-D own  
3
3
N O T E S  
1T emperature ranges as follows: A,  
2See ‘T erm inology’ section.  
B Versions: –40°C to + 85°C .  
3C ommon M ode Voltage. T he input signal can be centered on any choice of dc C ommon M ode Voltage as long as this value is in the range  
specified in Figure 8.  
4Because the input span of VIN+ and VIN- are both VREF  
,
and they are 180° out of phase, the differential voltage is 2 x VREF  
.
5T he reference is functional from 100mV and for 5V supplies it can range up to T BD V (see ‘Reference Section’).  
6T he reference is functional from 100mV and for 3V supplies it can range up to 2.2V (see ‘Reference Section’).  
7Sample tested  
@
+ 25°C to ensure compliance.  
8See P O WE R VE RSU S T H RO U G H P U T RAT E section .  
8T C ON VERT  
T Q U IET (See ‘Serial Interface Section’)  
10M easured with  
midscale D C input.  
+
a
Specifications subject to change without notice.  
( V = 2.7V to 3.3V, fSCLK = 15MHz, fS = 833kHz, V = 1.25 V;  
DD  
REF  
AD7450 -TIMINGSPECIFICATIONS1,2  
V = 4.75V to 5.25V, fSCLK = 18MHz, fS = 1MHz, V = 2.5 V;  
DD  
REF  
V
CM  
3 = V ; T = TMIN to T , unless otherwise noted.)  
REF  
A
MAX  
Lim it at T MIN, TMAX  
P ar am eter  
+3V  
+5V  
Units  
D escription  
4
fSC LK  
10  
10  
kH z min  
15  
18  
M H z max  
tCONVERT  
tQUIET  
16 x tSCLK  
1.07  
50  
16 x tSCLK  
0.88  
50  
tSCLK = 1/fSCLK  
SCLK = 15M H z, 18M H z  
Minimum Quiet T ime between the End of a Serial Read and the  
Next Falling Edge of CS  
µs max  
ns min  
t1  
t2  
t3  
t4  
t5  
t6  
10  
10  
20  
40  
0.4 tSCLK  
0.4 tSCLK  
10  
10  
45  
10  
10  
20  
40  
0.4 tSCLK  
0.4 tSCLK  
10  
10  
45  
ns min  
ns min  
ns max  
ns max  
ns min  
ns min  
ns min  
ns min  
ns max  
µs max  
M inimum CS Pulsewidth  
CS falling Edge to SCLK Falling Edge Setup T ime  
Delay from CS Falling Edge Until SDAT A 3-State Disabled  
Data Access T ime After SCLK Falling Edge  
SCLK H igh Pulse Width  
5
5
SCLK Low Pulse Width  
t76  
SCLK Edge to Data Valid Hold T ime  
SCLK Falling Edge to SDAT A 3-State Enabled  
SCLK Falling Edge to SDAT A 3-State Enabled  
Power-Up T ime from Full Power-D own  
t8  
7
tP O WE R-U P  
T BD  
T BD  
NOTES  
1Sample tested at +25°C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of VDD) and timed from a voltage level of 1.6 Volts.  
2See Figure  
1 and the “Serial Interface” section.  
3C om m on M od e Voltage.  
4M ark/Space ratio for the SC LK input is 40/60 to 60/40.  
5Measured with the load circuit of Figure 2 and defined as the time required for the output to cross 0.8 V or 2.4 V with VDD  
= 5 V and time for  
an output to cross 0.4 V or 2.0 V for VDD  
= 3 V.  
6t8 is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 2. T he measured num-  
ber is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. T his means that the time, t8, quoted in the  
timing characteristics is the true bus relinquish time of the part and is independent of the bus loading.  
7
See ‘Power-up T im e’ Section.  
Specifications subject to change without notice.  
–3 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
t
1
CS  
t
CONVERT  
t
t
2
5
B
SCLK  
1
2
3
4
5
13  
14  
15  
16  
t
t
6
7
t
8
t
t
QUIET  
4
t
3
0
0
0
0
DB11  
DB10  
DB1  
DB0  
DB2  
SDATA  
3-STATE  
4 LEADING ZERO’S  
Figure 1. Serial Interface Tim ing Diagram  
NOTES  
AB SO LUT E M AXIM UM RAT ING S1  
1Stressesabove those listed under “Absolute Maximum Ratings” maycause permanent  
damage to the device. Thisisa stressratingonlyand functionaloperation ofthe device  
at these or any other conditions above those listed in the operational sections of this  
specification is not implied. Exposure to absolute maximum rating conditions for  
extended periods mayaffect device reliability.  
(TA = +25°C unless otherwise noted)  
VDD to GND . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +7 V  
VIN+ to GND . . . . . . . . . . . . . . . . . 0.3 V to VDD + 0.3 V  
VIN- to GND . . . . . . . . . . . . . . . . . 0.3 V to VDD + 0.3 V  
Digital Input Voltage to GND . . . -0.3 V to VDD + 0.3 V  
Digital Output Voltage to GND . . -0.3 V to VDD + 0.3 V  
VREF to GND . . . . . . . . . . . . . . . . . . . -0.3 V to VDD +0.3 V  
Input Current to Any Pin Except Supplies2 . . . . ± 10m A  
Operating T emperature Range  
2T ransient currents of up to 100 mA will not cause SC R latch up.  
I
OL  
200µA  
Commercial (A, B Version) . . . . . . . . . -40oC to +85oC  
Storage T emperature Range . . . . . . . . . -65oC to +150oC  
Junction T emperature . . . . . . . . . . . . . . . . . . . . . . . + 150oC  
SOIC , µSOIC Package, Power D issipation . . . . 450m W  
TO  
OUTPUT  
PIN  
+1.6V  
C
L
T hermal Impedance . . . . . . . . . . 157°C /W (SOIC )  
205.9°C/W (µSOIC)  
JA  
50 pF  
T hermal Impedance . . . . . . . . . . . 56°C/W (SOIC)  
43.74°C/W (µSOIC)  
JC  
200µA  
I
OH  
Lead T emperature, Soldering  
Vapor Phase (60 secs) . . . . . . . . . . . . . . . . . . . + 215oC  
Infared (15 secs) . . . . . . . . . . . . . . . . . . . . . . . + 220oC  
E S D . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . T BD  
Figure 2. Load Circuit for Digital Output Tim ing Specifications  
O R D E R ING G U ID E  
Linearity  
P ackage  
Error (LSB)1 O ption4  
Model  
Range  
Branding Inform ation  
AD 7450AR  
AD 7450ARM  
AD 7450BR  
-40°C to +85°C  
-40°C to +85°C  
-40°C to +85°C  
-40°C to +85°C  
Evaluation Board  
C ontroller Board  
± 2 LSB  
± 2 LSB  
± 1 LSB  
± 1 LSB  
SO -8  
RM -8  
SO -8  
RM -8  
AD 7450AR  
C P A  
AD 7450BR  
C P B  
AD 7450BRM  
EVAL-AD 7450C B2  
EVAL-C O N T RO L BRD 23  
NOTES  
1Linearityerror here refers to IntegralLinearityError.  
2T his can be used as a stand-alone evaluation board or in conjunction with the EVALUAT ION BOARD CONT ROLLER for evaluation/demonstration purposes.  
3EVALU AT ION BOARD C ON T ROLLER. T his board is  
evaluation boards ending in the C B designators.  
4S0 = SOIC; RM = µSOIC  
a complete unit allowing a PC to control and communicate with all Analog D evices  
C A U T I O N  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily  
accumulate on the human body and test equipment and can discharge without detection. Although  
the AD7450 features proprietary ESD protection circuitry, permanent damage may occur on devices  
subjected to high-energyelectrostatic discharges. T herefore, proper ESD precautions are recommended  
to avoid performance degradation or loss of functionality.  
WARNING!  
ESD SENSITIVE DEVICE  
–4 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
P IN F U NC T IO N D E SC R IP T IO N  
P in No. P in Mnem onic  
Function  
1
VREF  
Reference Input for the AD7450. An external reference must be applied to this input. For a  
5 V power supply, the reference is 2.5 V (±1%) and for a 3 V power supply, the reference is  
1.25 V (±1%) for specified performance. T his pin should be decoupled to GND with a  
capacitor of at least 0.1µF. See the Reference Section’ for more details.  
2
3
4
VIN +  
VIN -  
Positive T erminal for Differential Analog Input.  
Negative T erminal for Differential Analog Input.  
G N D  
Analog Ground. Ground reference point for all circuitry on the AD7450. All analog input  
signals and any external reference signal should be referred to this GND voltage.  
5
6
CS  
Chip Select. Active low logic input. T his input provides the dual function of initiating a  
conversion on the AD7450 and framing the serial data transfer.  
SD AT A  
Serial Data. Logic Output. T he conversion result from the AD7450 is provided on this  
output as a serial data stream. T he bits are clocked out on the falling edge of the SCLK  
input. T he data stream consists of four leading zeros followed by the 12 bits of conversion  
data which are provided MSB first. T he output coding is two’s complement.  
7
8
SC L K  
VD D  
Serial Clock. Logic input. SCLK provides the serial clock for accessing data from the part.  
T his clock input is also used as the clock source for the AD7450's conversion process.  
Power Supply Input. VDD is 3 V (±10%) or 5 V (±5%). T his supply should be decoupled to  
GND with a 0.1µF Capacitor and a 10µF T antalum Capacitor.  
P IN C O NFIGURATIO N SO IC and µSO IC  
V
V
REF  
1
2
3
4
8
7
6
5
DD  
AD7450  
TOP VIEW  
(Not to Scale)  
V
IN+  
SCLK  
SDATA  
CS  
V
IN-  
GND  
–5 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
Ap er tu r e D ela y  
T E R M I N O L O G Y  
T his is the amount of time from the leading edge of the  
sampling clock until the ADC actually takes the sample.  
Signal to (Noise + D istor tion) Ratio  
T his is the measured ratio of signal to (noise + distortion)  
at the output of the ADC. T he signal is the rms amplitude  
of the fundamental. Noise is the sum of all  
Ap er tu r e Jitter  
T his is the sample to sample variation in the effective  
point in time at which the actual sample is taken.  
nonfundamental signals up to half the sampling frequency  
(fS/2), excluding dc. T he ratio is dependent on the number  
of quantization levels in the digitization process; the more  
levels, the smaller the quantization noise. T he theoretical  
signal to (noise + distortion) ratio for an ideal N-bit con-  
verter with a sine wave input is given by:  
F u ll P ower Ban dwidth  
T he full power bandwidth of an ADC is that input fre-  
quency at which the amplitude of the reconstructed  
fundamental is reduced by 0.1dB or 3dB for a full scale  
input.  
C om m on Mode Rejection Ratio (C MRR)  
T he Common Mode Rejection Ratio is defined as the  
ratio of the power in the ADC output at full-scale fre-  
quency, f, to the power of a 200mV p-p sine wave applied  
to the Common Mode Voltage of VIN+ and VIN- of fre-  
quency fs:  
Signal to (Noise + Distortion) = (6.02 N + 1.76) dB  
T hus for a 12-bit converter, this is 74 dB.  
T ota l H a r m on ic D istor tion  
T otal harmonic distortion (T HD) is the ratio of the rms  
sum of harmonics to the fundamental. For the AD7450, it  
is defined as:  
CMRR ( dB) = 10log( Pf/Pfs)  
Pf is the power at the frequncy f in the ADC output; Pfs is  
the power at frequency fs in the ADC output.  
2
2
2
4
2
2
V2  
V
V
V
V
+
6
+
+
+
3
5
THD (d B ) 20 lo g  
=
In tegr a l Non lin ea r ity (INL)  
V1  
T his is the maximum deviation from a straight line pass-  
ing through the endpoints of the ADC transfer function.  
where V1 is the rms amplitude of the fundamental and V2,  
V3, V4, V5 and V6 are the rms amplitudes of the second to  
the sixth harmonics.  
D iffer en tia l Non lin ea r ity (D NL)  
T his is the difference between the measured and the ideal 1  
LSB change between any two adjacent codes in the ADC.  
P eak H ar m onic or Spur ious Noise  
Peak harmonic or spurious noise is defined as the ratio of  
the rms value of the next largest component in the ADC  
output spectrum (up to fS/2 and excluding dc) to the rms  
value of the fundamental. Normally, the value of this  
specification is determined by the largest harmonic in the  
spectrum, but for ADCs where the harmonics are buried  
in the noise floor, it will be a noise peak.  
Zer o C ode E r r or  
T his is the deviation of the midscale code transition (111...111  
to 000...000) from the ideal VIN+-VIN (i.e., 0LSB).  
-
P ositive Gain E r r or  
T his is the deviation of the last code transition (011...110 to  
011...111) from the ideal VIN+-VIN- (i.e., +VREF - 1LSB), after  
the Zero Code Error has been adjusted out.  
In t er m od u la t ion D ist or t ion  
With inputs consisting of sine waves at two frequencies, fa  
and fb, any active device with nonlinearities will create  
distortion products at sum and difference frequencies of  
mfa ± nfb where m, n = 0, 1, 2, 3, etc. Intermodulation  
distortion terms are those for which neither m nor n are  
equal to zero. For example, the second order terms in-  
clude (fa + fb) and (fa – fb), while the third order terms  
include (2fa + fb), (2fa – fb), (fa + 2fb) and (fa – 2fb).  
Nega tive G a in E r r or  
T his is the deviation of the first code transition (100...000 to  
100...001) from the ideal VIN+-VIN - (i.e., -VREF + 1LSB), after  
the Zero Code Error has been adjusted out.  
T r a ck/H old Acqu isition T im e  
T he track/hold amplifier returns into track mode on the  
13th SCLK rising edge (see the “Serial Interface Sec-  
tion”). T he track/hold acquisition time is the minimum  
time required for the track and hold amplifier to remain in  
track mode for its output to reach and settle to within 0.5  
LSB of the applied input signal.  
T he AD7450 is tested using the CCIF standard where two  
input frequencies near the top end of the input bandwidth  
are used. In this case, the second order terms are usually  
distanced in frequency from the original sine waves while  
the third order terms are usually at a frequency close to  
the input frequencies. As a result, the second and third  
order terms are specified separately. T he calculation of the  
intermodulation distortion is as per the T H D specification  
where it is the ratio of the rms sum of the individual dis-  
tortion products to the rms amplitude of the sum of the  
fundamentals expressed in dBs.  
P ower Supply Rejection (P SR)  
T he power supply rejection ratio is defined as the ratio of  
the power in the ADC output at full-scale frequency, f, to  
the power of a 200mV p-p sine wave applied to the ADC  
VDD supply of frequency fs.  
PSRR (dB) = 10 log (Pf/Pfs)  
Pf is the power at frequency f in the ADC output; Pfs is  
the power at frequency fs in the ADC output.  
–6 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
P E R F O R M ANC E C U R VE S  
T PC 3 shows the signal-to-(noise+distortion) ratio  
T PC 1 and T PC 2 show the typical FFT plots for the  
AD7450 with VDD of 5V and 3V, 1MHz and 833kHz sam-  
pling frequency respectively and an input frequency of  
300kH z.  
performance versus the analog input frequency for  
various supply voltages while sampling at 1MSPS  
(VDD = 5V±5%) and 833kSPS (VDD = 3V±10%).  
0
0
0
0
8192 POINT FFT  
FSAMPLE = 1MSPS  
FIN = 300kHz  
SINAD = 71.7dB  
THD = -82.8dB  
-20  
SFDR = -85.3dB  
-40  
-60  
-80  
-100  
-120  
0
0
0
0
0
0
0
TITLE  
0
50  
100  
150  
200  
250  
300  
350  
400  
450  
500  
FREQUENCY (kHz)  
TPC 1. AD7450 Dynam ic Perform ance at 1MSPS  
with VDD =5V  
TPC 3. SINAD vs Analog Input Frequency  
for Various Supply Voltages TBD  
T PC 4 shows the power supply rejection ratio versus  
supply ripple frequency for the AD7450. Here, a  
200mV p-p sine wave is coupled onto the VDD supply.  
A 10nF decoupling capacitor was used on the supply  
0
8192 POINT FFT  
f
f
SAMPLE = 833ksps  
IN = 300kHz  
-20  
-40  
and a 1µF decoupling capacitor was used on VREF  
.
SINAD = 70.2dB  
THD = -86dB  
SFDR = -87.1dB  
0
-60  
-80  
-100  
-120  
0
0
50  
100  
150  
200  
250  
300  
350  
FREQUENCY (kHz)  
TPC 2. AD7450 Dynam ic Perform ance at 833ksps with  
DD = 3V  
0
V
0
0
0
0
0
0
0
TITLE  
TPC 4. Power Supply Rejection (see Term inology Sec-  
tion) vs. Supply Ripple Frequency at 5V and 3V TBD  
–7 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
T PC 7 and T PC 8 show typical INL plots for the  
AD7450 with VDD of 5V and 3V, 1MHz and 833kHz  
sampling frequency respectively and an input frequency of  
300kH z.  
T PC 5 and T PC 6 show typical DNL plots for the  
AD7450 with VDD of 5V and 3V, 1MHz and 833kHz  
sampling frequency respectively and an input frequency of  
300kH z.  
1
0.8  
0.6  
0.4  
0.2  
0
1
0.8  
0.6  
0.4  
0.2  
0
-0.2  
-0.4  
-0.6  
-0.8  
-1  
-0.2  
-0.4  
-0.6  
-0.8  
-1  
0
1024  
2048  
3072  
4096  
0
1024  
2048  
3072  
4096  
CODE  
CODE  
TPC 5 Typical Differential Nonlinearity (DNL) VDD = 5V  
TPC 7 Typical Integral Nonlinearity (INL) VDD = 5V  
1
0.8  
0.6  
0.4  
0.2  
0
1
0.8  
0.6  
0.4  
0.2  
0
-0.2  
-0.4  
-0.6  
-0.8  
-1  
-0.2  
-0.4  
-0.6  
-0.8  
-1  
0
1024  
2048  
3072  
4096  
0
1024  
2048  
3072  
4096  
CODE  
CODE  
TPC 6 Typical Differential Nonlinearity (DNL) VDD = 3V  
TPC 8 Typical Integral Nonlinearity (INL) VDD = 3V  
–8 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
T PC 11 and T PC 12 show the change in INL versus VREF  
for VDD of 5V and 3.3V respectively.  
T PC 9 and T PC 10 show the change in DNL versus VREF  
for VDD of 5V and 3.3V respectively.  
1.5  
1
1
Positive DNL  
Positive INL  
0.5  
0
0.5  
0
-0.5  
-0.5  
Negative DNL  
-1  
Negative INL  
-1  
-1.5  
0
0.5  
1
1.5  
2
2.5  
0
0.5  
1
1.5  
2
2.5  
VREF  
VREF  
TPC 9.Change in DNL vs Reference Voltage VDD = 5V  
TPC 11. Change in INL vs Reference Voltage VDD = 5V  
1.5  
2
1
Positive DNL  
1.5  
1
0.5  
0
Positive INL  
0.5  
0
-0.5  
-0.5  
Negative DNL  
-1  
Negative INL  
-1  
-1.5  
0
0.6  
1.2  
1.8  
2.4  
0
0.6  
1.2  
1.8  
2.4  
VREF  
VREF  
TPC 12. Change in INL vs Reference Voltage VDD = 3.3V*  
TPC 10. Change in DNL vs Reference Voltage VDD = 3.3V*  
*See ‘Reference Section  
–9 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
T PC 13 shows the change in Zero Code Error versus the  
Reference Voltage for VDD = 5V and 3.3V.  
T PC 15 shows a histogram plot for 10000 conversions of  
a dc input for VDD of 3V. As in T PC 14, both inputs are  
set to VREF. Both plots indicate good noise performance as  
the majority of codes appear in one output bin.  
1
VDD = 5 V  
Fs = 1MSPS  
0
-1  
-2  
-3  
-4  
-5  
-6  
-7  
-8  
-9  
10000  
9839 Codes  
9000  
VDD = 3.3 V  
Fs = 833kSPS  
8000  
7000  
6000  
5000  
4000  
3000  
2000  
1000  
0.25  
0.75  
1.25  
1.75  
2.25  
2.5  
VREF  
71 Codes  
90 Codes  
0
2044  
2045  
2046  
2047  
2048  
2049  
CODE  
TPC 13. Change in Zero Code Error vs Reference Voltage  
VDD = 5V and 3.3 V*  
TPC 15. Histogram of 10000 conversions of a DC Input with  
DD = 3V  
V
T PC 14 shows a histogram plot for 10000 conversions of  
a dc input using the AD7450 with VDD = 5V. Both ana-  
log inputs were set to VREF, which is the center of the  
code transition.  
T PC 16 shows the Effective Number of Bits (ENOB)  
versus the Reference Voltage for VDD 5V and 3.3V. Note  
that the AD7450 has an ENOB of greater than 8-bits typi-  
cally when VREF = 100mV.  
12  
10000  
10000 Codes  
VDD = 5V  
9000  
8000  
7000  
6000  
5000  
4000  
3000  
2000  
1000  
0
Fs = 1MSPS  
11  
10  
9
8
VDD = 3.3V  
Fs = 833kSPS  
7
6
2044  
2045  
2046  
2047  
2048  
2049  
0
0.5  
1
1.5  
2
2.5  
CODE  
VREF  
TPC 14. Histogram of 10000 conversions of a DC Input with  
VDD = 5V  
TPC 16. Change in ENOB vs Reference Voltage  
VDD = 5V and 3.3 V*  
*See Reference Section.  
–1 0 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
T PC 17 shows the Common Mode Rejection Ratio versus  
supply ripple frequency for the AD7450 for both VDD  
5V and 3 V. Here a 200mV p-p sine wave is coupled onto  
figure 3 (acquisition phase), SW3 is closed and SW1 and  
SW2 are in position A, the comparator is held in a bal-  
anced condition and the sampling capacitor arrays acquire  
the differential signal on the input.  
=
the Common Mode Voltage of VIN+ and VIN-  
.
CAPACITIVE  
DAC  
90  
VDD = 5 V  
80  
70  
60  
50  
40  
30  
20  
10  
0
COMPARATOR  
C
s
B
A
VDD = 3 V  
V
IN+  
CONTROL  
LOGIC  
SW1  
SW2  
SW3  
A
B
V
IN-  
C
s
V
REF  
CAPACITIVE  
DAC  
Figure 3. ADC Acquisition Phase  
10  
100  
1000  
10000  
When the ADC starts a conversion (figure 4), SW3 will  
open and SW1 and SW2 will move to position B, causing  
the comparator to become unbalanced. Both inputs are  
disconnected once the conversion begins. T he Control  
Logic and the charge redistribution DACs are used to add  
and subtract fixed amounts of charge from the sampling  
capacitor arrays to bring the comparator back into a bal-  
anced condition. When the comparator is rebalanced, the  
conversion is complete. T he Control Logic generates the  
ADCs output code. T he output impedances of the  
sources driving the VIN+ and the VIN- pins must be  
matched otherwise the two inputs will have different set-  
tling times, resulting in errors.  
Frequency (kHz)  
TPC 17. CMRR versus Frequency for VDD = 5V and 3 V  
C IR C U IT INF O R M AT IO N  
T he AD7450 is a fast, low power, single supply, 12-bit  
successive approximation analog-to-digital converter  
(ADC). It can operate with a 5 V and 3V power supply  
and is capable of throughput rates up to 1MSPS and  
833kSPS when supplied with a 18MHz or 15MHz clock  
respectively. T his part requires an external reference to be  
applied to the VREF pin, with the value of the reference  
chosen depending on the power supply and to suit the  
application.  
CAPACITIVE  
DAC  
When operated with a 5 V supply, the maximum reference  
that can be applied to the part is 2.5 V and when operated  
with a 3 V supply, the maximum reference that can be  
applied to the part is 2.2 V. (See ‘Reference Section’).  
COMPARATOR  
C
s
B
A
V
IN+  
SW1  
SW2  
CONTROL  
LOGIC  
SW3  
A
B
V
IN-  
T he AD7450 has an on-chip differential track and hold  
amplifier, a successive approximation (SAR) ADC and a  
serial interface, housed in either an 8-lead SOIC or  
µSOIC package. T he serial clock input accesses data  
from the part and also provides the clock source for the  
successive-approximation ADC. T he AD7450 features a  
power-down option for reduced power consumption be-  
tween conversions. T he power-down feature is  
C
s
V
REF  
CAPACITIVE  
DAC  
Figure 4. ADC Conversion Phase  
AD C T RANSF E R F U NC T IO N  
implemented across the standard serial interface as de-  
scribed in the ‘Modes of Operation’ section.  
T he output coding for the AD7450 is two’s complement.  
T he designed code transitions occur at successive LSB  
values (i.e. 1LSB, 2LSBs, etc.) and the LSB size is  
2xVREF/4096. T he ideal transfer characteristic of the  
AD7450 is shown in figure 5.  
C O NVE R T E R O P E R AT IO N  
T he AD7450 is a successive approximation ADC based  
around two capacitive DACs. Figures 3 and 4 show sim-  
plified schematics of the ADC in Acquisition and  
Conversion phase respectively. T he ADC comprises of  
Control Logic, a SAR and two capacitive DACs.  
In  
–1 1 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
T H E ANALO G INP UT  
1LSB = 2xV  
/4096  
REF  
T he analog input of the AD7450 is fully differential. Dif-  
ferential signals have a number of benefits over single  
ended signals including noise immunity based on the  
device’s common mode rejection, improvements in distor-  
tion performance, doubling of the device’s available  
dynamic range and flexibility in input ranges and bias  
points.  
011...111  
011...110  
000...001  
000...000  
111...111  
Figure 7 defines the fully differential analog input of the  
AD 7450.  
100...010  
100...001  
100...000  
V
REF  
P-to-P  
V
V
+V  
- 1LSB  
-V  
+ 1LSB  
IN+  
0LSB  
REF  
REF  
AD7450  
ANALOG INPUT  
(V - V  
V
REF  
P-to-P  
)
IN+ IN-  
IN-  
COMMON  
MODE  
VOLTAGE  
Figure 5. AD7450 Ideal Transfer Characteristic  
T YP IC AL C O NNE C T IO N D IAG R AM  
Figure 7. Differential Input Definition  
Figure 6 shows a typical connection diagram for the  
AD7450 for both 5 V and 3 V supplies. In this setup the  
GND pin is connected to the analog ground plane of the  
system. T he VREF pin is connected to either a 2.5 V or a  
1.25 V decoupled reference source depending on the  
power supply, to set up the analog input range. T he com-  
mon mode voltage has to be set up externally and is the  
value that the two inputs are centered on. For more details  
on driving the differential inputs and setting up the com-  
mon mode, see the Driving Differential Inputs’ section.  
T he conversion result for the ADC is output in a 16-bit  
word consisting of four leading zeros followed by the  
MSB of the 12-bit result. For applications where power  
consumption is of concern, the power-down mode should  
be used between conversions or bursts of several conver-  
sions to improve power performance. See ‘Modes of  
Operation’ section.  
T he amplitude of the differential signal is the difference  
between the signals applied to the VIN+ and VIN- pins (i.e.  
VIN+ - VIN-).  
VIN+ and VIN- are simultaneously driven by  
two signals each of amplitude VREF that are 180° out of  
phase. T he amplitude of the differential signal is therefore  
-VREF to +VREF peak-to-peak (i.e. 2 x VREF). T his is re-  
gardless of the common mode (CM). T he common mode  
is the average of the two signals, i.e. (VIN+ + VIN-)/2 and  
is therefore the voltage that the two inputs are centered on.  
T his results in the span of each input being CM ± VREF/2.  
T his voltage has to be set up externally and its range var-  
ies with VREF  
.
As the value of VREF increases, the  
common mode range decreases. When driving the inputs  
with an amplfier, the actual common mode range will be  
determined by the amplifier’s output voltage swing.  
Figure 8 shows how the common mode range varies with  
VREF for a 5 V power supply and figure 9 shows an ex-  
ample of the common mode range when using the  
AD8138 differential amplifer to drive the analog inputs.  
T he common mode must be in this range to guarantee the  
specifications. With a 3V power supply, the Common  
Mode range is T BD.  
+3V/+5V  
SUPPLY  
0.1µF  
10µF  
SERIAL  
INTERFACE  
V
DD  
V
REF  
SCLK  
CM*  
CM*  
V
IN+  
P-to-P  
µC/µP  
SDATA  
CS  
AD7450  
For ease of use, the common mode can be set up to be  
equal to VREF, resulting in the differential signal being  
V
REF  
V
IN-  
±VREF centered on VREF  
.
When a conversion takes place,  
P-to-P  
GND  
the common mode is rejected resulting in a virtually noise  
free signal of amplitude -VREF to +VREF corresponding to  
he digital codes of 0 to 4095.  
V
REF  
1.25V/2.5V  
VREF  
0.1µF  
* CM - COMMON MODE VOLTAGE  
Figure 6. Typical Connection Diagram  
–1 2 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
0
Reference = 0.625 V (V  
max/4)  
REF  
0.625 V peak to peak  
Common Mode (CM)  
CM  
= 0.275 V  
min  
max  
CM  
= 3.8 V  
Reference = 1.25 V (V  
max/2)  
REF  
0
1.25 V peak to peak  
Common Mode (CM)  
CM  
= 0.85 V  
min  
max  
CM  
= 3.55 V  
Reference = 2.5 V (V  
max)  
REF  
2.5 V peak to peak  
Common Mode (CM)  
0
0
0
0
0
0
0
0
CM  
= 2 V  
min  
TITLE  
CM  
= 3 V  
max  
Figure 8. Input Com m on Mode Range (CM) versus VREF  
(Vdd = 5V and VREF (m ax) = 2.5V)  
Figure 10. Exam ples of the Analog Inputs to VIN+ and VIN-  
for Different Values of VREF for VDD = 5 V.  
5
4
3
An a log In p u t Str u ctu r e  
Figure 11 shows the equivalent circuit of the analog input  
structure of the AD7450. T he four diodes provide ESD  
protection for the analog inputs. Care must be taken to  
ensure that the analog input signals never exceed the sup-  
ply rails by more than 200mV. T his will cause these  
diodes to become forward biased and start conducting into  
the substrate. T hese diodes can conduct up to 10mA with-  
out causing irreversible damage to the part.  
2.8  
2
1
0.9  
T he capacitors C1, in figure 11 are typically 4pF and can  
primarily be attributed to pin capacitance.  
T he resistors  
0
are lumped components made up of the on-resistance of  
the switches. T he value of these resistors is typically about  
100. T he capacitors, C2, are the ADC’s sampling ca-  
pacitors and have a capacitance of 16pF typically.  
-1  
0.75  
1
1.25  
1.5  
1.75  
2
2.25  
2.5  
VREF  
For ac applications, removing high frequency components  
from the analog input signal is recommended by the use of  
an RC low-pass filter on the relevant analog input pins.  
In applications where harmonic distortion and signal to  
noise ratio are critical, the analog input should be driven  
from a low impedance source. Large source impedances  
will significantly affect the ac performance of the ADC.  
T his may necessitate the use of an input buffer amplifier.  
T he choice of the opamp will be a function of the particu-  
lar application.  
Figure 9. Input Com m on Mode Range versus VREF  
(Vdd = 5V and VREF (m ax) = 2.5V) when Driving VIN+ and VIN-  
with the AD8138 Differential Am plifier  
Figure 10 shows examples of the inputs to VIN+ and VIN-  
for different values of VREF for VDD = 5 V. It also gives  
the maximum and minimum common mode voltages for  
each reference value according to figure 8.  
–1 3 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
0
V
DD  
D
C2  
R1  
V
IN+  
C1  
D
0
V
DD  
D
C2  
R1  
V
IN-  
C1  
D
0
0
0
0
0
0
0
0
TITLE  
Figure 13.THD vs Analog Input Frequency for 3V and 5V  
Figure 11. Equivalent Analog Input Circuit.  
Conversion Phase - Switches Open  
Track Phase - Switches Closed  
Supply Voltages TBD  
D R IVING D IF F E R E NT IAL INP U T S  
Differential operation requires that VIN+ and VIN- be si-  
multaneously driven with two equal signals that are 180o  
out of phase. T he common mode must be set up exter-  
nally and has a range which is determined by VREF, the  
power supply and the particular amplifier used to drive the  
analog inputs (see figure 8). Differential modes of opera-  
tion with either an ac or dc input, provide the best T HD  
performance over a wide frequency range. Since not all  
applications have a signal preconditioned for differential  
operation, there is often a need to perform single ended to  
differential conversion.  
When no amplifier is used to drive the analog input, the  
source impedance should be limited to low values. T he  
maximum source impedance will depend on the amount of  
T otal H armonic Distortion (T H D) that can be tolerated.  
T he T HD will increase as the source impedance increases  
and performance will degrade. Figure 12 shows a graph  
of the T HD versus analog input signal frequency for dif-  
ferent source impedances.  
0
D iffer en tia l Am p lifier  
An ideal method of applying dc differential drive to the  
AD7450 is to use a differential amplifier such as the AD8138.  
T his part can be used as a single ended to differential  
amplifier or as a differential to differential amplifier. In both  
cases the analog input needs to be bipolar. It also provides  
common mode level shifting and buffering of the bipolar  
input signal. Figure 14 shows how the AD8138 can be used  
as a single ended to differential amplifier. T he positive and  
negative outputs of the AD8138 are connected to the respec-  
tive inputs on the AD C via a pair of series resistors to  
minimize the effects of switched capacitance on the front end  
of the ADC. T he RC low pass filter on each analog input is  
recommended in ac applications to remove high frequency  
components of the analog input. T he architecture of the  
AD8138 results in outputs that are very highly balanced over  
a wide frequency range without requiring tightly matched  
external components.  
0
0
0
0
0
0
0
0
0
TITLE  
Figure 12.THD vs Analog Input Frequency for Various  
Source Im pedances TBD  
If the analog input source being used has no impedance then  
all four resistors (Rg1, Rg2, Rf1, Rf2) should be the same. If  
the source has a 50 impedance and a 50 termination for  
example, the value of Rg2 should be increased by 25 to  
balance this parallel impedance on the input and thus ensure  
that both the positive and negative analog inputs have the  
same gain (see figure 14). T he outputs of the amplifier are  
perfectly matched, balanced differential outputs of identical  
amplitude and are exactly 180o out of phase.  
Figure 13 shows a graph of T HD versus analog input  
frequency for VDD of 5V and 3V, while sampling at  
1MHz and 833kHz with a SCLK of 18 MHz and 15MHz  
respectively.  
–1 4 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
T he AD8138 is specified with 3 V, 5 V and ±5 V power  
supplies but the best results are obtained when it is supplied  
by ±5 V. A lower cost device that could also be used in this  
configuration with slight differences in characteristics to the  
AD8138 but with similar performance and operation is the  
AD 8132.  
220  
V
REF P-to-P  
V+  
V-  
V
DD  
390  
220  
27  
GND  
V
V
IN+  
AD7450  
220  
220  
.
3.75V  
2.5V  
IN-  
V
REF  
Rf1  
V+  
V-  
1.25V  
0.1µF  
Rs*  
Rs*  
Rg1  
V
V
27  
IN+  
A
C*  
C*  
V
+2.5V  
GND  
ocm  
AD7450  
AD8138  
Rf2  
51R Rg2  
10K  
20K  
V
REF  
EXTERNAL  
IN-  
-2.5V  
V
REF  
3.75V  
.
.
2.5V  
1.25V  
Figure 15(a). Dual Opam p Circuit to Convert a Single Ended  
Bipolar Input into a Differential Input  
EXTERNAL  
*Mount as close to the AD7450 as  
possible and ensure high  
V
(2.5V)  
REF  
precision Rs and Cs are used  
.
220  
V
REF P-to-P  
Rs - 10R; C - 1nF;  
V+  
V-  
V
DD  
Rg1=Rf1=Rf2= 499R; Rg2 = 523R  
390  
27  
VREF/2  
GND  
Figure 14. Using the AD8138 as a Single Ended to Differen-  
tial Am plifier  
V
V
IN+  
AD7450  
220  
220  
.
O p a m p P a ir  
IN-  
V
REF  
An opamp pair can be used to directly couple a differential  
signal to the AD7450. T he circuit configurations shown  
in figures 15(a) and 15(b) show how a dual opamp can be  
used to convert a single ended signal into a differential  
signal for both a bipolar and a unipolar input signal re-  
spectively.  
V+  
V-  
0.1µF  
A
27  
10K  
EXTERNAL  
V
REF  
T he voltage applied to point A is the Common Mode  
Voltage. In both diagrams, it is connected in some way to  
the reference but any value in the common mode range can  
be input here to setup the common mode. Examples of  
suitable dual opamps that could be used in this configura-  
tion to provide differential drive to the AD7450 are the  
AD8042, AD8056 and the AD8022.  
.
Figure 15(b). Dual Opam p Circuit to Convert a Single Ended  
Unipolar Input into a Differential Input  
RF T r a n sfor m er  
In systems that do not need to be dc-coupled, an RF trans-  
former with a center tap offers a good solution for  
generating differential inputs. Figure 16 shows how a  
transformer is used for single ended to differential conver-  
sion. It provides the benefits of operating the ADC in the  
differential mode without contributing additional noise  
and distortion. An RF transformer also has the benefit of  
providing electrical isolation between the signal source  
and the ADC. A transformer can be used for most ac ap-  
plications. T he center tap is used to shift the differential  
signal to the common mode level required, in this case it  
is connected to the reference so the common mode level is  
the value of the reference.  
Care must be taken when chosing the opamp used, as the  
selection will depend on the required power supply and the  
system performance objectives. T he driver circuits in fig-  
ures 15(a) and 15(b) are optimized for dc coupling  
applications requiring optimum distortion performance.  
T he differential op-amp driver circuit in figure 15(a) is  
configured to convert and level shift a 2.5 V p-p single  
ended, ground referenced (bipolar) signal to a 5 V p-p  
differential signal centered at the VREF level of the ADC.  
T he circuit configuration shown in figure 15(b) converts a  
unipolar, single ended signal into a differential signal.  
–1 5 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
Table I Exam ples of Suitable Voltage Refer ences  
3.75V  
2.5V  
Refer ence O utput  
Voltage  
Initial  
Accur acy  
(% m ax)  
O per ating  
Cur r ent  
(µA)  
1.25V  
R
R
V
IN+  
AD7450  
C
AD589  
AD1580  
REF192  
REF43  
AD780  
1.235  
1.225  
2.5  
2.5  
2.5  
1.2-2.8  
50  
50  
45  
600  
1000  
V
REF  
V
0.08-0.8  
0.08-0.4  
0.06-0.1  
0.04-0.2  
IN-  
R
3.75V  
2.5V  
1.25V  
EXTERNAL  
(2.5V)  
V
REF  
Figure 16. Using an RF Transform er to Generate  
Differential Inputs  
V
DD  
AD7450*  
AD780  
R E F E R E NC E S E C T IO N  
8
OpSel  
NC  
NC  
NC  
1
2
V
REF  
An external reference source is required to supply the  
reference to the AD7450. T his reference input can range  
from 100 mV to 2.5 V. With a 5V power supply, the  
specified and maximum reference is 2.5V. With a 3V  
power supply, the specified reference is 1.25V and the  
maximum reference is 2.2V. In both cases, the reference is  
functional from 100mV. It is important to note that as the  
reference input moves closer to the maximum reference  
input, the performance improves. When operating the  
device from VDD = 2.7V to 3.3V, the maximum analog  
VDD  
0.1µF  
VIN  
Temp  
GND  
7
6
Vout  
Trim  
3
4
0.1µF  
0.1µF  
10nF  
5
NC  
*ADDITIONAL PINS OMITTED FOR CLARITY  
input range (VINmax) must never be greater than VDD  
0.3V to comply with the maximum ratings of the device.  
+
Figure 17. Typical VREF Connection Diagram  
SING LE E ND E D O P E R AT IO N  
When supplied with a 5 V power supply, the AD7450 can  
handle a single ended input. T he design of this part is  
optimized for differential operation so with a single ended  
input performance will degrade. Linearity will degrade by  
typically 0.2LSBs, Zero Code and the Full Scale Errors  
will degrade by typically 2LSBs and AC performance is  
not guaranteed.  
For example:  
VINmax = VDD + 0.3  
VINmax = VREF + VREF/2  
If VDD = 3.3V  
then VINmax = 3.6 V  
Therefore 3xVREF/2 = 3.6 V  
VREF m a x = 2.4 V  
T o operate the AD7450 in single ended mode, the VIN+  
input is coupled to the signal source while the VIN- input is  
biased to the appropriate voltage corresponding to the  
mid-scale code transition. T his voltage is the Common  
Mode, which is a fixed dc voltage (usually the reference).  
T he VIN+ input swings around this value and should have  
voltage span of 2 x VREF to make use of the full dynamic  
range of the part. T he input signal will therefore have peak  
T herefore, when operating at VDD = 3.3 V, the value of  
VREF can range from 100mV to a maximum value of 2.4V.  
When VDD = 2.7 V, VREF max = 2 V.  
When operating from VDD  
=
4.75 V to 5.25 V, there is  
no need to worry about the maximum analog input in  
relation to VDD as the maximum VREF is 2.5 V resulting  
the maximum analog input span being 3.75 V which is not  
to peak values of Common Mode ±VREF  
.
If the analog  
close to VDD  
.
input is unipolar then an opamp in a non-inverting  
unity gain configuration can be used to drive the VIN+ pin.  
Because the ADC operates from a single supply, it will be  
necessary to level shift ground based bipolar signals to  
T he performance of the part at different reference values is  
shown in T PC9 to T PC13 and in T PC16 and T PC17.  
T he value of the reference sets the analog input span and  
the common mode voltage range. Errors in the reference  
source will result in gain errors in the AD7450 transfer  
function and will add to specified full scale errors on the  
part. A capacitor of 0.1µF should be used to decouple the  
VREF pin to GND. T able I lists examples of suitable volt-  
age references that could be used that are available from  
Analog Devices and Figure 17 shows a typical connection  
diagram for the VREF pin.  
comply with the input requirements.  
An opamp can be  
configured to rescale and level shift the ground based bi-  
polar signal so it is compatible with the selected input  
range of the AD7450 (see Figure 18).  
–1 6 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
In applications with a slower SCLK, it may be possible to  
read in data on each SCLK rising edge i.e. the first rising  
edge of SCLK after the CS falling edge would have the  
leading zero provided and the 15th SCLK edge would have  
D B0 provided.  
+5V  
+2.5V  
0V  
R
+2.5V  
0V  
R
R
V
IN  
V
IN+  
AD7450  
-2.5V  
R
T im ing E xam ple 1  
Having FSCLK = 18MHz and a throughput rate of  
1MSPS gives a cycle time of:  
V
IN-  
V
REF  
0.1µF  
EXTERNAL  
(2.5V)  
V
REF  
1/T hroughput = 1/1000000 = 1µs  
A cycle consists of:  
Figure 18. Applying a Bipolar Single Ended Input to the  
AD7450  
t2 + 12.5 (1/FSCLK) + tACQ = 1µs.  
T herefore if t2 = 10ns then:  
SE R IAL INT E R F AC E  
Figure 19 shows a detailed timing diagram for the serial  
interface of the AD7450. T he serial clock provides the  
conversion clock and also controls the transfer of data  
from the AD7450 during conversion. CS initiates the  
conversion process and frames the data transfer. T he fall-  
ing edge of CS puts the track and hold into hold mode  
and takes the bus out of three-state. T he analog input is  
sampled and the conversion initiated at this point. T he  
conversion will require 16 SCLK cycles to complete.  
10ns + 12.5(1/18MHz) + tACQ = 1µs  
tACQ = 296ns  
T his 296ns satisfies the requirement of 275ns for tACQ  
From Figure 20, tACQ comprises of:  
.
2.5(1/FSCLK) + t8 + tQUIET  
Once 13 SCLK falling edges have occurred, the track and  
hold will go back into track on the next SCLK rising edge  
as shown at point B in Figure 19. On the 16th SCLK  
falling edge the SDAT A line will go back into three-state.  
where t8 = 45ns. T his allows a value of 113ns for tQUIET  
satisfying the minimum requirement of 100ns.  
T im ing E xam ple 2  
Having FSCLK = 5MHz and a throughput rate of  
315kSPS gives a cycle time of :  
If the rising edge of CS occurs before 16 SCLKs have  
elapsed, the conversion will be terminated and the SDAT A  
line will go back into three-state on the 16th SCLK falling  
edge. 16 serial clock cycles are required to perform a  
conversion and to access data from the AD7450. CS going  
low provides the first leading zero to be read in by the micro-  
controller or DSP. T he remaining data is then clocked out  
on the subsequent SCLK falling edges beginning with the  
second leading zero. T hus the first falling clock edge on the  
serial clock provides the second leading zero. T he final bit  
in the data transfer is valid on the 16th falling edge, having  
been clocked out on the previous (15th) falling edge.  
1/T hroughput = 1/315000 = 3.174µs  
A cycle consists of:  
t2 + 12.5 (1/FSCLK) + tACQ = 3.174µs.  
T herefore if t2 is 10ns then:  
10ns + 12.5(1/5MHz) + tACQ = 3.174µs  
tACQ = 664ns  
t
1
CS  
t
CONVERT  
t
t
2
5
B
SCLK  
1
2
3
4
5
13  
14  
15  
16  
t
t
6
7
t
8
t
t
QUIET  
4
t
3
0
0
0
0
DB11  
DB10  
DB1  
DB0  
DB2  
SDATA  
3-STATE  
4 LEADING ZERO’S  
Figure 19. Serial interface Tim ing Diagram  
–1 7 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
CS  
t
CONVERT  
t
t
2
B
C
10ns  
5
SCLK  
1
2
3
4
5
13  
14  
15  
16  
t
6
t
8
tQUIET  
t
)
12.5(1/f  
ACQUISITION  
SCLK  
1/Throughput  
Figure 20. Serial Interface Tim ing exam ple  
T his 664ns satisfies the requirement of 275ns for tACQ  
From Figure 20, tACQ comprises of:  
.
Sixteen serial clock cycles are required to complete the  
conversion and access the complete conversion result. CS  
may idle high until the next conversion or may idle low  
until sometime prior to the next conversion. Once a data  
transfer is complete, i.e. when SDAT A has returned to  
three-state, another conversion can be initiated after the  
quiet time, tQUIET has elapsed by again bringing CS low.  
2.5(1/FSCLK) + t8 + tQUIET  
where t8 = 45ns. T his allows a value of 119ns for tQUIET  
satisfying the minimum requirement of 100ns.  
CS  
As in this example and with other slower clock values, the  
signal may already be acquired before the conversion is  
complete but it is still necessary to leave 100ns minimum  
tQUIET between conversions. In example 2 the signal should  
be fully acquired at approximately point C in Figure 20.  
1
16  
10  
SCLK  
M O D E S O F O P E R AT IO N  
SDATA  
4 LEADING ZEROS + CONVERSION RESULT  
T he mode of operation of the AD 7450 is selected by  
controlling the logic state of the CS signal during a  
conversion. T here are two possible modes of operation,  
Normal Mode and Power-Down Mode. T he point at which  
CS is pulled high after the conversion has been initiated will  
determine whether or not the AD7450 will enter the power-  
down mode. Similarly, if already in power-down, CS  
controls whether the device will return to normal operation  
or remain in power-down. T hese modes of operation are  
designed to provide flexible power management options.  
T hese options can be chosen to optimize the power dissipa-  
tion/throughpu t rate ratio for d iffering application  
requirements.  
Figure 21. Norm al Mode Operation  
P ower D own Mode  
T his mode is intended for use in applications where  
slower throughput rates are required; either the ADC is  
powered down between each conversion, or a series of  
conversions may be performed at a high throughput rate  
and the ADC is then powered down for a relatively long  
duration between these bursts of several conversions.  
When the AD7450 is in the power down mode, all analog  
circuitry is powered down. T o enter power down mode,  
the conversion process must be interrupted by bringing  
CS high anywhere after the second falling edge of SCLK  
and before the tenth falling edge of SCLK as shown in  
Figure 22.  
Nor m a l M od e  
T his mode is intended for fastest throughput rate perfor-  
mance. T he user does not have to worry about any  
power-up times as the AD7450 is kept fully powered up.  
Figure 21 shows the general diagram of the operation of  
the AD7450 in this mode. T he conversion is initiated on  
the falling edge of CS as described in the ‘Serial Interface  
Section’. T o ensure the part remains fully powered up,  
CS must remain low until at least 10 SCLK falling edges  
have elapsed after the falling edge of CS.  
Once CS has been brought high in this window of  
SCLKs, the part will enter power down and the conver-  
sion that was initiated by the falling edge of CS will be  
terminated and SDAT A will go back into three-state.  
T he time from the rising edge of CS to SDAT A three-  
state enabled will never be greater than t8 (see the  
‘T iming Specifications’). If CS is brought high before  
the second SCLK falling edge, the part will remain in  
normal mode and will not power-down. T his will avoid  
accidental power-down due to glitches on the CS line.  
If CS is brought high any time after the 10th SCLK fall-  
ing edge, but before the 16th SCLK falling edge, the part  
will remain powered up but the conversion will be termi-  
nated and SDAT A will go back into three-state.  
–1 8 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
In order to exit this mode of operation and power the  
AD7450 up again, a dummy conversion is performed. On  
the falling edge of CS the device will begin to power up,  
and will continue to power up as long as CS is held low  
until after the falling edge of the 10th SCLK. T he device  
will be fully powered up after 1µsec has elapsed and, as  
shown in Figure 23, valid data will result from the next  
conversion.  
Although at any SCLK frequency one dummy cycle is  
sufficient to power the device up and acquire VIN, it does  
not necessarily mean that a full dummy cycle of 16  
SCLKs must always elapse to power up the device and  
acquire VIN fully; 1µs will be sufficient to power the de-  
vice up and acquire the input signal.  
For example, if a 5MHz SCLK frequency was applied to  
the ADC, the cycle time would be 3.2µs (i.e. 1/(5MHz)  
x 16). In one dummy cycle, 3.2µs, the part would be  
powered up and VIN acquired fully. However after 1µs  
with a 5MHz SCLK only 5 SCLK cycles would have  
elapsed. At this stage, the ADC would be fully powered  
up and the signal acquired. So, in this case the CS can  
be brought high after the 10th SCLK falling edge and  
brought low again after a time tQUIET to initiate the con-  
version.  
If CS is brought high before the 10th falling edge of  
SCLK, the AD7450 will again go back into power-down.  
T his avoids accidental power-up due to glitches on the CS  
line or an inadvertent burst of eight SCLK cycles while  
CS is low. So although the device may begin to power up  
on the falling edge of CS, it will again power-down on the  
rising edge of CS as long as it occurs before the 10th  
SC LK falling edge.  
When power supplies are first applied to the AD7450,  
the ADC may either power up in the power-down mode  
or normal mode. Because of this, it is best to allow a  
dummy cycle to elapse to ensure the part is fully powered  
up before attempting a valid conversion. Likewise, if the  
user wishes the part to power up in power-down mode,  
then the dummy cycle may be used to ensure the device is  
in power-down by executing a cycle such as that shown in  
Figure 22.  
CS  
10  
1
2
SCLK  
THREE STATE  
SDATA  
Figure 22. Entering Power Down Mode  
Once supplies are applied to the AD7450, the power up  
time is the same as that when powering up from the  
power-down mode. It takes approximately 1µs to power  
up fully if the part powers up in normal mode. It is not  
necessary to wait 1µs before executing a dummy cycle to  
ensure the desired mode of operation. Instead, the  
dummy cycle can occur directly after power is supplied to  
the ADC. If the first valid conversion is then performed  
directly after the dummy conversion, care must be taken  
to ensure that adequate acquisition time has been al-  
lowed.  
P ower up Tim e  
T he power up time of the AD7450 is typically 1µsec,  
which means that with any frequency of SCLK up to  
18MHz, one dummy cycle will always be sufficient to  
allow the device to power-up. Once the dummy cycle is  
complete, the ADC will be fully powered up and the input  
signal will be acquired properly. T he quiet time tQUIET  
must still be allowed from the point at which the bus goes  
back into three-state after the dummy conversion, to the  
next falling edge of CS.  
As mentioned earlier, when powering up from the power-  
down mode, the part will return to track upon the first  
SCLK edge applied after the falling edge of CS. How-  
ever, when the ADC powers up initially after supplies are  
applied, the track and hold will already be in track. T his  
means if (assuming one has the facility to monitor the  
ADC supply current) the ADC powers up in the desired  
mode of operation and thus a dummy cycle is not re-  
When running at the maximum throughput rate of  
1MSPS, the AD7450 will power up and acquire a signal  
within ±0.5LSB in one dummy cycle, i.e. 1µs. When  
powering up from the power-down mode with a dummy  
cycle, as in Figure 23, the track and hold, which was in  
hold mode while the part was powered down, returns to  
track mode after the first SCLK edge the part receives  
after the falling edge of CS. T his is shown as point A in  
Figure 23.  
t
POWERUP  
THE PART BEGINS  
TO POWER UP  
THE PART IS FULLY POWERED  
UP WITH VIN FULLY ACQUIRED  
CS  
A
10  
16  
1
10  
16  
SCLK  
1
SDATA  
INVALID DATA  
VALID DATA  
Figure 23. Exiting Power Down Mode  
–1 9 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
quired to change mode, then neither is a dummy cycle  
required to place the track and hold into track.  
100  
10  
VDD  
SCLK  
=
5V  
18M Hz  
P O WE R VE RSUS T H RO UG H P UT RAT E  
=
By using the power-down mode on the AD7450 when not  
converting, the average power consumption of the ADC  
decreases at lower throughput rates. Figure 24 shows  
how, as the throughput rate is reduced, the device remains  
in its power-down state longer and the average power con-  
sumption reduces accordingly. It shows this for both 5V  
and 3V power supplies.  
1
VDD  
SCLK  
=
3V  
15M Hz  
=
0.1  
For example, if the AD7450 is operated in continous sam-  
pling mode with a throughput rate of 100kSPS and an  
SCLK of 18MHz and the device is placed in the power  
down mode between conversions, then the power con-  
sumption is calculated as follows:  
0.01  
0
50  
100  
150  
200  
250  
300  
350  
TH ROU GH PU T (kSPS)  
Power dissipation during normal operation = 13mW max  
(for VDD = 5V).  
Figure 24. AD7450 Power versus Throughput Rate for  
Power Down Mode  
If the power up time is 1 dummy cycle i.e. 1µsec, and the  
remaining conversion time is another cycle i.e. 1µsec, then  
the AD7450 can be said to dissipate 13mW for 2µsec*  
during each conversion cycle.  
If the throughput rate = 100kSPS then the cycle time =  
10µsec and the average power dissipated during each cycle  
is:  
(2/10) x 13mW = 2.6mW  
For the same scenario, if VDD = 3V, the power dissipation  
during normal operation is 6mW max.  
T he AD7450 can now be said to dissipate 6mW for 2µsec*  
during each conversion cycle.  
T he average power dissipated during each cycle with a  
throughput rate of 100kSPS is therefore:  
(2/10) x 6mW = 1.2mW  
T his is how the power numbers in Figure 24 are calcu-  
lated.  
For throughput rates above 320kSPS, it is recommended  
that for optimum power performance, the serial clock fre-  
quency is reduced.  
*T his figure assumes a very small time used to enter the power down  
mode. T his will increase as the burst of clocks used to enter the power  
down mode is increased.  
–2 0 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
= 1 and T XM = 1. T he format bit, FO, may be set to 1  
to set the word length to 8-bits, in order to implement the  
power-down mode on the AD7450. T he connection dia-  
gram is shown in Figure 26. It should be noted that for  
signal processing applications, it is imperative that the  
frame synchronisation signal from the T M S320C5x/C54x  
will provide equidistant sampling.  
MICRO P RO CESSO R AND D SP INTERFACING  
T he serial interface on the AD7450 allows the part to be  
directly connected to a range of different microproces-  
sors. T his section explains how to interface the AD7450  
with some of the more common microcontroller and DSP  
serial interface protocols.  
AD 7450 to AD SP 21xx  
T he ADSP21xx family of DSPs are interfaced directly to  
the AD7450 without any glue logic required.  
T he SPORT control register should be set up as follows:  
T FSW = RFSW = 1, Alternate Framing  
INVRFS = INVT FS = 1, Active Low Frame Signal  
DT YPE = 00, Right Justify Data  
TMS320C5x/C54x*  
AD7450*  
SCLK  
CLKX  
CLKR  
DR  
SDATA  
SLEN = 1111, 16-Bit Data words  
ISCLK = 1, Internal serial clock  
T FSR = RFSR = 1, Frame every word  
IRFS = 0,  
FSX  
FSR  
CS  
IT FS = 1.  
*ADDITIONAL PINS OMITTED FOR CLARITY  
T o implement the power-down mode SLEN should be  
set to 1001 to issue an 8-bit SCLK burst.  
Figure 26. Interfacing to the TMS320C5x/C54x  
T he connection diagram is shown in Figure 25. T he  
ADSP21xx has the T FS and RFS of the SPORT tied  
together, with T FS set as an output and RFS set as an  
input. T he DSP operates in Alternate Framing Mode and  
the SPORT control register is set up as described. T he  
Frame Synchronisation signal generated on the T FS is  
tied to CS and as with all signal processing applications  
equidistant sampling is necessary. However, in this ex-  
ample, the timer interrupt is used to control the sampling  
rate of the ADC and under certain conditions, equidistant  
sampling may not be acheived.  
T he timer registers etc., are loaded with a value which  
will provide an interrupt at the required sample interval.  
When an interrupt is received, a value is transmitted with  
T FS/DT (ADC control word). T he T FS is used to con-  
trol the RFS and hence the reading of data. T he frequency  
of the serial clock is set in the SCLKDIV register. When  
the instruction to transmit with T FS is given, (i.e.  
AX0=T X0), the state of the SCLK is checked. T he DSP  
will wait until the SCLK has gone High, Low and High  
before transmission will start. If the timer and SCLK val-  
ues are chosen such that the instruction to transmit occurs  
on or near the rising edge of SCLK, then the data may be  
transmitted or it may wait until the next clock edge.  
For example, the ADSP-2111 has a master clock fre-  
quency of 16MHz. If the SCLKDIV register is loaded  
with the value 3 then a SCLK of 2MHz is obtained, and 8  
master clock periods will elapse for every 1 SCLK period.  
If the timer registers are loaded with the value 803, then  
100.5 SCLKs will occur between interrupts and subse-  
quently between transmit instructions. T his situation will  
result in non-equidistant sampling as the transmit instruc-  
tion is occuring on a SCLK edge. If the number of  
SCLKs between interrupts is a whole integer figure of N  
then equidistant sampling will be implemented by the  
D SP .  
ADSP21xx*  
AD7450*  
SCLK  
SCLK  
DR  
SDATA  
CS  
RFS  
TFS  
.
*ADDITIONAL PINS OMITTED FOR CLARITY  
Figure 25. Interfacing to the ADSP 21xx  
AD 7450 to MC 68H C 16  
T he Serial Peripheral Interface (SPI) on the MC68HC16  
is configured for Master Mode (MST R = 1), Clock Polar-  
ity Bit (CPOL) = 1 and the Clock Phase Bit (CPHA) = 0.  
T he SPI is configured by writing to the SPI Control Reg-  
ister (SPCR) - see 68HC16 user manual. T he serial  
transfer will take place as a 16-bit operation when the  
SIZE bit in the SPCR register is set to SIZE = 1. T o  
implement the power-down modes with an 8-bit transfer  
set SIZE = 0. A connection diagram is shown in figure  
27.  
AD 7450 to T MS320C 5x/C 54x  
T he serial interface on the T MS320C5x/C54x uses a  
continuous serial clock and frame synchronization signals  
to synchronize the data transfer operations with peripheral  
devices like the AD7450. T he CS input allows easy  
interfacing between the T MS320C5x/C54x and the  
AD7450 without any glue logic required. T he serial port  
of the T MS320C5x/C54x is set up to operate in burst  
mode with internal CLKX (T X serial clock) and FSX  
(T X frame sync). T he serial port control register (SPC)  
must have the following setup: FO = 0, FSM = 1, MCM  
–2 1 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
*
AD7450*  
MC68HC16*  
SCLK  
SCLK/PMC2  
MISO/PMC0  
SS/PMC3  
SDATA  
CS  
*ADDITIONAL PINS OMITTED FOR CLARITY  
Figure 27. Interfacing to the MC68HC16  
AD 7450 to D SP 56xxx  
T he connection diagram in figure 28 shows how the  
AD7450 can be connected to the SSI (Synchronous Serial  
Interface) of the DSP56xxx family of DSPs from  
Motorola. T he SSI is operated in Synchronous Mode  
(SYN bit in CRB =1) with internally generated 1-bit clock  
period frame sync for both T x and Rx (bits FSL1 =1 and  
FSL0 =0 in CRB). Set the word length to 16 by setting  
bits WL1 =1 and WL0 = 0 in CRA. T o implement the  
power-down mode on the AD7450 then the word length  
can be changed to 8 bits by setting bits WL1 = 0 and WL0  
= 0 in CRA. It should be noted that for signal processing  
applications, it is imperative that the frame  
synchronisation signal from the DSP56xxx will  
provideequidistant sampling.  
*
AD7450*  
DSP56xxx*  
SCLK  
SCLK  
SDATA  
SRD  
SR2  
CS  
*ADDITIONAL PINS OMITTED FOR CLARITY  
Figure 28. Interfacing to the DSP56xx  
–2 2 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
AP P LIC AT IO N H INT S  
G r ou n d in g a n d La you t  
T he printed circuit board that houses the AD7450 should  
be designed so that the analog and digital sections are  
separated and confined to certain areas of the board. T his  
facilitates the use of ground planes that can be easily sepa-  
rated. A minimum etch technique is generally best for  
ground planes as it gives the best shielding. Digital and  
analog ground planes should be joined in only one place  
and the connection should be a star ground point estab-  
lished as close to the GND pin on the AD7450 as  
possible. Avoid running digital lines under the device as  
this will couple noise onto the die. T he analog ground  
plane should be allowed to run under the AD7450 to  
avoid noise coupling. T he power supply lines to the  
AD7450 should use as large a trace as possible to provide  
low impedance paths and reduce the effects of glitches on  
the power supply line.  
Fast switching signals like clocks should be shielded with  
digital ground to avoid radiating noise to other sections  
of the board, and clock signals should never run near the  
analog inputs. Avoid crossover of digital and analog sig-  
nals. T races on opposite sides of the board should run at  
right angles to each other. T his will reduce the effects of  
feedthrough through the board. A microstrip technique is  
by far the best but is not always possible with a double-  
sided board.  
In this technique the component side of the board is dedi-  
cated to ground planes while signals are placed on the  
solder side.  
Good decoupling is also important. All analog supplies  
should be decoupled with 10µF tantalum capacitors in  
parallel with 0.1µF capacitors to GND. T o achieve the  
best from these decoupling components, they must be  
placed as close as possible to the device.  
E VALUAT ING T H E AD 7450 P E RF O RM ANC E  
T he recommended layout for the AD7450 is outlined in  
the evaluation board for the AD7450. T he evaluation  
board package includes a fully assembled and tested evalu-  
ation board, documentation and software for controlling  
the board from a PC via the EVALUAT ION BOARD  
C ON T ROLLER. T he EVALU AT ION BOARD C ON -  
T ROLLER can be used in conjunction with the AD7450  
evaluation board, as well as many other Analog Devices’  
evaluation boards ending with the CB designator, to dem-  
onstrate/evaluate the ac and dc performance of the  
AD 7450.  
T he software allows the user the perform ac (fast Fourier  
T ransform) and dc (Histogram of codes) tests on the  
AD 7450.  
–2 3 –  
REV. PrJ  
PRELIMINARY TECHNICAL DATA  
AD7450  
O U T LINE D IM E NS IO NS  
D imensions shown in inches and (mm).  
8-lead SO IC (SO -8)  
0.1968 (5.00)  
0.1890 (4.80)  
8
1
5
4
0.1574 (4.00)  
0.1497 (3.80)  
0.2440 (6.20)  
0.2284 (5.80)  
PIN 1  
0.0688 (1.75)  
0.0532 (1.35)  
0 .0196 (0.5 0)  
0 .0099 (0.2 5)  
x 45°  
0.0098 (0.25)  
0.0040 (0.10)  
8°  
0°  
0.0500  
(1 .27)  
BSC  
0.0192 (0.49)  
0.0138 (0.35)  
SEATING  
PLANE  
0.0098 (0.25)  
0.0075 (0.19)  
0.0500 (1.27)  
0.0160 (0.41)  
8-lead m icr oSO IC (RM-8)  
0.122 (3.10)  
0.114 (2.90)  
5
4
8
1
0.199 (5.05)  
0.187 (4.75)  
0.122 (3.10)  
0.114 (2.90)  
PIN 1  
0.0256 (0.65) BSC  
0.120 (3.05)  
0.112 (2.84)  
0.120 (3.05)  
0.112 (2.84)  
0.043 (1.09)  
0.037 (0.94)  
0.006 (0.15)  
0.002 (0.05)  
33°  
27°  
0.018 (0.46)  
SEATING  
PLANE  
0.011 (0.28)  
0.003 (0.08)  
0.028 (0.71)  
0.016 (0.41)  
0.008 (0.20)  
–2 4 –  
REV. PrJ  

相关型号:

AD7450BRM-REEL

Differential Input, 1 MSPS ADC in SOIC-8 and SO-8
ADI

AD7450BRM-REEL

ADC, Successive Approximation, 12-Bit, 1 Func, 1 Channel, Serial Access, PDSO8, MICRO, SOIC-8
ROCHESTER

AD7450BRM-REEL7

IC 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO8, MICRO, SOIC-8, Analog to Digital Converter
ADI

AD7450BRM-REEL7

ADC, Successive Approximation, 12-Bit, 1 Func, 1 Channel, Serial Access, PDSO8, MICRO, SOIC-8
ROCHESTER

AD7450BRMZ

Differential Input, 1 MSPS ADC in SOIC-8 and SO-8
ADI

AD7450BRZ

Differential Input, 1 MSPS 12-Bit ADC in SOIC-8 and SO-8
ADI

AD7451

Pseudo Differential, 1MSPS, 12- & 10-Bit ADCs in 8-lead SOT-23
ADI

AD7451ARM

IC 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO8, MO-187AA, MSOP-8, Analog to Digital Converter
ADI

AD7451ARM-REEL7

ADC, Successive Approximation, 12-Bit, 1 Func, 1 Channel, Serial Access, PDSO8, MO-187AA, MSOP-8
ROCHESTER

AD7451ARMZ

Pseudo Differential Input, 1 MSPS, 10-/12-Bit ADCs in an 8-Lead SOT-23
ADI

AD7451ART-R2

IC 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO8, MO-178BA, SOT-23, 8 PIN, Analog to Digital Converter
ADI

AD7451ART-REEL7

ADC, Successive Approximation, 12-Bit, 1 Func, 1 Channel, Serial Access, PDSO8, MO-178BA, SOT-23, 8 PIN
ROCHESTER