AD7605-4 [ADI]

4-Channel DAS with 16-Bit, Bipolar Input, Simultaneous Sampling ADC;
AD7605-4
型号: AD7605-4
厂家: ADI    ADI
描述:

4-Channel DAS with 16-Bit, Bipolar Input, Simultaneous Sampling ADC

文件: 总28页 (文件大小:720K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
4-Channel DAS with 16-Bit, Bipolar Input,  
Simultaneous Sampling ADC  
AD7605-4  
Data Sheet  
FEATURES  
GENERAL DESCRIPTION  
4 simultaneously sampled inputs  
The AD7605-41 is a 4-channel, 16-bit, simultaneous sampling,  
True bipolar analog input ranges: ±10 V (maximum),  
±± V (maximum)  
Single ± V analog supply and 2.± V to ± V VDRIVE (nominal)  
Fully integrated data acquisition solution  
Analog input clamp protection  
Input buffer with 1 MΩ analog input impedance  
Second-order antialiasing analog filter  
On-chip accurate reference and reference buffer  
16-bit ADC with 300 kSPS on all channels  
Flexible parallel/serial interface  
Serial peripheral interface (SPI)/QSPI/MICROWIRE/DSP  
compatible  
Performance  
7 kV ESD rating on analog input pins  
Standby mode: 2± mW (typical)  
analog-to-digital data acquisition system (DAS). The device  
contains analog input clamp protection, a second-order antialias-  
ing filter, a track-and-hold amplifier, a 16-bit charge redistribution  
successive approximation analog-to-digital converter (ADC), a  
2.5 V reference and reference buffer, and high speed serial and  
parallel interfaces.  
The AD7605-4 operates from a single 5 V supply and can  
accommodate 10 V and 5 V true bipolar input signals while  
sampling at throughput rates of up to 300 kSPS for all channels.  
The input clamp protection circuitry can tolerate voltages up to  
16.5 V. The AD7605-4 has 1 MΩ analog input impedance,  
regardless of sampling frequency. The single-supply operation,  
on-chip filtering, and high input impedance eliminate the need  
for driver op amps and external bipolar supplies.  
The AD7605-4 is SPI, QSPI™, MICROWIRE™, and digital signal  
processor (DSP) compatible.  
64-lead LQFP package  
APPLICATIONS  
Table 1. High Resolution, Bipolar Input, Simultaneous  
Sampling DAS Solutions  
Power line monitoring and protection systems  
Multiphase motor control  
Instrumentation and control systems  
Multiaxis positioning systems  
Resolution Single-Ended True Differential No. of Simultaneous  
(Bits)  
Inputs  
Inputs  
Sampling Channels  
18  
AD7608  
AD7606  
AD7606-6  
AD7606-4  
AD7605-4  
AD7607  
AD7609  
8
8
6
4
4
8
Data acquisition systems (DAS)  
16  
14  
FUNCTIONAL BLOCK DIAGRAM  
REGCAP REGCAP REFCAPB REFCAPA  
AV  
AV  
CC  
CC  
R
1MΩ  
FB  
2.5V  
LDO  
2.5V  
LDO  
V1  
CLAMP  
CLAMP  
T/H  
SECOND-  
V1GND  
ORDER LPF  
R
R
FB  
1MΩ  
1MΩ  
FB  
REFIN/REFOUT  
V2  
CLAMP  
CLAMP  
T/H  
T/H  
T/H  
SECOND-  
ORDER LPF  
V2GND  
R
R
FB  
1MΩ  
1MΩ  
REF SELECT  
AGND  
2.5V  
REF  
4:1  
MUX  
FB  
V3  
CLAMP  
CLAMP  
DB7/D  
A
B
OUT  
SECOND-  
ORDER LPF  
SERIAL  
V3GND  
R
R
DB8/D  
FB  
1MΩ  
1MΩ  
OUT  
PARALLEL/  
SERIAL  
INTERFACE  
RD/SCLK  
CS  
16-BIT  
SAR  
FB  
V4  
CLAMP  
CLAMP  
SECOND-  
ORDER LPF  
V4GND  
R
FB  
1MΩ  
PAR/SER/BYTE SEL  
V
DRIVE  
PARALLEL  
DB0 TO DB15/BYTESEL  
CLK OSC  
AD7605-4  
BUSY  
CONTROL  
INPUTS  
FRSTDATA  
AGND  
CONVST A CONVST B RESET RANGE  
Figure 1.  
1 Protected by U.S. Patent No. 8,072,360 B2.  
Rev. 0  
Document Feedback  
Information furnished by Analog Devices is believed to be accurate and reliable. However, no  
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other  
rights of third parties that may result from its use. Specifications subject to change without notice. No  
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.  
Trademarks and registered trademarks are the property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700  
Technical Support  
©2016 Analog Devices, Inc. All rights reserved.  
www.analog.com  
 
 
 
 
AD7605-4* PRODUCT PAGE QUICK LINKS  
Last Content Update: 02/23/2017  
COMPARABLE PARTS  
View a parametric search of comparable parts.  
REFERENCE DESIGNS  
CN0148  
EVALUATION KITS  
REFERENCE MATERIALS  
AD7605-4 Evaluation Board  
Technical Articles  
MS-2210: Designing Power Supplies for High Speed ADC  
DOCUMENTATION  
DESIGN RESOURCES  
AD7605-4 Material Declaration  
PCN-PDN Information  
Application Notes  
AN-1091: Configuring the AD7606/AD7607 for Slow  
Supply Ramp Conditions  
Data Sheet  
Quality And Reliability  
Symbols and Footprints  
AD7605-4: 4-Channel DAS with 16-Bit, Bipolar Input,  
Simultaneous Sampling ADC Data Sheet  
User Guides  
DISCUSSIONS  
View all AD7605-4 EngineerZone Discussions.  
UG-851: Evaluating the AD7606/AD7606-6/AD7606-4/  
AD7607/AD7608 and AD7605-4 16-Bit Simultaneous  
Sampling, 8-/6-/4-Channel, SAR ADC  
SAMPLE AND BUY  
Visit the product page to see pricing options.  
SOFTWARE AND SYSTEMS REQUIREMENTS  
CED1Z FPGA Project for AD7606 with Nios driver  
TECHNICAL SUPPORT  
Submit a technical question or find your regional support  
number.  
TOOLS AND SIMULATIONS  
AD7605-4 IBIS Model  
DOCUMENT FEEDBACK  
Submit feedback for this data sheet.  
This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not  
trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.  
AD7605-4  
Data Sheet  
TABLE OF CONTENTS  
Features .............................................................................................. 1  
ADC Transfer Function............................................................. 19  
Internal/External Reference...................................................... 20  
Typical Connection Diagram ................................................... 21  
Power-Down Modes .................................................................. 21  
Conversion Control ................................................................... 22  
Applications Information.............................................................. 23  
Applications....................................................................................... 1  
General Description......................................................................... 1  
Functional Block Diagram .............................................................. 1  
Revision History ............................................................................... 2  
Specifications..................................................................................... 3  
Timing Specifications .................................................................. 5  
Absolute Maximum Ratings............................................................ 9  
Thermal Resistance ...................................................................... 9  
ESD Caution.................................................................................. 9  
Pin Configuration and Function Descriptions........................... 10  
Typical Performance Characteristics ........................................... 13  
Terminology .................................................................................... 17  
Theory of Operation ...................................................................... 18  
Converter Details........................................................................ 18  
Analog Input ............................................................................... 18  
PAR  
Parallel Interface (  
/SER/BYTE SEL = 0).......................... 23  
/SER/BYTE SEL = 1,  
DB15/BYTE SEL = 1) ................................................................ 23  
PAR  
PAR  
Parallel Byte (  
Serial Interface (  
/SER/BYTE SEL = 1)............................. 24  
Reading During Conversion..................................................... 24  
Layout Guidelines....................................................................... 25  
Outline Dimensions....................................................................... 27  
Ordering Guide .......................................................................... 27  
REVISION HISTORY  
9/2016—Revision 0: Initial Version  
Rev. 0 | Page 2 of 27  
 
Data Sheet  
AD7605-4  
SPECIFICATIONS  
VREF = 2.5 V external/internal, AVCC = 4.75 V to 5.25 V, VDRIVE = 2.3 V to 5.25 V, fSAMPLE = 300 kSPS, TA = TMIN to TMAX, unless otherwise noted.  
Table 2.  
Parameter  
Test Conditions/Comments  
Min  
Typ  
Max  
Unit  
DYNAMIC PERFORMANCE  
fIN = 1 kHz sine wave, unless otherwise  
noted  
Signal-to-Noise Ratio (SNR)  
10 V range  
5 V range  
10 V range  
86.5  
86  
86.5  
90  
89  
90  
dB  
dB  
dB  
Signal-to-(Noise + Distortion) (SINAD)  
Ratio  
5 V range  
10 V range  
5 V range  
86  
89  
90.5  
90  
−107  
−108  
dB  
dB  
dB  
dB  
dB  
Dynamic Range  
Total Harmonic Distortion (THD)  
Spurious-Free Dynamic Range (SFDR)  
Intermodulation Distortion (IMD)  
Second-Order Terms  
Third-Order Terms  
Channel-to-Channel Isolation  
ANALOG INPUT FILTER  
−95  
fa = 1 kHz, fb = 1.1 kHz  
−110  
−106  
−95  
dB  
dB  
dB  
fIN on unselected channels up to 160 kHz  
Full Power Bandwidth  
−3 dB, 10 V range  
−3 dB, 5 V range  
−0.1 dB, 10 V range  
−0.1 dB, 5 V range  
10 V range  
23  
15  
10  
5
11  
15  
kHz  
kHz  
kHz  
kHz  
µs  
tGROUP DELAY  
5 V range  
µs  
DC ACCURACY  
Resolution  
No missing codes  
16  
Bits  
Differential Nonlinearity  
Integral Nonlinearity  
Total Unadjusted Error (TUE)  
0.5  
0.5  
6
0.99  
2
LSB1  
LSB  
LSB  
10 V range  
5 V range  
12  
8
8
2
7
LSB  
LSB  
LSB  
ppm/°C  
ppm/°C  
LSB  
Positive Full-Scale (PFS) Error  
External reference  
Internal reference  
External reference  
Internal reference  
10 V range  
32  
Drift  
Matching  
5
32  
5 V range  
10 V range  
16  
1
40  
6
LSB  
LSB  
Bipolar Zero Code Error  
5 V range  
3
12  
LSB  
Drift  
10 V range  
5 V range  
10 V range  
10  
5
1
µV/°C  
µV/°C  
LSB  
Matching  
8
5 V range  
6
22  
LSB  
Negative Full-Scale (NFS) Error  
External reference  
Internal reference  
External reference  
Internal reference  
10 V range  
8
8
4
8
32  
LSB  
LSB  
ppm/°C  
ppm/°C  
LSB  
Drift  
Matching  
5
32  
40  
5 V range  
16  
LSB  
Rev. 0 | Page 3 of 27  
 
AD7605-4  
Data Sheet  
Parameter  
Test Conditions/Comments  
Min  
Typ  
Max  
Unit  
ANALOG INPUT  
Input Voltage Range  
RANGE = 1  
RANGE = 0  
10  
5
V
V
Analog Input Current  
Input voltage (VIN) = 10 V  
VIN = 5 V  
9
2.5  
5
µA  
µA  
pF  
MΩ  
Input Capacitance  
Input Impedance  
1
REFERENCE INPUT/OUTPUT  
Reference Input Voltage Range  
DC Leakage Current  
Input Capacitance  
Reference Output Voltage  
2.475  
2.5  
7.5  
2.49 to  
2.505  
2.525  
1
V
µA  
pF  
V
REF SELECT = 1  
REFIN/REFOUT  
Reference Temperature Coefficient  
LOGIC INPUTS  
10  
ppm/°C  
Input Voltage  
High (VINH  
Low (VINL)  
)
0.7 × VDRIVE  
V
V
µA  
pF  
0.3 × VDRIVE  
2
Input Current (IIN)  
Input Capacitance (CIN)  
LOGIC OUTPUTS  
Output Voltage  
High (VOH)  
5
ISOURCE = 100 µA  
ISINK = 100 µA  
VDRIVE − 0.2  
V
V
Low (VOL)  
0.2  
20  
Floating State  
Leakage Current  
Output Capacitance  
Output Coding  
CONVERSION RATE  
Conversion Time  
Track-and-Hold Acquisition Time  
Throughput Rate  
POWER REQUIREMENTS  
AVCC  
1
5
16  
µA  
pF  
Bits  
Twos complement  
All four channels included  
Per channel, all four channels included  
2
1
300  
µs  
µs  
kSPS  
4.75  
2.3  
5
5.25  
5.25  
V
V
VDRIVE  
2.5 V to 5 V nominal  
Total Current, ITOTAL  
Normal Mode  
Static  
Digital inputs = 0 V or VDRIVE  
10  
12  
5
12  
15.2  
8
mA  
mA  
mA  
µA  
Operational  
fSAMPLE = 300 kSPS  
Standby Mode  
Shutdown Mode  
Power Dissipation  
Normal Mode  
Static  
Operational  
Standby Mode  
Shutdown Mode  
2
6
52  
71  
25  
10  
61  
80  
42  
31.5  
mW  
mW  
mW  
µW  
fSAMPLE = 300 kSPS  
1 LSB means least significant bit. With a 5 V input range, 1 LSB = 152.58 µV. With a 10 V input range, 1 LSB = 305.175 µV.  
Rev. 0 | Page 4 of 27  
Data Sheet  
AD7605-4  
TIMING SPECIFICATIONS  
AVCC = 4.75 V to 5.25 V, VDRIVE = 2.3 V to 5.25 V, VREF = 2.5 V external reference/internal reference, TA = TMIN to TMAX, unless otherwise noted.  
RD  
Note that throughout this data sheet, multifunction pins, such as  
/SCLK, are referred to either by the entire pin name or by a single  
RD  
function of the pin, for example,  
, when only that function is relevant.  
Table 3.  
V
INL = 0.1 × VDRIVE and  
VINH = 0.9 × VDRIVE  
V
INL = 0.3 × VDRIVE and  
VINH = 0.7 × VDRIVE  
Logic Input Levels  
Typ Max  
Logic Input Levels  
Min Typ Max Unit Description  
See Figure 2 and Figure 3  
Parameter  
Min  
3.33  
PARALLEL/SERIAL/BYTE MODE  
tCYCLE  
3.33  
μs  
1/throughput rate, parallel mode, reading during or  
after conversion; or serial mode: VDRIVE = 3.3 V to  
5.25 V, reading during a conversion using DOUTA and  
DOUTB lines  
tCONV  
tWAKE-UP STANDBY  
2
2.08  
100  
2
2.08 μs  
Conversion time  
STBY  
rising edge to CONVST x rising edge; power-  
100  
μs  
up time from standby mode; not shown in Figure 2  
or Figure 3  
tWAKE-UP SHUTDOWN  
Not shown in Figure 2 or Figure 3  
Internal Reference  
30  
13  
30  
13  
ms  
ms  
STBY  
rising edge to CONVST x rising edge; power-  
up time from shutdown mode  
STBY  
External Reference  
rising edge to CONVST x rising edge; power-  
up time from shutdown mode  
tRESET  
t1  
t2  
t3  
t4  
50  
50  
ns  
ns  
ns  
ns  
ns  
ms  
RESET high pulse width  
40  
45  
CONVST x high to BUSY high  
Minimum CONVST x low pulse  
Minimum CONVST x high pulse  
25  
25  
0
25  
25  
0
CS  
BUSY falling edge to falling edge setup time  
t5  
0.5  
25  
0.5  
25  
Maximum delay allowed between CONVST A and  
CONVST B rising edges  
t6  
ns  
ns  
CS  
Maximum time between last rising edge and BUSY  
falling edge  
Minimum delay between RESET low to CONVST x high  
See Figure 4, Figure 5, and Figure 7  
t7  
25  
25  
PARALLEL/BYTE READ  
OPERATION  
t8  
0
0
0
0
ns  
ns  
CS RD  
to  
setup time  
hold time  
t9  
CS RD  
to  
t10  
RD  
low pulse width  
16  
21  
25  
32  
15  
22  
19  
24  
30  
37  
15  
22  
ns  
ns  
ns  
ns  
ns  
ns  
VDRIVE above 4.75 V  
VDRIVE above 3.3 V  
VDRIVE above 2.7 V  
VDRIVE above 2.3 V  
t11  
t12  
t13  
RD  
CS  
high pulse width  
CS  
high pulse width; and  
RD  
linked  
CS  
Delay from until DB15 to DB0 three-state disabled  
16  
20  
25  
30  
19  
24  
30  
37  
ns  
ns  
ns  
ns  
VDRIVE above 4.75 V  
VDRIVE above 3.3 V  
VDRIVE above 2.7 V  
VDRIVE above 2.3 V  
t14  
RD  
falling edge  
Data access time after  
VDRIVE above 4.75 V  
VDRIVE above 3.3 V  
VDRIVE above 2.7 V  
VDRIVE above 2.3 V  
16  
21  
25  
32  
19  
24  
30  
37  
ns  
ns  
ns  
ns  
Rev. 0 | Page 5 of 27  
 
 
AD7605-4  
Data Sheet  
V
INL = 0.1 × VDRIVE and  
VINH = 0.9 × VDRIVE  
V
INL = 0.3 × VDRIVE and  
VINH = 0.7 × VDRIVE  
Logic Input Levels  
Logic Input Levels  
Min Typ Max Unit Description  
Parameter  
Min  
Typ Max  
t15  
t16  
t17  
6
6
6
6
ns  
ns  
ns  
RD  
Data hold time after  
falling edge  
CS  
to DB15 to DB0 hold time  
22  
22  
CS  
Delay from rising edge to DB15 to DB0 three-  
state enabled  
SERIAL READ OPERATION  
fSCLK  
See Figure 6  
Frequency of serial read clock  
23.5  
17  
20  
15  
MHz VDRIVE above 4.75 V  
MHz VDRIVE above 3.3 V  
14.5  
11.5  
12.5 MHz VDRIVE above 2.7 V  
10  
MHz VDRIVE above 2.3 V  
CS  
t18  
Delay from until DOUTA/DOUTB three-state  
CS  
disabled/delay from until MSB valid  
15  
20  
30  
18  
23  
35  
ns  
ns  
ns  
VDRIVE above 4.75 V  
VDRIVE above 3.3 V  
VDRIVE = 2.3 V to 2.7 V  
t19  
Data access time after SCLK rising edge  
VDRIVE above 4.75 V  
VDRIVE above 3.3 V  
VDRIVE above 2.7 V  
VDRIVE above 2.3 V  
SCLK low pulse width  
SCLK high pulse width  
SCLK rising edge to DOUTA/DOUTB valid hold time  
17  
23  
27  
34  
20  
26  
32  
39  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
t20  
t21  
t22  
t23  
0.4 × tSCLK  
0.4 × tSCLK  
7
0.4 × tSCLK  
0.4 × tSCLK  
7
22  
22  
CS  
rising edge to DOUTA/DOUTB three-state enabled  
FRSTDATA OPERATION  
t24  
See Figure 4 and Figure 7  
CS  
Delay from falling edge until FRSTDATA three-  
state disabled  
15  
20  
25  
30  
18  
23  
30  
35  
ns  
ns  
ns  
ns  
VDRIVE above 4.75 V  
VDRIVE above 3.3 V  
VDRIVE above 2.7 V  
VDRIVE above 2.3 V  
t25  
CS  
Delay from falling edge until FRSTDATA high,  
serial mode  
15  
20  
25  
30  
18  
23  
30  
35  
ns  
ns  
ns  
ns  
VDRIVE above 4.75 V  
VDRIVE above 3.3 V  
VDRIVE above 2.7 V  
VDRIVE above 2.3 V  
t26  
RD  
falling edge to FRSTDATA high  
Delay from  
16  
20  
25  
30  
19  
23  
30  
35  
ns  
ns  
ns  
ns  
VDRIVE above 4.75 V  
VDRIVE above 3.3 V  
VDRIVE above 2.7 V  
VDRIVE above 2.3 V  
t27  
t28  
t29  
RD  
falling edge to FRSTDATA low  
Delay from  
19  
24  
22  
29  
ns  
ns  
VDRIVE = 3.3 V to 5.25V  
VDRIVE = 2.3 V to 2.7V  
Delay from 16th SCLK falling edge to FRSTDATA low  
VDRIVE = 3.3 V to 5.25V  
17  
22  
24  
20  
27  
29  
ns  
ns  
ns  
VDRIVE = 2.3 V to 2.7V  
CS  
rising edge until FRSTDATA three-state enabled  
Rev. 0 | Page 6 of 27  
Data Sheet  
AD7605-4  
Timing Diagrams  
t5  
CONVST A,  
CONVST B  
tCYCLE  
t2  
CONVST A,  
CONVST B  
t3  
tCONV  
t1  
BUSY  
t4  
CS  
t7  
tRESET  
RESET  
Figure 2. CONVST x Timing—Reading After a Conversion  
t5  
CONVST A,  
CONVST B  
tCYCLE  
t2  
CONVST A,  
CONVST B  
t3  
tCONV  
t1  
BUSY  
t6  
CS  
t7  
tRESET  
RESET  
Figure 3. CONVST x Timing—Reading During a Conversion  
CS  
RD  
t9  
t8  
t13  
t11  
t10  
t16  
t17  
t14  
V3  
t15  
DATA:  
DB15 TO DB0  
INVALID  
t24  
V1  
V2  
V4  
t26  
t27  
t29  
FRSTDATA  
CS  
RD  
Figure 4. Parallel Mode, Separate and  
Pulses  
t12  
CS AND RD  
t16  
t13  
t17  
DATA:  
DB15 TO DB0  
V1  
V2  
V3  
V4  
FRSTDATA  
CS  
RD  
Figure 5. and , Linked Parallel Mode  
Rev. 0 | Page 7 of 27  
 
 
 
 
AD7605-4  
Data Sheet  
CS  
t21  
t20  
SCLK  
t19  
t22  
t23  
t18  
D
D
A,  
OUT  
DB15  
t25  
DB14  
DB13  
DB1  
DB0  
t28  
B
OUT  
t29  
FRSTDATA  
Figure 6. Serial Read Operation  
CS  
t8  
t9  
t10  
t11  
t16  
t17  
RD  
t13  
t15  
t14  
DATA:  
DB7 TO DB0  
HIGH  
BYTE V1  
LOW  
BYTE V1  
HIGH  
BYTE V4  
LOW  
BYTE V4  
INVALID  
t26  
t29  
t27  
t24  
FRSTDATA  
Figure 7. Parallel Byte Mode Read Operation  
Rev. 0 | Page 8 of 27  
 
 
Data Sheet  
AD7605-4  
ABSOLUTE MAXIMUM RATINGS  
TA = 25°C, unless otherwise noted.  
THERMAL RESISTANCE  
Thermal performance is directly linked to printed circuit board  
(PCB) design and operating environment. Careful attention to  
PCB thermal design is required.  
Table 4.  
Parameter  
Rating  
AVCC to AGND  
VDRIVE to AGND  
−0.3 V to +7 V  
−0.3 V to AVCC + 0.3 V  
16.5 V  
−0.3 V to VDRIVE + 0.3 V  
−0.3 V to VDRIVE + 0.3 V  
−0.3 V to AVCC + 0.3 V  
10 mA  
−40°C to +85°C  
−65°C to +150°C  
150°C  
θJA is the natural convection junction to ambient thermal  
resistance, measured in a one cubic foot sealed enclosure. θJC is  
the junction to case thermal resistance.  
Analog Input Voltage to AGND1  
Digital Input Voltage to AGND  
Digital Output Voltage to AGND  
REFIN/REFOUT to AGND  
Input Current to Any Pin Except Supplies1  
Operating Temperature Range  
Storage Temperature Range  
Junction Temperature  
Pb/Sn Temperature, Soldering  
Reflow (10 sec to 30 sec)  
Pb-Free Temperature, Soldering Reflow  
ESD  
Table 5. Thermal Resistance  
Package Type  
1
1
θJA  
45.5  
θJC  
9.5  
Unit  
ST-64-2  
°C/W  
1 The thermal resistance specifications are based on the device being  
mounted to a JEDEC 2P2S compliant, 4-layer PCB, as per JEDEC Standard  
JESD51-7.  
240 (+0)°C  
260 (+0)°C  
ESD CAUTION  
All Pins Except Analog Inputs  
Analog Input Pins Only  
2 kV  
7 kV  
1 Transient currents of up to 100 mA do not cause silicon controlled rectifier  
(SCR) latch-up.  
Stresses at or above those listed under Absolute Maximum  
Ratings may cause permanent damage to the product. This is a  
stress rating only; functional operation of the product at these  
or any other conditions above those indicated in the operational  
section of this specification is not implied. Operation beyond  
the maximum operating conditions for extended periods may  
affect product reliability.  
Rev. 0 | Page 9 of 27  
 
 
 
AD7605-4  
Data Sheet  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49  
1
AV  
48  
AV  
CC  
CC  
ANALOG INPUT  
PIN 1  
2
3
47 AGND  
46  
AGND  
AGND  
DECOUPLING CAPACITOR PIN  
POWER SUPPLY  
REFGND  
4
5
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
AGND  
AGND  
REFCAPB  
REFCAPA  
REFGND  
REFIN/REFOUT  
AGND  
GROUND PIN  
6
PAR/SER/BYTE SEL  
DIGITAL OUTPUT  
DIGITAL INPUT  
AD7605-4  
7
STBY  
TOP VIEW  
(Not to Scale)  
8
RANGE  
REFERENCE INPUT/OUTPUT  
9
AGND  
CONVST A  
CONVST B  
RESET  
10  
11  
12  
13  
REGCAP  
AV  
CC  
AV  
CC  
RD/SCLK  
REGCAP  
CS  
BUSY 14  
35 AGND  
FRSTDATA 15  
34 REF SELECT  
33 DB15/BYTE SEL  
DB0  
16  
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32  
Figure 8. Pin Configuration  
Table 6. Pin Function Descriptions1  
Pin No.  
Type2  
Mnemonic Description  
1, 37, 38,  
48  
P
AVCC  
Analog Supply Voltage, 4.75 V to 5.25 V. This supply voltage is applied to the internal front-end  
amplifiers and to the ADC core. Decouple these supply pins to AGND.  
2, 3, 4, 5,  
26, 35, 40,  
41, 47  
GND  
DI  
AGND  
Analog Ground. These pins are the ground reference points for all analog circuitry on the AD7605-4.  
Refer all analog input signals and external reference signals to these pins. Connect all AGND pins to  
the AGND plane of a system.  
Parallel Interface Selection Input (PAR). This pin is a logic input. If this pin is tied to a logic low, the  
parallel interface is selected. Parallel byte interface mode is selected when this pin is logic high and  
DB15/BYTE SEL is logic high (see Table 8).  
6
PAR/SER/  
BYTE SEL  
Serial Interface Selection Input (SER). If this pin is tied to a logic high, the serial interface is selected.  
In serial mode, the RD/SCLK pin functions as the serial clock input. The DB7/DOUTA pin and the  
DB8/DOUTB pin function as serial data outputs. When the serial interface is selected, tie the parallel  
output data bit pins (Pin 16 to Pin 22, and Pin 27 to Pin 33) to ground.  
Parallel Byte Interface Selection Input (BYTE SEL). In byte mode, DB15/BYTE SEL, in conjunction  
with PAR/SER/BYTE SEL, selects the parallel byte mode of operation (see Table 8). DB14/HBEN  
functions as the high byte enable (HBEN) pin. DB7 to DB0 transfer the 16-bit conversion results in  
two RD/SCLK operations, with DB0 as the LSB of the data transfers.  
7
8
DI  
DI  
STBY  
Standby Mode Input. This pin places the AD7605-4 into one of two power-down modes: standby  
mode or shutdown mode. The power-down mode entered depends on the state of the RANGE pin, as  
shown in Table 7. When in standby mode, all circuitry, except the on-chip reference, regulators, and  
regulator buffers, is powered down. When in shutdown mode, all circuitry is powered down.  
Analog Input Range Selection. RANGE is a logic input. The polarity on this pin determines the input  
range of the analog input channels. If this pin is tied to a logic high, the analog input range is 10 V  
for all channels. If this pin is tied to a logic low, the analog input range is 5 V for all channels. A logic  
change on this pin has an immediate effect on the analog input range. Changing this pin during a  
conversion is not recommended for fast throughput rate applications. See the Analog Input  
section for more information.  
RANGE  
Rev. 0 | Page 10 of 27  
 
Data Sheet  
AD7605-4  
Pin No.  
Type2  
Mnemonic Description  
9
DI  
CONVST A  
Conversion Start Input A. CONVST A is a logic input. Use this logic input to initiate conversions on  
the analog input channels. For simultaneous sampling of all input channels, CONVST A and CONVST  
B can be shorted together, and a single convert start signal can be applied. Alternatively, CONVST A  
can be used to initiate simultaneous sampling of V1 and V2. When the CONVST A pin transitions from  
low to high, the front-end track-and-hold circuitry for the respective analog input is set to hold.  
10  
DI  
CONVST B  
Conversion Start Input B. CONVST B is a logic input. Use this logic input to initiate conversions on  
the analog input channels. For simultaneous sampling of all input channels, CONVST A and CONVST  
B can be shorted together, and a single convert start signal can be applied. CONVST B can be used  
to initiate simultaneous sampling on V3 and V4. When the CONVST B pin transitions from low to  
high, the front-end track-and-hold circuitry for the respective analog input is set to hold.  
11  
12  
DI  
DI  
RESET  
Reset Input. When set to logic high, the rising edge of RESET resets the AD7605-4. The device  
receives a RESET pulse after power-up. The RESET high pulse is typically 50 ns wide. If a RESET pulse is  
applied during a conversion, the conversion is aborted. If a RESET pulse is applied during a read,  
the contents of the output registers reset to all zeros.  
Parallel Data Read Control Input When the Parallel Interface Is Selected (RD). When both CS and RD are  
logic low in parallel mode, the output bus is enabled.  
RD/SCLK  
Serial Clock Input When the Serial Interface Is Selected (SCLK). In serial mode, this pin acts as the  
serial clock input for data transfers. The CS falling edge takes the DOUTA and DOUTB data output lines  
out of three-state and clocks out the MSB of the conversion result. The rising edge of SCLK clocks  
all subsequent data bits onto the DOUTA and DOUTB serial data outputs. For more information, see  
the Conversion Control section.  
13  
14  
DI  
CS  
Chip Select. This active low logic input frames the data transfer. When both CS and RD are logic low  
in parallel mode, the DB[15:0] output bus is enabled and the conversion result is output on the  
parallel data bus lines. In serial mode, CS frames the serial read transfer and clocks out the MSB of  
the serial output data.  
Busy Output. This pin transitions to a logic high after both CONVST A and CONVST B rising edges  
and indicates that the conversion process has started. The BUSY output remains high until the  
conversion process for all channels is complete. The falling edge of the BUSY pin signals that the  
conversion data is being latched into the output data registers and is available to read after a  
period of time, t4. Any data read while BUSY is high must be completed before the falling edge of  
BUSY occurs. Rising edges on CONVST A or CONVST B have no effect while the BUSY signal is high.  
DO  
BUSY  
15  
DO  
DO  
FRSTDATA  
Digital Output. The FRSTDATA output signal indicates when the first channel, V1, is being read back on  
the parallel, byte, or serial interface. When the CS input is high, the FRSTDATA output pin is in  
three-state. The falling edge of CS takes FRSTDATA out of three-state. In parallel mode, the falling  
edge of RD corresponding to the result of V1, then sets the FRSTDATA pin high, indicating that the  
result from V1 is available on the output data bus. The FRSTDATA output returns to a logic low  
following the next falling edge of RD. In serial mode, FRSTDATA goes high on the falling edge of CS  
because this clocks out the MSB of V1 on DOUTA. FRSTDATA returns low on the 16th SCLK falling edge  
after the CS falling edge. See the Conversion Control section for more details.  
16 to 22  
DB0 to DB6 Parallel Output Data Bits, DB0 to DB6. When PAR/SER/BYTE SEL = 0, these pins act as three-state  
parallel digital input/output pins. When CS and RD are low, these pins are used to output DB6 to DB0  
of the conversion result. When PAR/SER/BYTE SEL = 1, tie these pins to AGND. When operating in  
parallel byte interface mode, DB7 to DB0 outputs the 16-bit conversion result in two RD operations.  
DB7 (Pin 24) is the MSB; DB0 is the LSB.  
23  
24  
P
VDRIVE  
Logic Power Supply Input. The voltage supplied at this pin, 2.3 V to 5.25 V, determines the  
operating voltage of the interface. This pin is nominally at the same supply as the supply of the  
host interface (that is, DSP and field-programmable gate array (FPGA)).  
Parallel Output Data Bit 7 (DB7). When PAR/SER/BYTE SEL = 0, this pins acts as a three-state parallel  
digital input/output pin. When CS and RD are low, this pin outputs DB7 of the conversion result.  
DO  
DB7/DOUT  
A
B
Serial Interface Data Output Pin (DOUTA). When PAR/SER/BYTE SEL = 1, this pin functions as DOUT  
and outputs serial conversion data (see the Conversion Control section for more details). When  
operating in parallel byte mode, DB7 is the MSB of the byte.  
A
25  
DO  
DO  
DB8/DOUT  
Parallel Output Data Bit 8 (DB8). When PAR/SER/BYTE SEL = 0, this pin acts as a three-state parallel  
digital input/output pin. When CS and RD are low, this pin outputs DB8 of the conversion result.  
Serial Interface Data Output Pin (DOUTB). When PAR/SER/BYTE SEL = 1, this pin functions as DOUTB and  
outputs serial conversion data (see the Conversion Control section for more details).  
Parallel Output Data Bits, DB9 to DB13. When PAR/SER/BYTE SEL = 0, these pins act as three-state  
parallel digital input/output pins. When CS and RD are low, these pins are used to output DB13 to DB9  
of the conversion result. When PAR/SER/BYTE SEL = 1, tie these pins to AGND.  
27 to 31  
DB9 to  
DB13  
Rev. 0 | Page 11 of 27  
AD7605-4  
Data Sheet  
Pin No.  
Type2  
DO/DI  
Mnemonic Description  
32  
DB14/  
HBEN  
Parallel Output Data Bit 14 (DB14). When PAR/ SER/BYTE SEL = 0, this pin acts as a three-state parallel  
digital output pin. When CS and RD are low, this pin outputs DB14 of the conversion result.  
High Byte Enable (HBEN). When PAR/SER/BYTE SEL = 1 and DB15/BYTE SEL = 1, the AD7605-4  
operates in parallel byte interface mode. In parallel byte mode, the HBEN pin selects whether the  
most significant byte (MSB) or the least significant byte (LSB) of the conversion result is output first.  
When HBEN = 1, the MSB is output first, followed by the LSB.  
When HBEN = 0, the LSB is output first, followed by the MSB.  
In serial mode, tie this pin to AGND.  
33  
DO/DI  
DB15/  
BYTE SEL  
Parallel Output Data Bit 15 (DB15). When PAR/SER/BYTE SEL = 0, this pin acts as a three-state  
parallel digital output pin. When CS and RD are low, this pin outputs DB15 of the conversion result.  
Parallel Byte Mode Select (BYTE SEL). When PAR/SER/BYTE SEL = 1, the BYTE SEL pin selects  
between serial interface mode and parallel byte interface mode (see Table 8). When PAR/SER/BYTE  
SEL = 1 and DB15/BYTE SEL = 0, the AD7605-4 operates in serial interface mode. When PAR/  
SER/BYTE SEL = 1 and DB15/BYTE SEL = 1, the AD7605-4 operates in parallel byte interface mode.  
34  
DI  
REF SELECT Internal/External Reference Selection Input. REF SELECT is a logic input. If this pin is set to logic high,  
the internal reference is selected and enabled. If this pin is set to logic low, the internal reference is  
disabled and an external reference voltage must be applied to the REFIN/REFOUT pin.  
36, 39  
42  
CAP  
REF  
REGCAP  
Decoupling Capacitor Pin for Voltage Output from Internal Regulator. Decouple these output pins  
separately to AGND using a 1 μF capacitor. The voltage on these pins is in the range of 2.5 V to  
2.7 V.  
Reference Input (REFIN)/Reference Output (REFOUT). The on-chip reference of 2.5 V is available on  
this pin for external use if the REF SELECT pin is set to logic high. Alternatively, the internal  
reference can be disabled by setting the REF SELECT pin to logic low, and an external reference of  
2.5 V can be applied to this input (see the Internal/External Reference section). Decoupling is  
required on this pin for both the internal and external reference options. Apply a 10 μF capacitor  
from this pin to ground close to the REFGND pins.  
REFIN/  
REFOUT  
43, 46  
44, 45  
GND  
CAP  
REFGND  
REFCAPA,  
REFCAPB  
Reference Ground Pins. Connect these pins to AGND.  
Reference Buffer Output Force/Sense Pins. These pins must be connected together and decoupled  
to AGND using a low effective series resistance (ESR), 10 μF ceramic capacitor. The voltage on these  
pins is typically 4.5 V.  
49  
AI  
V1  
Analog Input 1. This pin is a single-ended analog input. The analog input range of this channel is  
determined by the RANGE pin.  
50, 52  
51  
AI GND  
AI  
V1GND,  
V2GND  
V2  
Analog Input Ground Pin 1 and Pin 2. These pins correspond to Analog Input Pin V1 and Analog  
Input Pin V2. Connect all analog input ground pins to the AGND plane of a system.  
Analog Input 2. This pin is a single-ended analog input. The analog input range of this channel is  
determined by the RANGE pin.  
53, 54, 55, GND  
56  
AGND  
Analog Ground. These pins are the ground reference points for all analog circuitry on the AD7605-4.  
Refer all analog input signals and external reference signals to these pins. Connect all the AGND  
pins to the AGND plane of a system.  
57  
AI  
V3  
Analog Input 3. This pin is a single-ended analog input. The analog input range of this channel is  
determined by the RANGE pin.  
58  
59  
60  
AI GND  
AI  
AI GND  
V3GND  
V4  
V4GND  
AGND  
Analog Input Ground Pin 3. Connect all analog input ground pins to the AGND plane of a system.  
Analog Input 4. This pin is a single-ended analog input.  
Analog Input Ground Pin 4. Connect all analog input ground pins to the AGND plane of a system.  
Analog Ground. These pins are the ground reference points for all analog circuitry on the AD7605-4.  
Refer all analog input signals and external reference signals to these pins. Connect all the analog  
ground pins to the AGND plane of a system.  
61, 62, 63, AGND  
64  
1
RD  
Note that throughout this data sheet, multifunction pins, such as /SCLK, are referred to either by the entire pin name or by a single function of the pin, for example,  
RD  
, when only that function is relevant.  
2 P is power supply, DI is digital input, DO is digital output, REF is reference input/output, CAP is decoupling capacitor pin, AI is analog input, and GND is ground.  
Rev. 0 | Page 12 of 27  
Data Sheet  
AD7605-4  
TYPICAL PERFORMANCE CHARACTERISTICS  
AVCC = 5 V, V DRIVE = 5 V, 10 V range, internal reference, TA = 25°C, unless otherwise noted.  
0
1.0  
AV , V  
= 5V  
AV , V  
= 5V  
CC DRIVE  
CC DRIVE  
INTERNAL REFERENCE  
±10V RANGE  
fSAMPLE = 300kSPS  
A
0.8  
–20  
T
= 25°C  
fSAMPLE = 300kSPS  
INTERNAL REFERENCE  
±10V RANGE  
0.6  
–40  
fIN = 1kHz  
SNR = 90.3dB  
THD = –109.8dB  
0.4  
–60  
0.2  
–80  
0
–100  
–120  
–140  
–160  
–180  
–0.2  
–0.4  
–0.6  
–0.8  
–1.0  
0
10k  
20k  
30k  
CODE  
40k  
50k  
60k  
INPUT FREQUENCY (Hz)  
Figure 9. FFT Plot, 10 V Range  
Figure 12. Typical DNL, 10 V Range  
0
–20  
2.0  
1.5  
AV , V  
INTERNAL REFERENCE  
±5V RANGE  
= 5V  
AV , V  
INTERNAL REFERENCE  
±5V RANGE  
= 5V  
CC DRIVE  
CC DRIVE  
fSAMPLE = 300kSPS  
fSAMPLE = 300kSPS  
A
–40  
fIN = 1kHz  
T
= 25°C  
1.0  
SNR = 89.6dB  
THD = –113.5dB  
–60  
0.5  
–80  
0
–100  
–120  
–140  
–160  
–180  
–0.5  
–1.0  
–1.5  
–2.0  
0
8192 16,384 24,576 32,768 40,960 49,152 57,344 65,536  
CODE  
INPUT FREQUENCY (Hz)  
Figure 10. FFT Plot, 5 V Range  
Figure 13. Typical INL, 5 V Range  
2.0  
1.00  
0.75  
0.50  
0.25  
0
AV , V  
= 5V  
AV , V  
INTERNAL REFERENCE  
±5V RANGE  
= 5V  
CC DRIVE  
CC DRIVE  
fSAMPLE = 300kSPS  
1.5  
1.0  
T
= 25°C  
A
INTERNAL REFERENCE  
±10V RANGE  
fSAMPLE = 300kSPS  
T
= 25°C  
A
0.5  
0
–0.5  
–1.0  
–1.5  
–2.0  
–0.25  
–0.50  
–0.75  
–1.00  
0
10k  
20k  
30k  
CODE  
40k  
50k  
60k  
0
8192 16,384 24,576 32,768 40,960 49,152 57,344 65,536  
CODE  
Figure 14. Typical DNL, 5 V Range  
Figure 11. Typical INL, 10 V Range  
Rev. 0 | Page 13 of 27  
 
AD7605-4  
Data Sheet  
20  
15  
10  
5
10  
8
±10V RANGE  
6
±5V RANGE  
0
4
–5  
–10  
–15  
2
AV , V  
= 5V  
CC DRIVE  
fSAMPLE = 200kSPS  
T
= 25°C  
A
EXTERNAL REFERENCE  
SOURCE RESISTANCE IS MATCHED ON  
THE VxGND INPUT  
0
200kSPS  
AV , V  
= 5V  
CC DRIVE  
±10V AND ±5V RANGE  
EXTERNAL REFERENCE  
35 50 65 80  
TEMPERATURE (°C)  
–20  
–40  
–2  
–25  
–10  
5
20  
0
20k  
40k  
60k  
80k  
100k  
120k  
SOURCE RESISTANCE (Ω)  
Figure 15. NFS Error vs. Temperature  
Figure 18. PFS and NFS Error vs. Source Resistance  
20  
1.0  
0.8  
15  
10  
5
0.6  
0.4  
0.2  
0
0
±5V RANGE  
±10V RANGE  
±5V RANGE  
–0.2  
–0.4  
–0.6  
–0.8  
–1.0  
–5  
–10  
–15  
±10V RANGE  
200kSPS  
200kSPS  
AV , V  
= 5V  
AV , V  
= 5V  
CC DRIVE  
CC DRIVE  
EXTERNAL REFERENCE  
EXTERNAL REFERENCE  
35 50 65 80  
TEMPERATURE (°C)  
–20  
–40  
–25  
–10  
5
20  
35  
50  
65  
80  
–40  
–25  
–10  
5
20  
TEMPERATURE (°C)  
Figure 19. Bipolar Zero Code Error vs. Temperature  
Figure 16. PFS Error vs. Temperature  
4
10  
8
3
2
PFS ERROR  
NFS ERROR  
±5V RANGE  
±10V RANGE  
6
4
1
2
0
0
–2  
–4  
–6  
–9  
–10  
–1  
–2  
–3  
200kSPS  
±10V RANGE  
AV , V  
= 5V  
AV , V  
= 5V  
CC DRIVE  
CC DRIVE  
EXTERNAL REFERENCE  
35 50 65 80  
TEMPERATURE (°C)  
EXTERNAL REFERENCE  
35 50 65 80  
TEMPERATURE (°C)  
–4  
–40  
–25  
–10  
5
20  
–40  
–25  
–10  
5
20  
Figure 20. Bipolar Zero Code Error Matching Between Channels  
Figure 17. NFS and PFS Error Matching  
Rev. 0 | Page 14 of 27  
Data Sheet  
AD7605-4  
–40  
–50  
–60  
±10V RANGE  
AV , V  
fSAMPLE = 200kSPS  
AV , V  
INTERNAL REFERENCE  
= 5V  
CC DRIVE  
= +5V  
CC DRIVE  
–50  
–60  
RECOMMENDED DECOUPLING USED  
fSAMPLE = 150kSPS  
R
MATCHED ON Vx AND VxGND INPUTS  
SOURCE  
–70  
T
= 25°C  
A
INTERFERER ON ALL UNSELECTED CHANNELS  
–80  
–70  
–90  
±10V RANGE  
±5V RANGE  
–80  
–100  
–110  
–120  
–130  
–140  
105kΩ  
48.7kΩ  
23.7kΩ  
10kΩ  
5kΩ  
1.2kΩ  
100Ω  
51Ω  
–90  
–100  
–110  
–120  
0Ω  
1k  
10k  
100k  
0
20  
40  
60  
80  
100  
120  
140  
160  
INPUT FREQUENCY (Hz)  
NOISE FREQUENCY (kHz)  
Figure 21. THD vs. Input Frequency for Various Source Impedances,  
10 V Range  
Figure 23. Channel to Channel Isolation  
–40  
2.5010  
2.5005  
2.5000  
2.4995  
2.4990  
2.4985  
2.4980  
±5V RANGE  
AV , V  
= +5V  
CC DRIVE  
–50  
–60  
fSAMPLE = 200kSPS  
R
MATCHED ON Vx AND VxGND INPUTS  
AV  
= 5.25V  
SOURCE  
CC  
AV  
AV  
= 5V  
CC  
CC  
–70  
–80  
= 4.75V  
105kΩ  
48.7kΩ  
23.7kΩ  
10kΩ  
5kΩ  
1.2kΩ  
100Ω  
51Ω  
–90  
–100  
–110  
–120  
0Ω  
1k  
10k  
100k  
–40  
–25  
–10  
5
20  
35  
50  
65  
80  
INPUT FREQUENCY (Hz)  
TEMPERATURE (°C)  
Figure 22. THD vs. Input Frequency for Various Source Impedances,  
5 V Range  
Figure 24. REFOUT Voltage vs. Temperature for  
Different Supply Voltages  
Rev. 0 | Page 15 of 27  
 
AD7605-4  
Data Sheet  
8
1000  
900  
800  
700  
600  
500  
400  
300  
200  
100  
0
AV , V  
fSAMPLE = 300kSPS  
= 5V  
fSAMPLE = 200kSPS  
AV = 5V  
928  
CC DRIVE  
887  
CC  
6
4
V
= 2.5V  
DRIVE  
2
0
–2  
–4  
–6  
–8  
–10  
131  
–1  
+85°C  
+25°C  
–40°C  
97  
0
3
2
–10  
–8  
–6  
–4  
–2  
0
2
4
6
8
10  
–3  
–2  
0
1
2
3
INPUT VOLTAGE (V)  
CODE (LSB)  
Figure 25. Analog Input Current vs. Input Voltage for Various Temperatures  
Figure 27. Histogram of Codes (Six Codes)  
140  
130  
120  
±10V RANGE  
110  
±5V RANGE  
100  
90  
80  
70  
60  
AV , V  
INTERNAL REFERENCE  
= 5V  
CC DRIVE  
RECOMMENDED DECOUPLING USED  
fSAMPLE = 200kSPS  
T
= 25°C  
A
0
100 200 300 400 500 600 700 800 900 1000 1100  
AV NOISE FREQUENCY (kHz)  
CC  
Figure 26. Power Supply Rejection Ratio (PSRR)  
Rev. 0 | Page 16 of 27  
Data Sheet  
AD7605-4  
TERMINOLOGY  
Integral Nonlinearity (INL)  
Total Harmonic Distortion (THD)  
INL is the maximum deviation from a straight line passing  
through the endpoints of the ADC transfer function. The  
endpoints of the transfer function are zero scale, at ½ LSB below  
the first code transition; and full scale, at ½ LSB above the last  
code transition.  
THD is the ratio of the rms sum of the harmonics to the  
fundamental. For the AD7605-4, it is defined as  
THD (dB) =  
V22 +V32 +V42 +V52 +V62 +V72 +V82 +V9  
2
20log  
V1  
Differential Nonlinearity (DNL)  
DNL is the difference between the measured and the ideal 1  
where:  
V2 to V9 are the rms amplitudes of the second through ninth  
harmonics.  
V1 is the rms amplitude of the fundamental.  
LSB change between any two adjacent codes in the ADC.  
Bipolar Zero Code Error  
Bipolar zero code error is the deviation of the midscale  
transition (all 1s to all 0s) from the ideal, which is 0 V − ½ LSB.  
Peak Harmonic or Spurious Noise  
Peak harmonic or spurious noise is the ratio of the rms value of  
the next largest component in the ADC output spectrum (up to  
fS/2, excluding dc) to the rms value of the fundamental. Normally,  
the value of this specification is determined by the largest  
harmonic in the spectrum, but for ADCs where the harmonics  
are buried in the noise floor, it is determined by a noise peak.  
Bipolar Zero Code Error Matching  
Bipolar zero code error matching is the absolute difference in  
bipolar zero code error between any two input channels.  
Positive Full-Scale Error  
Positive full-scale error is the deviation of the actual last code  
transition from the ideal last code transition (10 V − 1½ LSB  
(9.99954) and 5 V − 1½ LSB (4.99977)) after bipolar zero code  
error is adjusted out. The positive full-scale error includes the  
contribution from the internal reference buffer.  
Intermodulation Distortion (IMD)  
With inputs consisting of sine waves at two frequencies, fa and fb,  
any active device with nonlinearities creates distortion products  
at sum and difference frequencies of mfa nfb, where m, n = 0,  
1, 2, 3. Intermodulation distortion terms are those for which  
neither m nor n is equal to 0. For example, the second-order  
terms include (fa + fb) and (fa − fb), and the third-order terms  
include (2fa + fb), (2fa − fb), (fa + 2fb), and (fa − 2fb).  
Positive Full-Scale Error Matching  
Positive full-scale error matching is the absolute difference in  
positive full-scale error between any two input channels.  
Negative Full-Scale Error  
Negative full-scale error is the deviation of the first code  
transition from the ideal first code transition (−10 V + ½ LSB  
(−9.99984) and −5 V + ½ LSB (−4.99992)) after the bipolar zero  
code error is adjusted out. The negative full-scale error includes  
the contribution from the internal reference buffer.  
The calculation of the intermodulation distortion is per the  
THD specification, where it is the ratio of the rms sum of the  
individual distortion products to the rms amplitude of the sum  
of the fundamentals expressed in decibels (dB).  
Power Supply Rejection Ratio (PSRR)  
Negative Full-Scale Error Match  
Negative full-scale error match is the absolute difference in  
negative full-scale error between any two input channels.  
Variations in power supply affect the full-scale transition but not  
the linearity of the converter. Power supply rejection is the  
maximum change in full-scale transition point due to a change  
in power supply voltage from the nominal value. The PSRR is  
defined as the ratio of the power in the ADC output at full-scale  
frequency, f, to the power of a 100 mV p-p sine wave applied to  
the ADCs VDD and VSS supplies of Frequency fS.  
Signal-to-(Noise + Distortion) Ratio (SINAD)  
SINAD is the measured ratio of signal-to-(noise + distortion) at  
the output of the ADC. The signal is the rms amplitude of the  
fundamental. Noise is the sum of all nonfundamental signals  
up to half the sampling frequency (fS/2, excluding dc).  
PSRR (dB) = 10 log (Pf/PfS)  
The ratio depends on the number of quantization levels in  
the digitization process: the more levels, the smaller the  
quantization noise.  
where:  
Pf is equal to the power at Frequency f in the ADC output.  
PfS is equal to the power at Frequency fS coupled onto the AVCC  
supply.  
The theoretical signal-to-(noise + distortion) ratio for an ideal  
N-bit converter with a sine wave input is given by  
Channel to Channel Isolation  
Channel to channel isolation is a measure of the level of crosstalk  
between all input channels. It is measured by applying a full-scale  
sine wave signal, up to 160 kHz, to all unselected input channels  
and then determining the degree to which the signal attenuates  
in the selected channel with a 1 kHz sine wave signal applied (see  
Figure 23).  
Signal-to-(Noise + Distortion) = (6.02 N + 1.76) dB  
Thus, for a 16-bit converter, the ideal signal-to-(noise +  
distortion) is 98 dB.  
Rev. 0 | Page 17 of 27  
 
AD7605-4  
Data Sheet  
THEORY OF OPERATION  
Note that throughout this data sheet, multifunction pins, such  
Analog Input Clamp Protection  
RD  
as  
/SCLK, are referred to either by the entire pin name or by  
Figure 28 shows the analog input structure of the AD7605-4.  
Each analog input contains clamp protection circuitry. Despite  
single 5 ꢀ supply operation, this analog input clamp protection  
allows an input overvoltage of up to ±±6.5 .  
RD  
a single function of the pin, for example,  
function is relevant.  
, when only that  
CONVERTER DETAILS  
R
FB  
The AD7605-4 is a data acquisition system that employs a high  
speed, low power, charge redistribution, successive approxima-  
tion register (SAR) ADC and allows the simultaneous sampling  
of four analog input channels. The analog inputs on the AD7605-4  
can accept true bipolar input signals. The RANGE pin selects  
either ±±0 ꢀ or ±5 ꢀ as the input range. The AD7605-4 operates  
from a single 5 ꢀ supply.  
1M  
1MΩ  
Vx  
CLAMP  
CLAMP  
VxGND  
SECOND-  
ORDER  
LPF  
R
FB  
Figure 28. Analog Input Circuitry  
Figure 29 shows the input clamp current vs. the source voltage  
characteristic of the clamp circuit. For input voltages of up  
to ±±6.5 , no current flows in the clamp circuit. For input  
voltages greater than ±±6.5 , the AD7605-4 clamp circuitry  
turns on.  
The AD7605-4 contains input clamp protection, input signal  
scaling amplifiers, a second-order anti-aliasing filter, track-and-  
hold amplifiers, an on-chip reference, reference buffers, a high  
speed ADC, a digital filter, and high speed parallel and serial  
interfaces. Sampling on the AD7605-4 is controlled using the  
CONꢀST x signals.  
AV , V  
= 5V  
CC DRIVE  
30  
20  
T
= 25°C  
A
ANALOG INPUT  
Analog Input Ranges  
10  
The AD7605-4 can handle true bipolar, single-ended input  
voltages. The logic level on the RANGE pin determines the  
analog input range of all analog input channels. If this pin  
is tied to a logic high, the analog input range is ±±0 ꢀ for all  
channels. If this pin is tied to a logic low, the analog input range  
is ±5 ꢀ for all channels. A logic change on this pin has an  
immediate effect on the analog input range; however, there is  
typically a settling time of approximately 80 μs, in addition to  
the normal acquisition time requirement. The recommended  
practice is to hardwire the RANGE pin according to the desired  
input range for the system signals.  
0
–10  
–20  
–30  
–40  
–50  
–20  
–15  
–10  
–5  
0
5
10  
15  
20  
SOURCE VOLTAGE (V)  
Figure 29. Input Protection Clamp Profile  
Place a series resistor on the analog input channels to limit the  
current to ±±0 mA for input voltages greater than ±±6.5 . In an  
application where there is a series resistance on an analog input  
channel, ꢀx, a corresponding resistance is required on the  
analog input ground channel, ꢀxGND (see Figure 30). If there  
is no corresponding resistor on the ꢀxGND channel, an offset  
error occurs on that channel. It is recommended that the input  
overvoltage clamp protection circuitry be used to protect the  
AD7605-4 against transient overvoltage events. It is not  
recommended to leave the AD7605-4 in a condition where the  
clamp protection circuitry is active in normal or power-down  
conditions for extended periods because doing so may degrade  
the bipolar zero code error performance of the AD7605-4.  
During normal operation, keep the applied analog input voltage  
within the analog input range selected via the RANGE pin. A  
RESET pulse must be applied after power up to ensure the  
analog input channels are configured for the range selected.  
When in one of the two power-down modes, it is recommended  
to tie the analog inputs to AGND. The overvoltage clamp  
protection is designed to protect against transient overvoltage  
conditions only; do not keep the clamp protection circuitry  
active for extended periods (see the Analog Input Clamp  
Protection section).  
Analog Input Impedance  
The analog input impedance of the AD7605-4 is ± MΩ. This  
fixed input impedance does not vary with sampling frequency.  
This high analog input impedance eliminates the need for a  
driver amplifier in front of the AD7605-4, allowing direct  
connection to the source or sensor. With the need for a driver  
amplifier eliminated, bipolar supplies (which are often a source  
of noise in a system) can be removed from the signal chain.  
R
FB  
AD7605-4  
ANALOG  
INPUT  
SIGNAL  
R
R
1M  
1MΩ  
Vx  
CLAMP  
CLAMP  
C
VxGND  
R
FB  
Figure 30. Input Resistance Matching on the Analog Input of the AD7605-4  
Rev. 0 | Page 18 of 27  
 
 
 
 
 
 
 
Data Sheet  
AD7605-4  
Analog Input Antialiasing Filter  
The aperture time for the track-and-hold (that is, the delay time  
between the external CONVST x signal and the track-and-hold  
actually going into hold) is well matched, by design, across all  
track-and-holds on one device and from device to device. This  
matching allows more than one AD7605-4 device to be sampled  
simultaneously in a system.  
An analog antialiasing filter (a second-order Butterworth) is also  
provided on the AD7605-4. Figure 31 and Figure 32 show the  
frequency and phase response, respectively, of the analog  
antialiasing filter. In the 5 V range, the −3 dB frequency is  
typically about 15 kHz. In the 10 V range, the −3 dB frequency  
is typically about 23 kHz.  
The end of the conversion process across all channels is indicated  
by the falling edge of BUSY; it is at this point that the track-and-  
holds return to track mode, and the acquisition time for the next  
set of conversions begins.  
5
0
±10V RANGE  
AV , V  
= 5V  
CC DRIVE  
–5  
–10  
–15  
–20  
–25  
–30  
–35  
–40  
fSAMPLE = 200kSPS  
±5V RANGE  
The conversion clock for the device is internally generated, and  
the conversion time for all channels is 2 µs on the AD7605-4.  
The BUSY signal returns low after all four conversions are  
completed, to indicate the end of the conversion process. On the  
falling edge of BUSY, the track-and-hold amplifiers return to  
track mode. New data can be read from the output register via  
the parallel interface, parallel byte interface, or serial interface  
after BUSY goes low; or, alternatively, data from the previous  
conversion can be read while BUSY is high. Reading data from  
the AD7605-4 while a conversion is in progress has little effect  
on performance and allows a faster throughput to be achieved.  
In parallel mode at VDRIVE > 3.3 V, the SNR is reduced by ~1.5  
dB when reading during a conversion.  
T
= 25°C  
A
±10V RANGE –0.1dB –3dB  
–40 10,303 24,365Hz  
+25 9619  
+85 9326  
23,389Hz  
22,607Hz  
±5V RANGE  
–0.1dB –3dB  
–40 5225  
+25 5225  
+85 4932  
16,162Hz  
15,478Hz  
14,990Hz  
100  
1k  
10k  
100k  
INPUT FREQUENCY (Hz)  
Figure 31. Analog Antialiasing Filter Frequency Response  
18  
16  
14  
12  
10  
8
±5V RANGE  
±10V RANGE  
ADC TRANSFER FUNCTION  
The output coding of the AD7605-4 is twos complement. The  
designed code transitions occur midway between successive  
integer LSB values, that is, 1/2 LSB and 3/2 LSB. The LSB size is  
FSR/65,536 for the AD7605-4. The ideal transfer characteristic  
for the AD7605-4 is shown in Figure 33.  
6
4
2
V
10V  
REF  
2.5V  
REF  
2.5V  
IN  
±10V CODE =  
× 32,768 ×  
0
V
5V  
–2  
–4  
–6  
–8  
IN  
±5V CODE =  
× 32,768 ×  
AV , V  
= 5V  
011...111  
011...110  
CC DRIVE  
fSAMPLE = 200kSPS  
T
= 25°C  
A
+FS – (–FS)  
216  
000...001  
000...000  
111...111  
LSB =  
10  
1k  
10k  
100k  
INPUT FREQUENCY (Hz)  
Figure 32. Analog Antialias Filter Phase Response  
100...010  
100...001  
100...000  
Track-and-Hold Amplifiers  
–FS + 1/2LSB 0V – 1/2LSB +FS – 3/2LSB  
The track-and-hold amplifiers on the AD7605-4 allow the ADC  
to accurately acquire an input sine wave of full-scale amplitude to  
16-bit resolution. The track-and-hold amplifiers sample their  
respective inputs simultaneously on the rising edge of CONVST x.  
ANALOG INPUT  
+FS  
±10V RANGE +10V  
±5V RANGE +5V  
MIDSCALE –FS  
LSB  
305µV  
152µV  
0V  
0V  
–10V  
–5V  
Figure 33. Transfer Characteristics  
The LSB size is dependent on the analog input range selected.  
Rev. 0 | Page 19 of 27  
 
 
 
 
AD7605-4  
Data Sheet  
When the AD7605-4 is configured in external reference mode,  
the REFIN/REFOUT pin is a high input impedance pin. For  
applications using multiple devices, the following configura-  
tions are recommended, depending on the application  
requirements.  
INTERNAL/EXTERNAL REFERENCE  
The AD7605-4 contains an on-chip 2.5 V band gap reference.  
The REFIN/REFOUT pin allows access to the 2.5 V reference  
that generates the on-chip 4.5 V reference internally, or it allows  
an external reference of 2.5 V to be applied to the AD7605-4. An  
externally applied reference of 2.5 V is also amplified to 4.5 V,  
using the internal buffer. This 4.5 V buffered reference is the  
reference used by the SAR ADC.  
External Reference Mode  
One ADR421 external reference can be used to drive the  
REFIN/REFOUT pins of all AD7605-4 devices (see Figure 35).  
In this configuration, decouple each REFIN/REFOUT pin of  
the AD7605-4 with at least a 100 nF decoupling capacitor.  
The REF SELECT pin is a logic input pin that allows the user to  
select between the internal reference and an external reference.  
If this pin is set to logic high, the internal reference is selected  
and enabled. If this pin is set to logic low, the internal reference  
is disabled and an external reference voltage must be applied  
to the REFIN/REFOUT pin. The internal reference buffer is  
always enabled. After a reset, the AD7605-4 operates in the  
reference mode selected by the REF SELECT pin. Decoupling is  
required on the REFIN/REFOUT pin for both the internal and  
external reference options. A 10 μF ceramic capacitor is  
required on the REFIN/REFOUT pin.  
Internal Reference Mode  
Use one AD7605-4 device, configured to operate in the internal  
reference mode, to drive the remaining AD7605-4 devices,  
which are configured to operate in external reference mode (see  
Figure 36). Decouple the REFIN/REFOUT pin of the AD7605-4  
that is configured in internal reference mode, using a 10 μF  
ceramic decoupling capacitor. For the other AD7605-4 devices,  
configured in external reference mode, use at least a 100 nF  
decoupling capacitor on their REFIN/REFOUT pins.  
The AD7605-4 contains a reference buffer configured to  
amplify the REFIN/REFOUT voltage to 4.5 V, as shown in  
Figure 34. The REFCAPA and REFCAPB pins must be shorted  
together externally, and a ceramic capacitor of 10 ꢀF applied to  
REFGND, to ensure that the reference buffer is in closed-loop  
operation. The reference voltage available at the REFIN/REFOUT  
pin is 2.5 V.  
REFIN/REFOUT  
SAR  
REFCAPA  
BUF  
10µF  
REFCAPB  
2.5V  
REF  
Figure 34. Reference Circuitry  
AD7605-4  
REF SELECT  
REFIN/REFOUT  
AD7605-4  
AD7605-4  
REF SELECT  
REFIN/REFOUT  
REF SELECT  
REFIN/REFOUT  
100nF  
100nF  
100nF  
ADR421  
0.1µF  
Figure 35. Single External Reference Driving Multiple AD7605-4 REFIN/RFOUT Pins  
V
DRIVE  
AD7605-4  
REF SELECT  
REFIN/REFOUT  
AD7605-4  
REF SELECT  
REFIN/REFOUT  
AD7605-4  
REF SELECT  
REFIN/REFOUT  
+
10µF  
100nF  
100nF  
Figure 36. Internal Reference Driving Multiple AD7605-4 REFIN/REFOUT Pins  
Rev. 0 | Page 20 of 27  
 
 
 
 
Data Sheet  
AD7605-4  
The power-down mode is selected through the state of the  
STBY  
TYPICAL CONNECTION DIAGRAM  
RANGE pin when the  
pin is low. Table 7 shows the  
Figure 37 shows the typical connection diagram for the AD7605-4.  
There are four AVCC supply pins on the device. Decouple each of  
the four pins using a 100 nF capacitor at each supply pin and a  
10 μF capacitor at the supply source. The AD7605-4 can operate  
with the internal reference or an externally applied reference. In  
this configuration, the AD7605-4 is configured to operate with  
the internal reference. When using a single AD7605-4 device on  
the board, decouple the REFIN/REFOUT pin with a 10 μF  
capacitor. Refer to the Internal/External Reference section when  
using an application with multiple AD7605-4 devices. The  
REFCAPA and REFCAPB pins are shorted together and  
decoupled with a 10 μF ceramic capacitor.  
configurations required to choose the desired power-down mode.  
When the AD7605-4 is placed in standby mode, the current  
consumption is 8 mA maximum and the power-up time is  
approximately 100 μs because the capacitor on the REFCAPA  
and REFCAPB pins must charge up. In standby mode, the on-chip  
reference and regulators remain powered up, and the amplifiers  
and ADC core are powered down.  
When the AD7605-4 is placed in shutdown mode, the current  
consumption is 6 μA maximum and power-up time is  
approximately 13 ms (external reference mode). In shutdown  
mode, all circuitry is powered down. When the AD7605-4 is  
powered up from shutdown mode, a RESET signal must be  
applied to the AD7605-4 after the required power-up time has  
elapsed.  
The VDRIVE supply is connected to the same supply as the  
processor. The VDRIVE voltage controls the voltage value of the  
output logic signals. For layout, decoupling, and grounding  
hints, see the Layout Guidelines section.  
Table 7. Power-Down Mode Selection  
After supplies are applied to the AD7605-4, apply a reset to  
ensure that the device is configured for the correct mode of  
operation.  
STBY Setting  
Power-Down Mode  
Standby  
Shutdown  
RANGE Setting  
0
0
1
0
POWER-DOWN MODES  
Two power-down modes are available on the AD7605-4: standby  
STBY  
mode and shutdown mode. The  
pin controls whether the  
AD7605-4 is in normal mode or in one of the two power-down  
modes.  
ANALOG SUPPLY  
VOLTAGE 5V1  
DIGITAL SUPPLY  
VOLTAGE +2.3V TO +5.25V  
+
1µF  
10µF  
100nF  
100nF  
2
AV  
V
DRIVE  
REFIN/REFOUT  
REGCAP  
CC  
REFCAPA  
PARALLEL  
INTERFACE  
DB0 TO DB15/BYTESEL  
+
10µF  
REFCAPB  
REFGND  
CONVST A, CONVST B  
CS  
RD/SCLK  
BUSY  
AD7605-4  
RESET  
V1  
V1GND  
V2  
REF SELECT  
V
DRIVE  
PAR/SER/BYTE SEL  
V2GND  
V3  
RANGE  
STBY  
V
DRIVE  
V3GND  
V4  
FOUR ANALOG  
INPUTS V1 TO V4  
AGND  
V4GND  
1
DECOUPLING SHOWN ON THE AV PIN APPLIES TO EACH AV PIN (PIN 1, PIN 37, PIN 38, PIN 48).  
CC  
CC  
DECOUPLING CAPACITOR CAN BE SHARED BETWEEN AV  
PIN 37 AND PIN 38.  
CC  
2
DECOUPLING SHOWN ON THE REGCAP PIN APPLIES TO EACH REGCAP PIN (PIN 36, PIN 39).  
Figure 37. Typical Connection Diagram  
Rev. 0 | Page 21 of 27  
 
 
 
 
AD7605-4  
Data Sheet  
for phase differences introduced by potential transformers  
CONVERSION CONTROL  
(PTs) and current transformers (CTs). In a 50 Hz system,  
simultaneous sampling allows up to 9° of phase compensation; and  
in a 60 Hz system, it allows up to 10° of phase compensation.  
Simultaneous Sampling on All Analog Input Channels  
The AD7605-4 allows simultaneous sampling of all analog input  
channels. All channels are sampled simultaneously when both  
CONVST x pins (CONVST A, CONVST B) are tied together. A  
single CONVSTx signal is used to control both CONVST x  
inputs. The rising edge of this common CONVST x signal  
initiates simultaneous sampling on all analog input channels.  
Simultaneous sampling is accomplished by pulsing the two  
CONVST x pins independently. CONVST A initiates simultane-  
ous sampling of the first set of channels (V1 and V2); and  
CONVST B initiates simultaneous sampling on the second set  
of analog input channels (V3 and V4), as shown in Figure 38.  
On the rising edge of CONVST A, the track-and-hold amplifiers  
for the first set of channels are placed into hold mode. On the  
rising edge of CONVST B, the track-and-hold amplifiers for the  
second set of channels are placed into hold mode. The conversion  
process begins after both rising edges of CONVST x occur;  
therefore, BUSY goes high on the rising edge of the later  
CONVST x signal. In Table 3, t5 indicates the maximum  
allowable time between the CONVST x sampling points.  
The AD7605-4 contains an on-chip oscillator that performs the  
conversions. The conversion time for all ADC channels is tCONV  
The BUSY signal indicates to the user when conversions are in  
progress, so when the rising edge of CONVST x is applied, BUSY  
goes logic high and transitions low at the end of the entire  
conversion process. The falling edge of the BUSY signal is used  
to place all track-and-hold amplifiers back into track mode. The  
falling edge of BUSY also indicates that the new data can now  
be read from the parallel bus (DB15 to DB0), the DOUTA and  
.
There is no change to the data read process when using two  
separate CONVST x signals.  
DOUTB serial data lines, or the parallel byte bus, DB7 to DB0.  
Simultaneously Sampling Two Sets of Channels  
Connect all unused analog input channels to AGND. The results  
for any unused channels are still included in the data read because  
all channels are always converted.  
The AD7605-4 also allows the analog input channels to be  
sampled simultaneously in two sets. This feature can be used in  
power line protection and measurement systems to compensate  
V1 AND V2 TRACK-AND-HOLD  
ENTER HOLD  
V3 AND V4 TRACK-AND-HOLD  
ENTER HOLD  
t5  
CONVST A  
CONVST B  
BUSY  
AD7605-4 CONVERTS  
ON ALL 4 CHANNELS  
tCONV  
CS, RD  
V1  
V2  
V3  
V4  
DATA: DB15 TO DB0  
FRSTDATA  
Figure 38. Simultaneous Sampling on Channel Sets While Using Independent CONVST A and CONVST B Signals—Parallel Mode  
Rev. 0 | Page 22 of 27  
 
 
Data Sheet  
AD7605-4  
APPLICATIONS INFORMATION  
The AD7605-4 provides three interface options: a parallel  
interface, a high speed serial interface, and a parallel byte  
interface. The required interface mode is selected via the  
RD  
The  
conversion results register. Applying a sequence of  
RD  
/SCLK pin is used to read data from the output  
RD  
pulses to  
/SCLK pin of the AD7605-4 clocks the conversion  
results out from each channel onto the parallel bus, DB15 to  
RD  
the  
PAR  
/SER/BYTE SEL and DB15/BYTE SEL pins.  
DB0, in ascending order. The first  
BUSY goes low clocks out the conversion result from Channel V1.  
RD  
signal falling edge after  
Table 8. Interface Mode Selection  
PAR/SER/BYTE SEL  
Setting  
DB15/BYTE SEL  
Setting  
The next  
conversion result, and so on.  
RD  
signal is logic low, it enables the data conversion  
signal falling edge updates the bus with the V2  
Interface Mode  
Parallel  
Serial  
0
1
1
0
0
1
When the  
Parallel byte  
result from each channel to be transferred to the digital host  
(DSP, FPGA).  
Operation of the interface modes is discussed in the following  
sections.  
When there is only one AD7605-4 device in a system/board and  
it does not share the parallel bus, data can be read using just one  
PARALLEL INTERFACE (PAR/SER/BYTE SEL = 0)  
CS  
RD  
control signal from the digital host. The  
be tied together, as shown in Figure 5. In this case, the data bus  
CS RD  
and  
signals can  
Data can be read from the AD7605-4 via the parallel data bus  
CS  
RD  
PAR  
with standard and  
signals. To read the data over the  
CS  
and  
comes out of three-state on the falling edge of the  
/
signal.  
signal allows the data to be clocked  
out of the AD7605-4 and to be read by the digital host. In this  
CS  
parallel bus, tie the  
/SER/BYTE SEL pin low. The  
input signals are internally gated to enable the conversion  
result onto the data bus. The data lines, DB15 to DB0, leave  
CS RD  
The combined  
and  
RD  
case,  
frames the data transfer of each data channel.  
CS  
RD  
their high impedance state when both  
and  
are logic low.  
PARALLEL BYTE (PAR/SER/BYTE SEL = 1,  
DB15/BYTE SEL = 1)  
AD7605-4  
INTERRUPT  
BUSY 14  
13  
Parallel byte interface mode operates much like the parallel  
interface mode, except that each channel conversion result is read  
CS  
12  
RD/SCLK  
DIGITAL  
HOST  
[33:27]  
[25:24]  
[22:16]  
RD  
out in two 8-bit transfers. Therefore, eight  
pulses are required  
DB15 TO DB0  
to read all four conversion results from the AD7605-4. To  
configure the AD7605-4 to operate in parallel byte mode, tie the  
Figure 39. AD7605-4 Interface Diagram—One AD7605-4 Device Using the  
CS RD  
Parallel Bus, with and /SCLK Shorted Together  
PAR  
/SER/BYTE SEL and DB15/BYTE SEL pins to logic high  
(see Table 8). In parallel byte mode, DB7 to DB0 are used to  
transfer the data to the digital host. DB0 is the LSB of the data  
transfer, and DB7 is the MSB of the data transfer. In parallel  
byte mode, the DB14/HBEN pin functions as HBEN. When  
DB14/HBEN is tied to logic high, the most significant byte  
(MSB) of the conversion result is output first, followed by the  
LSB of the conversion result. When DB14/HBEN is tied to logic  
low, the LSB of the conversion result is output first, followed by  
the MSB of the conversion result. The FRSTDATA pin remains  
high until the entire 16 bits of the conversion result from V1 are  
read from the AD7605-4.  
CS  
CS  
CS  
The rising edge of the  
the falling edge of the  
high impedance state.  
input signal three-states the bus, and  
input signal takes the bus out of the  
is the control signal that enables the  
data lines; it is the function that allows multiple AD7605-4  
devices to share the same parallel data bus.  
CS  
RD  
signal  
The  
signal can be permanently tied low, and the  
can be used to access the conversion results as shown in Figure 4.  
A read operation of new data can take place after the BUSY  
signal goes low (see Figure 2); or, alternatively, a read operation  
of data from the previous conversion process can take place  
while BUSY is high (see Figure 3).  
Rev. 0 | Page 23 of 27  
 
 
 
 
AD7605-4  
Data Sheet  
mode. The SCLK input signal provides the clock source for the  
serial read operation. The AD7605-4 can be accessed while  
SERIAL INTERFACE (PAR/SER/BYTE SEL = 1)  
To read data back from the AD7605-4 over the serial interface,  
CS  
the  
The falling edge of  
out the MSB of the 16-bit conversion result. This MSB is valid  
CS  
signal is held low.  
PAR  
CS  
the  
/SER/BYTE SEL pin must be tied high. The  
and  
CS  
takes the bus out of three-state and clocks  
SCLK signals are used to transfer data from the AD7605-4. The  
AD7605-4 has two serial data output pins, DOUTA and DOUTB.  
Data can be read back from the AD7605-4 using one or both of  
these DOUTx lines. For the AD7605-4, conversion results from  
Channel V1 and Channel V2 first appear on DOUTA, and  
conversion results from Channels V3 and Channel V4 first  
appear on DOUTB.  
on the first falling edge of the SCLK after the  
falling edge.  
The subsequent 15 data bits are clocked out of the AD7605-4 on  
the SCLK rising edge. Data is valid on the SCLK falling edge. To  
access each conversion result, 16 clock cycles must be provided to  
the AD7605-4.  
CS  
The  
falling edge takes the data output lines, DOUTA and DOUTB,  
The FRSTDATA output signal indicates when the first channel,  
CS  
out of three-state and clocks out the MSB of the conversion  
result. The rising edge of SCLK clocks all subsequent data bits  
V1, is being read back. When the input is high, the FRSTDATA  
output pin is in three-state. In serial mode, the falling edge  
CS  
onto the serial data outputs, DOUTA and DOUTB. The  
input  
CS  
of takes FRSTDATA out of three-state and sets the  
can be held low for the entire serial read operation, or it can be  
pulsed to frame each channel read of 16 SCLK cycles. Figure 40  
shows a read of four simultaneous conversion results using two  
FRSTDATA pin high, indicating that the result from V1 is  
available on the DOUTA output data line. The FRSTDATA output  
returns to a logic low following the 16th SCLK falling edge. If all  
channels are read on DOUTB, the FRSTDATA output does not go  
high when V1 is being output on this serial data output pin. The  
FRSTDATA output goes high only when V1 is available on  
DOUTx lines on the AD7605-4. In this case, a 32 SCLK transfer is  
CS  
used to access data from the AD7605-4, and is held low to  
frame all the 32 SCLK cycles.  
D
OUTA (when V3 is available on DOUTB for the AD7605-4).  
Data can also be clocked out using just one DOUTx line, in which  
case it is recommended that DOUTA be used to access all conver-  
sion data because the channel data is output in ascending order.  
For the AD7605-4 to access all four conversion results on the  
READING DURING CONVERSION  
Data can be read from the AD7605-4 while BUSY is high and  
the conversions are in progress. Reading during conversions has  
little effect on the performance of the converter. A parallel read,  
parallel byte read, or serial read can be performed during  
conversions. Figure 3 shows the timing diagram for reading  
while BUSY is high in parallel or serial mode. Reading during  
conversions allows the full throughput rate to be achieved when  
using the serial interface with VDRIVE greater than 4.75 V.  
DOUTA line, a total of 64 SCLK cycles is required. These 64 SCLK  
CS  
cycles can be framed by one  
signal, or each group of 16 SCLK  
CS  
cycles can be individually framed by the  
signal. The disad-  
vantage of using just the one DOUTA line is that the throughput  
rate is reduced if reading occurs after conversion. Leave the  
unused DOUTB line unconnected in serial mode.  
If DOUTB is used as the single data output line, the channel results  
are output in the following order: V3, V4, V1, and V2; however,  
the FRSTDATA indicator returns low after V3 is read on DOUTB.  
Data can be read from the AD7605-4 at any time other than on  
the falling edge of BUSY because the output data registers are  
updated with the new conversion data on the BUSY falling  
edge. Observe Time t6, as outlined in Table 3, in this condition.  
Figure 6 shows the timing diagram for reading one channel of  
CS  
data, framed by the  
signal, from the AD7605-4 in serial  
CS  
32  
SCLK  
D
D
A
B
V1  
V3  
V2  
V4  
OUT  
OUT  
Figure 40. Serial Interface with Two DOUTx Lines  
Rev. 0 | Page 24 of 27  
 
 
 
Data Sheet  
AD7605-4  
Figure 41 shows the recommended decoupling on the top layer  
of the AD7605-4 board. Figure 42 shows bottom layer decoupling,  
which is used for the four AVCC pins and the VDRIVE pin decoupling.  
Where the ceramic 100 nF capacitors for the AVCC pins are  
placed close to their respective device pins, a single 100 nF  
capacitor can be shared between Pin 37 and Pin 38.  
LAYOUT GUIDELINES  
Design the PCB that houses the AD7605-4 so that the analog and  
digital sections are separated and confined to different areas of the  
board.  
Use at least one ground plane. It can be common or split  
between the digital and analog sections. In the case of the split  
plane, join the digital and analog ground planes in only one  
place, preferably as close as possible to the AD7605-4.  
If the AD7605-4 is in a system where multiple devices require  
analog to digital ground connections, make the connection at  
only one point: establish a star ground point as close as possible  
to the AD7605-4. Good connections must be made to the  
ground plane. Avoid sharing one connection for multiple  
ground pins. Use individual vias or multiple vias to the ground  
plane for each ground pin.  
Avoid running digital lines under the devices because doing so  
couples noise onto the die. Allow the analog ground plane to  
run under the AD7605-4 to avoid noise coupling. Shield fast  
switching signals like CONVST A, CONVST B, or clocks with  
digital ground to avoid radiating noise to other sections of the  
board, and never run them near analog signal paths. Avoid  
crossover of digital and analog signals. Route traces on layers in  
close proximity on the board at right angles to each other to  
reduce the effect of feedthrough through the board.  
Figure 41. Top Layer Decoupling REFIN/REFOUT,  
REFCAPA, REFCAPB, and REGCAP Pins  
For the power supply lines to the AVCC and VDRIVE pins on the  
AD7605-4, use as large a trace as possible to provide low  
impedance paths and to reduce the effect of glitches on the  
power supply lines. Where possible, use supply planes and make  
good connections between the AD7605-4 supply pins and the  
power tracks on the board. Use a single via or multiple vias for  
each supply pin.  
Good decoupling is also important to lower the supply impedance  
presented to the AD7605-4 and to reduce the magnitude of the  
supply spikes. Place the decoupling capacitors close to (ideally,  
right up against) these pins and their corresponding ground  
pins. Place the decoupling capacitors for the REFIN/REFOUT  
pin and the REFCAPA and REFCAPB pins as close as possible  
to their respective AD7605-4 pins; and, where possible, place  
them on the same side of the board as the AD7605-4 device.  
Figure 42. Bottom Layer Decoupling  
To ensure good device to device performance matching in  
a system that contains multiple AD7605-4 devices, a symmetrical  
layout between the AD7605-4 devices is important.  
Rev. 0 | Page 25 of 27  
 
 
 
AD7605-4  
Data Sheet  
Figure 43 shows a layout with two AD7605-4 devices. The AVCC  
supply plane runs to the right of both devices, and the VDRIVE  
supply track runs to the left of the two devices. The reference  
chip is positioned between the two devices, and the reference  
voltage track runs north to Pin 42 of U1 and south to Pin 42 of  
U2. A solid ground plane is used.  
AVCC  
U2  
These symmetrical layout principles can also be applied to a system  
that contains more than two AD7605-4 devices. The AD7605-4  
devices can be placed in a north to south direction, with the  
reference voltage located midway between the devices and the  
reference track running in the north to south direction, similar  
to Figure 43.  
U1  
Figure 43. Layout for Multiple AD7605-4 Devices—Top Layer and  
Supply Plane Layer  
Rev. 0 | Page 26 of 27  
 
Data Sheet  
AD7605-4  
OUTLINE DIMENSIONS  
12.20  
12.00 SQ  
11.80  
0.75  
0.60  
0.45  
1.60  
MAX  
64  
49  
1
48  
PIN 1  
10.20  
10.00 SQ  
9.80  
TOP VIEW  
(PINS DOWN)  
1.45  
1.40  
1.35  
0.20  
0.09  
7°  
3.5°  
0°  
0.08  
COPLANARITY  
16  
33  
0.15  
0.05  
SEATING  
17  
32  
PLANE  
VIEW A  
0.27  
0.22  
0.17  
0.50  
BSC  
LEAD PITCH  
VIEW A  
ROTATED 90° CCW  
COMPLIANT TO JEDEC STANDARDS MS-026-BCD  
Figure 44. 64-Lead Low Profile Quad Flat Package [LQFP]  
(ST-64-2)  
Dimensions shown in millimeters  
ORDERING GUIDE  
Model1, 2  
AD7605-4BSTZ  
AD7605-4BSTZ-RL  
EVAL-AD7605-4SDZ  
EVAL-SDP-CB1Z  
Temperature Range  
−40°C to +85°C  
−40°C to +85°C  
Package Description  
Package Option  
64-Lead Low Profile Quad Flat Package [LQFP]  
64-Lead Low Profile Quad Flat Package [LQFP]  
Evaluation Board  
ST-64-2  
ST-64-2  
Controller Board  
1 Z = RoHS Compliant Part.  
2 The EVAL-AD7605-4SDZ evaluation board requires the EVAL-SDP-CB1Z controller board to allow connection to a PC and full evaluation using the included evaluation  
software.  
©2016 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D13±03-0-9/16(0)  
Rev. 0 | Page 27 of 27  
 
 

相关型号:

AD7605-4BSTZ

4-Channel DAS with 16-Bit, Bipolar Input, Simultaneous Sampling ADC
ADI

AD7605-4BSTZ-RL

4-Channel DAS with 16-Bit, Bipolar Input, Simultaneous Sampling ADC
ADI

AD7606

8-/6-/4-Channel DAS with 16-Bit,Bipolar Input,Simultaneous Sampling ADC
ADI

AD7606-4

8-/6-/4-Channel DAS with 16-Bit,Bipolar Input,Simultaneous Sampling ADC
ADI

AD7606-6

8-/6-/4-Channel DAS with 16-Bit,Bipolar Input,Simultaneous Sampling ADC
ADI

AD7606B

8-Channel DAS Bipolar Input, Simultaneous Sampling ADC
ADI

AD7606BBSTZ

8-Channel DAS Bipolar Input, Simultaneous Sampling ADC
ADI

AD7606BBSTZ-RL

8-Channel DAS Bipolar Input, Simultaneous Sampling ADC
ADI

AD7606BSTZ

8-/6-/4-Channel DAS with 16-Bit,Bipolar Input,Simultaneous Sampling ADC
ADI

AD7606BSTZ-4

8-/6-/4-Channel DAS with 16-Bit,Bipolar Input,Simultaneous Sampling ADC
ADI

AD7606BSTZ-4RL

8-/6-/4-Channel DAS with 16-Bit,Bipolar Input,Simultaneous Sampling ADC
ADI

AD7606BSTZ-6

8-/6-/4-Channel DAS with 16-Bit,Bipolar Input,Simultaneous Sampling ADC
ADI