ADP3654ARDZ-RL [ADI]

High Speed, Dual, 4 A MOSFET Driver; 高速,双通道,4个MOSFET驱动器
ADP3654ARDZ-RL
型号: ADP3654ARDZ-RL
厂家: ADI    ADI
描述:

High Speed, Dual, 4 A MOSFET Driver
高速,双通道,4个MOSFET驱动器

驱动器 MOSFET驱动器 驱动程序和接口 接口集成电路 光电二极管
文件: 总12页 (文件大小:288K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
High Speed, Dual,  
4 A MOSFET Driver  
ADP3654  
FEATURES  
GENERAL DESCRIPTION  
Industry-standard-compatible pinout  
High current drive capability  
Precise UVLO comparator with hysteresis  
3.3 V-compatible inputs  
The ADP3654 high current and dual high speed driver is capable  
of driving two independent N-channel power MOSFETs. The  
driver uses the industry-standard footprint but adds high speed  
switching performance.  
10 ns typical rise time and fall time at 2.2 nF load  
Matched propagation delays between channels  
Fast propagation delay  
4.5 V to 18 V supply voltage  
Parallelable dual outputs  
Rated from −40°C to +125°C junction temperature  
Thermally enhanced packages, 8-lead SOIC_N_EP and 8-lead  
MINI_SO_EP  
The wide input voltage range allows the driver to be compatible  
with both analog and digital PWM controllers.  
Digital power controllers are powered from a low voltage  
supply, and the driver is powered from a higher voltage supply.  
The ADP3654 driver adds UVLO and hysteresis functions,  
allowing safe startup and shutdown of the higher voltage supply  
when used with low voltage digital controllers.  
The driver is available in thermally enhanced SOIC_N_EP and  
MINI_SO_EP packaging to maximize high frequency and  
current switching in a small printed circuit board (PCB) area.  
APPLICATIONS  
AC-to-dc switch mode power supplies  
DC-to-dc power supplies  
Synchronous rectification  
Motor drives  
FUNCTIONAL BLOCK DIAGRAM  
1
2
3
4
8
NC  
NC  
ADP3654  
V
DD  
INA  
7
OUTA  
PGND  
INB  
6
5
UVLO  
VDD  
OUTB  
Figure 1.  
Rev. 0  
Information furnished by Analog Devices is believed to be accurate and reliable. However, no  
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other  
rights of third parties that may result from its use. Specifications subject to change without notice. No  
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.  
Trademarks and registeredtrademarks arethe property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700  
Fax: 781.461.3113  
www.analog.com  
©2010 Analog Devices, Inc. All rights reserved.  
 
ADP3654  
TABLE OF CONTENTS  
Features .............................................................................................. 1  
Test Circuit .........................................................................................8  
Theory of Operation .........................................................................9  
Input Drive Requirements (INA and INB)................................9  
Low-Side Drivers (OUTA, OUTB).............................................9  
Supply Capacitor Selection ..........................................................9  
PCB Layout Considerations.........................................................9  
Parallel Operation ...................................................................... 10  
Thermal Considerations............................................................ 10  
Outline Dimensions....................................................................... 12  
Ordering Guide .......................................................................... 12  
Applications....................................................................................... 1  
General Description......................................................................... 1  
Functional Block Diagram .............................................................. 1  
Revision History ............................................................................... 2  
Specifications..................................................................................... 3  
Timing Diagrams.......................................................................... 3  
Absolute Maximum Ratings............................................................ 4  
ESD Caution.................................................................................. 4  
Pin Configuration and Function Descriptions............................. 5  
Typical Performance Characteristics ............................................. 6  
REVISION HISTORY  
8/10—Revision 0: Initial Version  
Rev. 0 | Page 2 of 12  
 
ADP3654  
SPECIFICATIONS  
VDD = 12 V, TJ = −40°C to +125°C, unless otherwise noted.1  
Table 1.  
Parameter  
Symbol  
Test Conditions/Comments  
Min Typ Max Unit  
SUPPLY  
Supply Voltage Range  
Supply Current  
VDD  
IDD  
4.5  
18  
3
V
mA  
No switching  
1.2  
UVLO  
Turn-On Threshold Voltage  
Turn-Off Threshold Voltage  
Hysteresis  
VUVLO_ON  
VUVLO_OFF  
VDD rising, TJ = 25°C, see Figure 3  
VDD falling, TJ = 25°C, see Figure 3  
3.8  
3.5  
4.2  
3.9  
0.3  
4.5  
4.3  
V
V
V
DIGITAL INPUTS (INA, INB)  
Input Voltage High  
Input Voltage Low  
VIH  
VIL  
IIN  
See Figure 2  
See Figure 2  
0 V < VIN < VDD  
2.0  
V
V
μA  
μA  
0.8  
+20  
Input Current  
−20  
Internal Pull-Up/Pull-Down Current  
OUTPUTS (OUTA, OUTB)  
Output Resistance, Unbiased  
Peak Source Current  
6
VDD = PGND  
See Figure 14  
See Figure 14  
80  
4
−4  
kΩ  
A
A
Peak Sink Current  
SWITCHING TIME  
OUTA and OUTB Rise Time  
OUTA and OUTB Fall Time  
OUTA and OUTB Rising Propagation Delay  
OUTA and OUTB Falling Propagation Delay  
Delay Matching Between Channels  
tRISE  
tFALL  
tD1  
CLOAD = 2.2 nF, see Figure 2  
CLOAD = 2.2 nF, see Figure 2  
CLOAD = 2.2 nF, see Figure 2  
CLOAD = 2.2 nF, see Figure 2  
10  
10  
14  
22  
2
25  
25  
30  
35  
ns  
ns  
ns  
ns  
ns  
tD2  
1 All limits at temperature extremes guaranteed via correlation using standard statistical quality control (SQC) methods.  
TIMING DIAGRAMS  
INA,  
INB  
V
IH  
V
IL  
tD1  
tRISE  
tD2 tFALL  
90%  
90%  
OUTA,  
OUTB  
10%  
10%  
Figure 2. Output Timing Diagram  
V
UVLO_ON  
V
V
UVLO_OFF  
DD  
UVLO MODE  
OUTPUTS DISABLED  
NORMAL OPERATION  
UVLO MODE  
OUTPUTS DISABLED  
Figure 3. UVLO Function  
Rev. 0 | Page 3 of 12  
 
 
 
ADP3654  
ABSOLUTE MAXIMUM RATINGS  
Table 2.  
Stresses above those listed under Absolute Maximum Ratings  
may cause permanent damage to the device. This is a stress  
rating only; functional operation of the device at these or any  
other conditions above those indicated in the operational  
section of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect  
device reliability.  
Parameter  
Rating  
VDD  
−0.3 V to +20 V  
OUTA, OUTB  
DC  
<200 ns  
INA, INB  
−0.3 V to VDD + 0.3 V  
−2 V to VDD + 0.3 V  
−0.3 V to VDD + 0.3 V  
ESD  
Human Body Model (HBM)  
Field Induced Charged Device Model  
(FICDM)  
3.5 kV  
ESD CAUTION  
SOIC_N_EP  
MINI_SO_EP  
1.5 kV  
1.0 kV  
θJA, JEDEC 4-Layer Board  
SOIC_N_EP1  
MINI_SO_EP1  
59°C/W  
43°C/W  
Junction Temperature Range  
Storage Temperature Range  
Lead Temperature  
Soldering (10 sec)  
Vapor Phase (60 sec)  
Infrared (15 sec)  
−40°C to +150°C  
−65°C to +150°C  
300°C  
215°C  
260°C  
1 θJA is measured per JEDEC standards, JESD51-2, JESD51-5, and JESD51-7, as  
appropriate with the exposed pad soldered to the PCB.  
Rev. 0 | Page 4 of 12  
 
 
ADP3654  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
NC  
INA  
1
2
3
4
8
7
6
5
NC  
ADP3654  
TOP VIEW  
(Not to Scale)  
OUTA  
VDD  
OUTB  
PGND  
INB  
NOTES  
1. NC = NO CONNECT.  
2. THE EXPOSED PAD OF THE PACKAGE IS NOT DIRECTLY  
CONNECTED TO ANY PIN OF THE PACKAGE, BUT IT IS  
ELECTRICALLY AND THERMALLY CONNECTED TO THE DIE  
SUBSTRATE, WHICH IS THE GROUND OF THE DEVICE. IT IS  
RECOMMENDED TO HAVE THE EXPOSED PAD AND THE  
PGND PIN CONNECTED ON THE PCB.  
Figure 4. Pin Configuration  
Table 3. Pin Function Descriptions  
Pin No. Mnemonic Description  
No Connect.  
1
2
3
4
5
6
7
8
9
NC  
INA  
Input Pin for Channel A Gate Driver.  
Ground. This pin should be closely connected to the source of the power MOSFET.  
Input Pin for Channel B Gate Driver.  
Output Pin for Channel B Gate Driver.  
Power Supply Voltage. Bypass this pin to PGND with a ~1 μF to 5 μF ceramic capacitor.  
Output Pin for Channel A Gate Driver.  
PGND  
INB  
OUTB  
VDD  
OUTA  
NC  
No Connect.  
EPAD  
Exposed Pad. The exposed pad of the package is not directly connected to any pin of the package, but it is  
electrically and thermally connected to the die substrate, which is the ground of the device. It is recommended  
to have the exposed pad and the PGND pin connected on the PCB.  
Rev. 0 | Page 5 of 12  
 
ADP3654  
TYPICAL PERFORMANCE CHARACTERISTICS  
VDD = 12 V, TJ = 25°C, unless otherwise noted.  
25  
20  
15  
10  
5
9
V
UVLO_ON  
8
V
UVLO_OFF  
7
6
5
4
3
tFALL  
tRISE  
0
0
5
10  
(V)  
15  
20  
–50  
–30  
–10  
10  
30  
50  
70  
90  
110  
130  
V
TEMPERATURE (°C)  
DD  
Figure 5. UVLO vs. Temperature  
Figure 8. Rise and Fall Times vs. VDD  
70  
60  
50  
40  
30  
20  
10  
0
14  
12  
10  
8
tFALL  
tRISE  
6
tD2  
tD1  
4
2
0
–50  
0
5
10  
DD  
15  
20  
–30  
–10  
10  
30  
50  
70  
90  
110  
130  
V
(V)  
TEMPERATURE (°C)  
Figure 6. Rise and Fall Times vs. Temperature  
Figure 9. Propagation Delay vs. VDD  
60  
50  
40  
30  
20  
10  
0
V
= 12V  
DD  
OUTA/OUTB  
tD2  
tD1  
2
INA/INB  
V
= 12V  
DD  
1
TIME = 20ns/DIV  
–50  
–30  
–10  
10  
30  
50  
70  
90  
110  
130  
TEMPERATURE (°C)  
Figure 7. Propagation Delay vs. Temperature  
Figure 10. Typical Rise Propagation Delay  
Rev. 0 | Page 6 of 12  
 
ADP3654  
OUTA/OUTB  
OUTA/OUTB  
2
2
INA/INB  
INA/INB  
V
= 12V  
DD  
1
V
= 12V  
DD  
1
TIME = 20ns/DIV  
TIME = 20ns/DIV  
Figure 11. Typical Fall Propagation Delay  
Figure 13. Typical Fall Time  
OUTA/OUTB  
2
INA/INB  
V
= 12V  
DD  
1
TIME = 20ns/DIV  
Figure 12. Typical Rise Time  
Rev. 0 | Page 7 of 12  
ADP3654  
TEST CIRCUIT  
8
7
1
2
NC  
NC  
SCOPE  
PROBE  
ADP3654  
INA  
OUTA  
A
V
DD  
PGND  
INB  
VDD  
3
4
6
5
4.7µF  
CERAMIC  
100nF  
CERAMIC  
C
LOAD  
OUTB  
B
Figure 14. Test Circuit  
Rev. 0 | Page 8 of 12  
 
 
ADP3654  
THEORY OF OPERATION  
The ADP3654 dual driver is optimized for driving two  
independent enhancement N-channel MOSFETs or insulated  
gate bipolar transistors (IGBTs) in high switching frequency  
applications.  
LOW-SIDE DRIVERS (OUTA, OUTB)  
The ADP3654 dual drivers are designed to drive ground  
referenced N-channel MOSFETs. The bias is internally  
connected to the VDD supply and PGND.  
These applications require high speed, fast rise and fall times, as  
well as short propagation delays. The capacitive nature of the  
aforementioned gated devices requires high peak current  
capability as well.  
When ADP3654 is disabled, both low-side gates are held low.  
Internal impedance is present between the OUTA pin and GND  
and between the OUTB pin and GND; this feature ensures that  
the power MOSFET is normally off when bias voltage is not  
present.  
8
1
NC  
NC  
V
ADP3654  
DS  
When interfacing ADP3654 to external MOSFETs, the designer  
should consider ways to make a robust design that minimizes  
stresses on both the driver and the MOSFETs. These stresses  
include exceeding the short time duration voltage ratings on the  
OUTA and OUTB pins, as well as the external MOSFET.  
INA  
OUTA  
2
A
7
6
V
DD  
PGND  
INB  
VDD  
3
4
V
DS  
Power MOSFETs are usually selected to have a low on resistance  
to minimize conduction losses, which usually implies a large  
input gate capacitance and gate charge.  
OUTB  
5
B
SUPPLY CAPACITOR SELECTION  
For the supply input (VDD) of the ADP3654, a local bypass  
capacitor is recommended to reduce the noise and to supply  
some of the peak currents that are drawn.  
Figure 15. Typical Application Circuit  
INPUT DRIVE REQUIREMENTS (INA AND INB)  
An improper decoupling can dramatically increase the rise  
times because excessive resonance on the OUTA and OUTB  
pins can, in some extreme cases, damage the device, due to  
inductive overvoltage on the VDD, OUTA, or OUTB pin.  
The ADP3654 is designed to meet the requirements of modern  
digital power controllers; the signals are compatible with 3.3 V  
logic levels. At the same time, the input structure allows for  
input voltages as high as VDD  
.
The minimum capacitance required is determined by the size  
of the gate capacitances being driven, but as a general rule, a  
4.7 μF, low ESR capacitor should be used. Multilayer ceramic  
chip (MLCC) capacitors provide the best combination of low  
ESR and small size. Use a smaller ceramic capacitor (100 nF)  
with a better high frequency characteristic in parallel to the  
main capacitor to further reduce noise.  
An internal pull-down resistor is present at the input, which  
guarantees that the power device is off in the event that the  
input is left floating.  
Keep the ceramic capacitor as close as possible to the ADP3654  
device and minimize the length of the traces going from the  
capacitor to the power pins of the device.  
PCB LAYOUT CONSIDERATIONS  
Use the following general guidelines when designing PCBs:  
Trace out the high current paths and use short, wide  
(>40 mil) traces to make these connections.  
Minimize trace inductance between the OUTA and OUTB  
outputs and MOSFET gates.  
Connect the PGND pin of the ADP3654 device as closely  
as possible to the source of the MOSFETs.  
Place the VDD bypass capacitor as close as possible to the  
VDD and PGND pins.  
Use vias to other layers, when possible, to maximize  
thermal conduction away from the IC.  
Rev. 0 | Page 9 of 12  
 
ADP3654  
Figure 16 shows an example of the typical layout based on the  
preceding guidelines.  
THERMAL CONSIDERATIONS  
When designing a power MOSFET gate drive, the maximum  
power dissipation in the driver must be considered to avoid  
exceeding maximum junction temperature.  
Data on package thermal resistance is provided in Table 2 to  
help the designer with this task.  
There are several equally important aspects that must be  
considered, such as the following:  
Gate charge of the power MOSFET being driven  
Bias voltage value used to power the driver  
Maximum switching frequency of operation  
Value of external gate resistance  
Maximum ambient (and PCB) temperature  
Type of package  
Figure 16. External Component Placement Example  
Note that the exposed pad of the package is not directly con-  
nected to any pin of the package, but it is electrically and  
thermally connected to the die substrate, which is the ground  
of the device.  
All of these factors influence and limit the maximum allowable  
power dissipated in the driver.  
The gate of a power MOSFET has a nonlinear capacitance  
characteristic. For this reason, although the input capacitance  
is usually reported in the MOSFET data sheet as CISS, it is not  
useful to calculate power losses.  
PARALLEL OPERATION  
The two driver channels present in the ADP3654 device can be  
combined to operate in parallel to increase drive capability and  
minimize power dissipation in the driver.  
The total gate charge necessary to turn on a power MOSFET  
device is usually reported on the device data sheet under QG.  
This parameter varies from a few nanocoulombs (nC) to several  
hundred nC, and is specified at a specific VGS value (10 V  
or 4.5 V).  
The connection scheme is shown in Figure 17. In this configura-  
tion, INA and INB are connected together, and OUTA and  
OUTB are connected together.  
Particular attention must be paid to the layout in this case to  
optimize load sharing between the two drivers.  
The power necessary to charge and then discharge the gate of a  
power MOSFET can be calculated as:  
8
7
1
2
NC  
NC  
P
GATE = VGS × QG × fSW  
ADP3654  
where:  
V
INA  
OUTA  
A
GS is the bias voltage powering the driver (VDD).  
QG is the total gate charge.  
V
DD  
f
SW is the maximum switching frequency.  
PGND  
INB  
VDD  
3
4
6
5
V
The power dissipated for each gate (PGATE) still needs to be  
multiplied by the number of drivers (in this case, 1 or 2) being  
used in each package, and it represents the total power dissi-  
pated in charging and discharging the gates of the power  
MOSFETs.  
DS  
OUTB  
B
Not all of this power is dissipated in the gate driver because part  
of it is actually dissipated in the external gate resistor, RG. The  
larger the external gate resistor is, the smaller the amount of  
power that is dissipated in the gate driver.  
Figure 17. Parallel Operation  
In modern switching power applications, the value of the gate  
resistor is kept at a minimum to increase switching speed and  
minimize switching losses.  
In all practical applications where the external resistor is in the  
order of a few ohms, the contribution of the external resistor  
can be neglected, and the extra loss is assumed in the driver,  
providing a good guard band to the power loss calculations.  
Rev. 0 | Page 10 of 12  
 
 
 
ADP3654  
In addition to the gate charge losses, there are also dc bias  
losses, due to the bias current of the driver. This current is  
present regardless of the switching.  
The SOIC_N_EP thermal resistance is 59°C/W.  
ΔTJ = 878.4 mW × 59°C/W = 51.8°C  
TJ = TA + ΔTJ = 136.8°C ≤ TJMAX  
P
DC = VDD × IDD  
The total estimated loss is the sum of PDC and PGATE  
LOSS = PDC + (n × PGATE  
where n is the number of gates driven.  
This estimated junction temperature does not factor in the  
power dissipated in the external gate resistor and, therefore,  
provides a certain guard band.  
.
P
)
If a lower junction temperature is required by the design,  
the MINI_SO_EP package can be used, which provides a  
thermal resistance of 43°C/W, so that the maximum junction  
temperature is  
When the total power loss is calculated, the temperature  
increase can be calculated as  
ΔTJ = PLOSS × θJA  
ΔTJ = 878.4 mW × 43°C/W = 37.7°C  
TJ = TA + ΔTJ = 122.7°C ≤ TJMAX  
Design Example  
For example, consider driving two IRFS4310Z MOSFETs with a  
VDD of 12 V at a switching frequency of 300 kHz, using an  
ADP3654 in the SOIC_N_EP package.  
Other options to reduce power dissipation in the driver include  
reducing the value of the VDD bias voltage, reducing switching fre-  
quency, and choosing a power MOSFET with smaller gate charge.  
The maximum PCB temperature considered for this design is 85°C.  
From the MOSFET data sheet, the total gate charge is QG = 120 nC.  
P
P
P
GATE = 12 V × 120 nC × 300 kHz = 432 mW  
DC = 12 V × 1.2 mA = 14.4 mW  
LOSS = 14.4 mW + (2 × 432 mW) = 878.4 mW  
Rev. 0 | Page 11 of 12  
ADP3654  
OUTLINE DIMENSIONS  
FOR PROPER CONNECTION OF  
THE EXPOSED PAD, REFER TO  
THE PIN CONFIGURATION AND  
FUNCTION DESCRIPTIONS  
5.00 (0.197)  
4.90 (0.193)  
4.80 (0.189)  
2.29 (0.090)  
4.00 (0.157)  
3.90 (0.154)  
3.80 (0.150)  
SECTION OF THIS DATA SHEET.  
2.29 (0.090)  
8
5
6.20 (0.244)  
6.00 (0.236)  
5.80 (0.228)  
TOP VIEW  
1
4
BOTTOM VIEW  
(PINS UP)  
1.27 (0.05)  
BSC  
0.50 (0.020)  
0.25 (0.010)  
45°  
1.65 (0.065)  
1.25 (0.049)  
1.75 (0.069)  
1.35 (0.053)  
1.27 (0.050)  
0.40 (0.016)  
0.10 (0.004)  
MAX  
SEATING  
PLANE  
8°  
0°  
0.25 (0.0098)  
0.17 (0.0067)  
0.51 (0.020)  
0.31 (0.012)  
COPLANARITY  
0.10  
COMPLIANT TO JEDEC STANDARDS MS-012-AA  
CONTROLLING DIMENSIONS ARE IN MILLIMETER; INCH DIMENSIONS  
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR  
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.  
Figure 18. 8-Lead Standard Small Outline Package, with Exposed Pad [SOIC_N_EP]  
Narrow Body (RD-8-1)  
Dimensions shown in millimeters and (inches)  
3.10  
3.00  
2.90  
2.26  
2.16  
2.06  
8
1
5
4
5.05  
4.90  
4.75  
3.10  
3.00  
2.90  
1.83  
1.73  
1.63  
TOP  
VIEW  
EXPOSED  
PAD  
FOR PROPER CONNECTION OF  
THE EXPOSED PAD, REFER TO  
THE PIN CONFIGURATION AND  
FUNCTION DESCRIPTIONS  
PIN 1  
INDICATOR  
BOTTOM VIEW  
0.525 BSC  
1.10 MAX  
0.65 BSC  
SECTION OF THIS DATA SHEET.  
0.94  
0.86  
0.78  
0.23  
0.18  
0.13  
0.70  
0.55  
0.40  
0.15  
0.10  
0.05  
SEATING  
PLANE  
8°  
0°  
0.40  
0.33  
0.25  
COPLANARITY  
0.10  
COMPLIANT TO JEDEC STANDARDS MO-187-AA-T  
Figure 19. 8-Lead Mini Small Outline Package with Exposed Pad [MINI_SO_EP]  
(RH-8-1)  
Dimensions shown in millimeters  
ORDERING GUIDE  
UVLO  
Option Range  
Temperature  
Package Ordering  
Model1  
Package Description  
Option  
Quantity Branding  
ADP3654ARDZ-RL  
4.5 V  
−40°C to +125°C 8-Lead Standard Small Outline Package  
(SOIC_N_EP), 13“ Tape and Reel  
RD-8-1  
2,500  
ADP3654ARHZ-RL  
4.5 V  
−40°C to +125°C 8-Lead Mini Small Outline Package (MINI_SO_EP),  
13”Tape and Reel  
RH-8-1  
3,000  
78  
1 Z = RoHS Compliant Part.  
©2010 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D09054-0-8/10(0)  
Rev. 0 | Page 12 of 12  
 
 
 

相关型号:

ADP3654ARHZ

High Speed, Dual, 4 A MOSFET Driver
ADI

ADP3654ARHZ-R7

High Speed, Dual, 4 A MOSFET Driver
ADI

ADP3654ARHZ-RL

High Speed, Dual, 4 A MOSFET Driver
ADI

ADP3682

GPS Ceramic Diplexer
DILABS

ADP3801

High Frequency Switch Mode Dual Li-Ion Battery Chargers
ADI

ADP3801AR

High Frequency Switch Mode Dual Li-Ion Battery Chargers
ADI

ADP3801AR-REEL

BATTERY CHARGE CONTROLLER, 250 kHz SWITCHING FREQ-MAX, PDSO16, SOIC-16
ROCHESTER

ADP3801_15

High Frequency Switch Mode Dual Li-Ion Battery Chargers
ADI

ADP3802

High Frequency Switch Mode Dual Li-Ion Battery Chargers
ADI

ADP3802AR

High Frequency Switch Mode Dual Li-Ion Battery Chargers
ADI

ADP3802AR

2-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO16, SOIC-16
ROCHESTER

ADP3802_15

High Frequency Switch Mode Dual Li-Ion Battery Chargers
ADI