LUCL9313AP-D
更新时间:2024-09-18 01:55:23
品牌:AGERE
描述:Line Interface and Line Access Circuit Full-Feature SLIC and Ringing for TR-57 Applications
LUCL9313AP-D 概述
Line Interface and Line Access Circuit Full-Feature SLIC and Ringing for TR-57 Applications 线路接口和线路接入电路全功能SLIC和振铃TR- 57应用
LUCL9313AP-D 数据手册
通过下载LUCL9313AP-D数据手册来全面了解它。这个PDF文档包含了所有必要的细节,如产品概述、功能特性、引脚定义、引脚排列图等信息。
PDF下载Data Sheet
September 2001
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Description
Introduction
The L9313 electronic line interface and line access
circuit (LILAC) provides all the functions that are nec-
essary to interface a codec to the tip and ring of a
subscriber loop, integrating the battery feed and ring-
ing access relay in one low-power, low-cost package.
The Agere Systems Inc. L9313 is a combination full-
feature, ultralow-power SLIC, solid-state ringing
access relay, and line test matrix. It is part of a pin-
for-pin compatible family of devices designed to
serve a wide variety of applications. The L9313 is
optimized for TR-57 applications where forward and
reverse battery and ground start are required.
The L9313 requires a 5 V and battery supply to oper-
ate. Included is an automatic battery switch. The bat-
tery feed offers forward and reverse battery, on-hook
transmission, and ground start operational modes. It
also has a low-power scan and a disconnect mode.
Features
SLIC
In all operating states, this IC is designed for minimal
power dissipation. This device is designed to mini-
mize the number of external components required at
all interfaces.
■ 5 V and battery operation
■ Optional automatic battery switch
■ Seven operational modes
The dc template, current limit, and overhead voltage
and loop supervision threshold are programmable via
an applied voltage source. The voltage source may
be an external programmable voltage source or
derived from the VREF SLIC output.
■ Appropriate for 58 dB longitudinal balance applica-
tions
■ Minimal external components required at all inter-
The integrated solid-state switch offers power ringing
access. Impulse noise is minimized, thus eliminating
the need for external zero-cross switching circuitry.
faces
■ Ultralow power dissipation
■ Software/hardware adjustable dc parameters and
supervision thresholds
■ Ground start compatible
Solid-State Ring Relay
■ Low impulse noise
■ Current-limited switches/thermal protection
Applications
■ Pair Gain
■ Digital Loop Carrier (DLC)
■ Central Office (CO)
■ Fiber-in-the-Loop (FITL)
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Table of Contents
Contents
Page
Contents
Page
Introduction..................................................................1
Features....................................................................1
SLIC .......................................................................1
Solid-State Ring Relay...........................................1
Applications...............................................................1
Description................................................................1
Features ......................................................................4
Description...................................................................4
Architecture .................................................................7
Pin Information ............................................................8
Operating States........................................................10
Input State Coding ..................................................10
State Definitions ........................................................11
Primary Control Modes ...........................................11
Powerup, Forward Battery....................................11
Powerup, Reverse Battery ...................................11
Scan.....................................................................11
Ground Start.........................................................12
Ringing .................................................................12
Disconnect—Break Before Make .........................12
Tip Amp................................................................12
Ring Amp .............................................................12
Reset....................................................................12
Special States.........................................................12
Thermal Shutdown...............................................12
Battery Out of Range ...........................................12
Absolute Maximum Ratings ......................................13
Electrical Characteristics ...........................................14
Ring Trip Detector...................................................15
SLIC Two-Wire Port................................................16
Analog Pin Characteristics......................................17
ac Feed Characteristics ..........................................18
Logic Inputs and Outputs, VCC = 5.0 V ...................19
Timing Requirements..............................................19
Switch Characteristics.............................................20
On-State Switch I-V Characteristics........................21
Test Configurations ...................................................22
Applications ...............................................................24
dc Characteristics ...................................................24
Power Control.......................................................24
Power Derating.....................................................24
Automatic Battery Switch .................................... 25
Power Control Resistor ....................................... 25
Overhead Voltage ............................................... 26
dc Loop Current Limit.......................................... 27
Loop Range......................................................... 27
Battery Feed........................................................ 27
Battery Reversal Rate ......................................... 28
Longitudinal to Metallic Balance.......................... 28
Supervision............................................................... 29
Loop Closure.......................................................... 29
Ring Trip ................................................................ 29
Ring Ground Detector............................................ 29
Switching Behavior................................................. 29
Make-Before-Break Operation ............................... 29
Break-Before-Make Operation ............................... 30
Protection ................................................................. 30
External Protection................................................. 30
Active Mode Response at PT/PR........................... 31
Ring Mode Response at PT/PR............................. 31
Internal Tertiary Protection..................................... 32
Diode Bridge........................................................ 32
Battery Out of Range Detector: High
(Magnitude) ................................................. 32
Battery Out of Range Detector: Low
(Magnitude) ................................................. 32
ac Applications ......................................................... 32
ac Parameters........................................................ 32
Codec Types.......................................................... 32
First-Generation Codecs ..................................... 33
Third-Generation Codecs.................................... 33
ac Interface Network .............................................. 33
Design Tools.......................................................... 34
First-Generation Codec ac Interface Network........ 34
First-Generation Codec ac Interface
Network: Resistive Termination................... 35
Example 1, Real Termination.............................. 35
Third-Generation Codec ac Interface
Network: Complex Termination ................... 38
Outline Diagram........................................................ 40
Ordering Information................................................. 40
2
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Table of Contents (continued)
Figures
Page
Tables
Page
Figure 1. Architecture Diagram................................... 7
Figure 2. 44-Pin PLCC ............................................... 8
Figure 3. Timing Requirements ................................ 19
Figure 4. On-State Switch I-V Characteristics.......... 21
Figure 5. Basic Test Circuit ...................................... 22
Figure 6. Metallic PSRR ........................................... 23
Figure 7. Longitudinal PSRR.................................... 23
Figure 8. Longitudinal Balance................................. 23
Figure 9. Longitudinal Impedance ............................ 23
Figure 10. ac Gains .................................................. 23
Figure 11. L9313 Loop/Battery Current (with Battery
Switch) vs. Loop Resistance ................... 25
Table 1. Pin Descriptions ........................................... 8
Table 2. Control States ............................................. 10
Table 3. Supervision Coding......................................11
Table 4. Device Operating Conditions and
Powering..................................................... 14
Table 5. Ring Trip Detector....................................... 15
Table 6. SLIC Two-Wire Port .................................... 16
Table 7. Analog Pin Characteristics.......................... 17
Table 8. ac Feed Characteristics .............................. 18
Table 9. Logic Inputs and Outputs............................ 19
Table 10. Timing Requirements................................ 19
Table 11. Break Switches (SW1, 2) .......................... 20
Table 12. Ring Return Switch (SW3)........................ 20
Table 13. Ringing Access Switch (SW4) .................. 21
Table 14. Typical Active Mode On- to Off-Hook
Tip/Ring Current-Limit Transient
Figure 12. Tip/Ring Voltage ..................................... 27
Figure 13. L9313 Loop Current vs. Loop Voltage..... 28
Figure 14. ac Equivalent Circuit................................ 35
Figure 15. Agere T7504 First-Generation
Codec Resistive Termination, Single
Battery Operation .................................... 36
Figure 16. L9313 for Agere T8536 Third-Generation
Codec, Dual Battery Operation, ac and dc
Response.................................................. 27
Table 15. FB1/FB2 Values vs. Typical Ramp
Time .......................................................... 28
Table 16. Break-Before-Make Logic Control Sequence
Device Switching....................................... 30
Table 17. L9313 Parts List for Agere T7504
Parameters, Fully Programmable............ 38
First-Generation Codec Resistive Termina-
tion, Single Battery Operation ................... 37
Table 18. L9313 Parts List for Agere T8536
Third-Generation Codec, Dual Battery
Operation, ac and dc Parameters, Fully
Programmable........................................... 39
Agere Systems Inc.
3
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
■ Integrated 2 Form C ring relay:
— Low impulse noise
Features
— Current-limited switches
— Break-before-make and make-before-break
switching
■ SLIC and solid-state ring relay integrated into a sin-
gle package
■ 5 V and battery operation
■ Meets Telcordia Technologies™ GR1089 require-
■ User-defined power control options:
— Automatic battery switch
— Power control resistor
ments with external protection device
■ 44-pin, surface-mount plastic package (PLCC)
— Package thermal capabilities
■ Minimal external components required
Description
■ Operating states:
— Forward active
— Reverse active (controlled rate of reversal)
— Scan
— Ground start (tip open)
— All-off or disconnect
— Ring
The L9313 electronic line interface and line access cir-
cuit (LILAC) provides all the functions that are neces-
sary to interface a codec to the tip and ring of a
subscriber loop, integrating the battery feed and ringing
access relay in one low-power, low-cost package. The
physical construction of the device is two chips. The
first chip is manufactured in Agere 90 V complemen-
tary bipolar integrated circuit (CBIC-S) technology. This
chip contains the SLIC functionality:
■ Ultralow power:
— Scan, 15 mW
— Active states, on-hook, 75 mW
— Ring mode, on-hook, 90 mW
— Disconnect, 10 mW
■ ac transmission path
■ dc feedback and functions
■ Active dc current limit
■ Active mode loop supervision
■ Thermal shutdown
■ Adjustable overhead voltage:
— Overhead adequate for 3.14 dB into
900 Ω overload
— Controlled rate of overhead adjustment
■ Latched parallel input data interface with reset
The second chip is manufactured in Agere dielectrically
isolated 320 V bipolar CMOS diffused metal oxide
semiconductor (BCDMOS III) technology. This chip
contains the following:
■ Adjustable current limiter:
— 10 mA to 45 mA programming range
■ Adjustable loop closure detector with hysteresis:
— 4 mA detect, 2.5 mA no detect minimum, upper
limit of 15 mA detect
■ Ring access relay
■ Scan clamp circuitry
■ Logic control
— Hysteresis, typical 20% of programmed on-hook
to off-hook threshold
■ Ring trip detector:
— Single-pole filtering
■ Ring trip
■ Thermal shutdown protection with hysteresis
■ Thermal shutdown
■ Battery monitor circuit
■ Line break switch will foldover into a low-current
state under high-voltage fault conditions
The LILAC family requires a +5 V and battery supply to
operate. No –5 V supply is required. A battery switch is
included that automatically, based on subscriber loop
length, will apply either the primary higher-voltage bat-
tery or an optional lower-voltage auxiliary battery. Use
of this feature will minimize off-hook power dissipation.
■ Battery out-of-range monitor circuit:
— All-off upon loss of battery (low battery condition)
— All-off upon high battery (fault condition)
■ Longitudinal balance:
— TR-57 balance
■ Ground start:
— Tip open state
— Ring ground detector
■ RFI/EMC-CISP-22
4
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Make-before-break or break-before-make switching is
achievable during ring cadence or ring trip. Toggling
directly into or directly out of the ring mode table will
give make-before-break switching. To achieve break-
before-make switching, go to an intermediate all-off
state (use forward disconnect state) before entering the
ring mode or before leaving the ring mode. See the
Switching Behavior section of this data sheet for more
details on switching behavior.
Description (continued)
The switch point is a function of the user-programmed
dc current limit and the magnitude of the auxiliary bat-
tery. Switching from the high-voltage to low-voltage
battery is quiet, without interruption of the dc loop cur-
rent, thus preventing any impulse noise generation at
the switch point. Design equations for the switch point
and a graph showing loop/battery current versus loop
resistance are given in the dc Characteristics in the
Application section of this data sheet.
Voltage transients or impulse noise associated with
ring cadence or ring trip are minimized or eliminated
with the L9313, thus possibly eliminating the need for
external zero-cross switching circuitry.
If the user does not want to provide an auxiliary battery,
the design of the L9313 battery switch allows use of a
power control resistor at the auxiliary battery input. This
scheme will not reduce short-loop, off-hook power dis-
sipation, but it will control power dissipation on the
SLIC by sharing power among the SLIC, power resis-
tor, and dc loop. However, in most cases, without the
auxiliary battery, the power dissipation capabilities of
the 44-pin PLCC package are adequate so that the
power control resistor will not be needed. Design equa-
tions for power control options are given in the dc Char-
acteristics section of this data sheet.
A tip open switch configuration is also available for
ground start applications. A common-mode current
detector is included.
Both the ring trip and loop closure supervision func-
tions are included. Loop closure threshold is set by
applying a voltage source to the LCTH input. The volt-
age source may be an external voltage source or
derived from the SLIC VREF output. A programmable
external voltage source may be used to provide soft-
ware control of the loop closure threshold. Design
equations for the loop closure threshold are given in
the Supervision section of this data sheet. Hysteresis is
included.
The L9313 has two active transmission ready states,
forward active and reverse active. Both on-hook and
off-hook transmission are provided during the forward
and reverse battery modes. Battery reversal is quiet,
without breaking the ac path. Rate of battery reversal
may be ramped to control switching time via optional
external capacitors. Equations relating rate of battery
reversal to these optional external capacitors are given
in the dc Characteristics, Power Control section of this
data sheet.
The ring trip detector requires only a single-pole filter at
the input. This will minimize the required number of
external components. To help minimize device power
dissipation, the ring trip detector is active only during
the power ring mode.
Ring trip and loop supervision status outputs appear in
a common output pin, NSTAT. NSTAT is an unlatched
supervision output; thus, an interrupt-based control
scheme may be used.
A low-power scan mode is available to reduce idle
mode on-hook power. This mode is realized by using a
scan clamp circuit. In low-power scan mode:
■ The scan clamp circuitry is active.
■ Loop closure is active.
The dc current limit is set in the active modes via an
applied voltage source. The voltage source may be an
external voltage source. The voltage may be derived
via a resistor divider network from the VREF SLIC out-
put. A programmable external voltage source may be
used to provide software control of the loop closure
threshold. Design equations for this feature are given in
the dc Characteristics section of this data sheet. Pro-
gramming range is 10 mA to 45 mA.
■ All ac transmission, dc feed, and other supervision
circuits, including ring trip, are shut down.
■ Thermal shutdown is active.
■ Low battery sense shutdown is on.
■ On-hook transmission is disabled.
A forward disconnect mode, where all circuits are
turned off and power is denied to the loop, is also pro-
vided. During this mode, the NSTAT supervision output
will read on hook.
Overhead is programmable in the active modes via an
applied voltage source. The voltage source may be an
external voltage source or derived via a resistor divider
network from the VREF SLIC output.
In the ring mode, the line break switches are opened
and the power ring access switches are closed. In this
mode, the ring trip detector in the SLIC is active and all
other detectors and the tip/ring drive amplifiers are
turned off to conserve power.
Agere Systems Inc.
5
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
A foldover characteristic is incorporated into the line
break switches within their I-V curve. Under voltage
conditions higher than the normal operating range,
such as may be seen under an extreme lightning or
power cross fault condition, the line break switch will
fold over into a low-current state. This feature allows for
more relaxed specifications on the ring side protector,
thus allowing for higher-voltage ringing signals. (Tip
side protector is limited by the requirements on the tip
return switch.) This feature is part of the overall device
protection scheme.
Description (continued)
A programmable external voltage source may be used
to provide software control of the overhead. The rate of
change of the overhead voltage may be controlled by
use of a single external capacitor at the CF1 node. If the
rate of change is uncontrolled, there may be audible
noise associated with this transition. Design equations
for this feature are given in the dc Characteristics sec-
tion of this data sheet.
If the overhead is not programmed via a resistor, the
device develops a default overhead adequate for a
3.14 dBm overload into 900 Ω. For the default over-
head, OVH is connected to ground.
This device uses a window comparator to force an all-
off condition if the battery drops below, or rises above,
a specified threshold.
Upon loss of VBAT1, the L9313 will automatically enter
an all-off mode. The device will enter this mode if the
magnitude of the battery drops below a nominal 15 V
and will remain in this mode until the magnitude of the
battery rises above a typical 20 V. During this mode,
the NSTAT supervision output will override the actual
hook status and force an off-hook or logic low.
Data control is via a parallel latched data control
scheme. Data latches are edge-level sensitive. Data is
latched in when the LATCH control input goes low.
While LATCH is low, the user cannot change the data
control inputs. The data control inputs may only be
changed when LATCH is high.
Incorporation of data latches allows for data control
information and loop supervision information to be
passed to and from the SLIC via data buses rather than
on a per-line basis, thus minimizing routing complexity
and board routing area.
When the device is in the scan mode, because of the
design of the scan clamp circuit, common-mode cur-
rent can be forced into or out of the battery supply.
Because of this, and depending upon power supply
design, the magnitude of the battery may rise above
the maximum operating condition during extended lon-
gitudinal currents or during a power cross fault condi-
tion. To prevent excess current from being forced into
or out of the battery, if the magnitude of the battery
rises typically above 75 V to 80 V, the device will enter
an all-off state. The device will remain in the all-off state
until the magnitude of the battery drops into the normal
operating range. During this mode, the NSTAT supervi-
sion output will override the actual hook status and
force an off-hook or logic low.
A device RESET pin is included. When this pin is low,
the logic inputs are overridden and the device will be
reset into SLIC forward disconnect state and the switch
into the all-off state. NSTAT is forced to the on-hook
condition when RESET is low.
The overall device protection is achieved through a
combination of an external secondary protector, along
with an integrated thermal shutdown feature, a battery
voltage window comparator, the break switch foldback
characteristic, and the dc/dynamic current-limit
response of the break and tip return switches.
See the Protection section of this data sheet for more
details on device protection. Please contact your Agere
Account Representative for a recommended secondary
protection device.
For protection against long duration fault conditions,
such as power cross and tip/ring shorts, a thermal shut-
down mechanism is integrated into the device. Upon
reaching the thermal shutdown temperature, the device
will enter an all-off mode. Upon cooling, the device will
re-enter the state it was in prior to thermal shutdown.
Hysteresis is built in to prevent oscillation. During this
mode, the NSTAT supervision output overrides the
actual loop status and forces an off-hook.
Longitudinal balance is consistent with North American
TR-57 requirements.
Transmit and receive gains have been chosen to mini-
mize the number of external components required in
the SLIC-codec ac interface, regardless of the choice
of codec.
The line break switches and tip return switch are
current-limited switches. The current-limit mechanism
limits current through the switch to the specified dc cur-
rent limit under low frequency or dc faults (power cross
and/or tip/ring to ground short) and limits the current to
the specified dynamic current-limit response under
transient faults, such as lightning.
6
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
A receive gain of 2 is more appropriate when choosing
a third-generation type codec. Third-generation codecs
will synthesize termination impedance, set hybrid bal-
Description (continued)
The L9313 uses a voltage feed, current sense architec-
ture; thus, the transmit gain is a transconductance. The
L9313 transconductance is set via a single external
resistor, and this device is designed for optimal perfor-
mance with a transconductance set at 300 V/A.
ance, and set overall gains. To accomplish these func-
tions, third-generation codecs typically have both
analog and digital gain filters. For optimal signal-to-
noise performance, it is best to operate the codec at a
higher gain level. If the SLIC then provides a high gain,
the SLIC output may be saturated causing clipping dis-
tortion of the signal at tip and ring. To avoid this situa-
tion, with a higher-gain SLIC, external resistor dividers
are used. These external components are not neces-
sary with the lower gain offered by the L9313.
The L9313 offers an option for a single-ended to differ-
ential receive gain of either 8 or 2. These options are
mask programmable at the factory and are selected by
choice of part number.
A receive gain of 8 is more appropriate when choosing
a first-generation type codec where termination imped-
ance, hybrid balance, and overall gains are set by
external analog filters. The higher gain is typically
required for synthesization of complex termination
impedance.
The RCVP/RCVN SLIC inputs are floating inputs. If
there is not feedback from RCVP/RCVN to VITR,
RCVP/RCVN may be directly coupled to the codec out-
put. If there is feedback, RCVP/RCVN must be ac-cou-
pled to the codec output.
This device is packaged in a 44-pin PLCC surface-
mount package.
Architecture
VITR
LCF
LCTH RESET NSTAT LATCH B2 B1 B0 VPROG VDD DGND
SWITCHHOOK
+5VD
PARALLEL DATA INTERFACE
RT CONTROL
WINDOW
VREF
COMPARATOR
IN REF
–
AAC
+
TXI
FB
RB
CURRENT LIMITER
AND
INRUSH CONTROL
ILC
+
–
VTX
IN
AX
VTX
ITR
REF
CF2
CF2
(1 V/50 mA)
2.35 V
VREF
2.35 V
BANDGAP
REFERENCE
ILC
TRNG
BGND
BGND
ITR/325
RFT
SW3
60 Ω
+
RCVP
OUT AT
PT
SW1
18 Ω
ac
–
ITR
VBAT
RCVN
FB1
ac
VITR
SCAN
&
RING GND
DETECTOR
VBAT
TIP/RING
CURRENT
SENSE
INTERFACE
BGND
BGND
FBRB
ITR
+
x1
x1
CF1
OVH
CF2
RFR
OUT AR
PR
RTS
SW2
dc
–
18 Ω
VBAT
VBAT
SCAN
RT
RING TRIP
DETECTOR
VBAT
SCAN
CLAMP
FB
FB2
BGND
RSW
SW4
15 Ω
VBAT
+5VA
RRING
VCC AGND
RGDET
ICM VBAT2/PWR
VBAT1
VBAT1
BGND BGND
12-3523f (F)
Figure 1. Architecture Diagram
Agere Systems Inc.
7
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Pin Information
6
5
4
3
2
1
44 43 42 41 40
39
FB2
FB1
7
TXI
8
38
37
36
35
34
33
32
31
30
29
NC
LCF
ITR
9
BGND
RPWR
VBAT1
VBAT1
BGND
TIE B′
TIE A′
NC
VTX
10
11
12
13
14
15
16
17
ICM
RGDET
DGND
VDD
L9313AP
LATCH
RESET
B0
18 19 20 21 22 23 24 25 26 27 28
12-3522g (F)
Figure 2. 44-Pin PLCC
Table 1. Pin Descriptions
Pin
Symbol
Type
Name/Function
1
LCTH
I
Loop Closure Program Input. Connect a voltage source to this point to program
the loop closure threshold. Voltage source may be external and must be connected
through a resistor, or derived via a resistor divider from VREF. A programmable
external voltage source may be used to provide software control of the loop closure
threshold.
2
3
VREF
OVH
O
I
SLIC Internal Reference Voltage. Output of internal 2.35 V SLIC reference volt-
age.
Overhead Voltage Program Input. Connect a voltage source to this point to pro-
gram the overhead voltage. Voltage source may be external or derived via a resistor
divider from VREF. A programmable external voltage source may be used to provide
software control of the overhead voltage. If a resistor or voltage source is not con-
nected, the overhead voltage will default to approximately 5.5 V (sufficient to pass
3.14 dBm in to 900 Ω). If the default overhead is desired, connect this pin to ground.
4
VPROG
I
Current-Limit Program Input. Connect a voltage source to this point to program
the dc current limit. Voltage source may be external or derived via a resistor divider
from VREF. A programmable external voltage source may be used to provide soft-
ware control of the loop closure threshold.
5
6
CF2
CF1
—
—
Filter Capacitor. Connect a capacitor from this node for filtering.
Filter Capacitor. Connect a capacitor from this node to OVH to control the rate of
change of the overhead voltage. If controlled overhead is not desired, leave this
node open.
7
FB2
—
Polarity Reversal Slowdown Capacitor. Connect a capacitor from this node to
ground to control the rate of battery reversal. If controlled battery reversal is not
desired, leave pin is open.
8
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Pin Information (continued)
Table 1. Pin Descriptions (continued)
Pin Symbol Type
Name/Function
8
9
FB1
LCF
—
—
Polarity Reversal Slowdown Capacitor. Connect a capacitor from this node to ground
to control the rate of battery reversal. If controlled battery reversal is not desired, leave
pin is open.
Loop Closure Filter Capacitor. PPM injection can cause false loop closure indication.
Connect a capacitor from this node to VCC to filter the loop closure detector. If loop clo-
sure filtering is not required, leave this node open.
10
11
BGND
RPWR
G
P
Battery Ground. Ground return for the battery supply.
Auxiliary Battery. If a lower-voltage auxiliary battery is used, connect the auxiliary bat-
tery supply to this node. If a power control resistor is used, connect the power control
resistor from this node to VBAT1. If no power control technique is used, connect this node
to VBAT1.
12
13
14
15
16
VBAT1
VBAT1
BGND
TIE B’
TIE A’
NC
P
P
Office Battery Supply. Negative high-voltage power supply.
Office Battery Supply. Negative high-voltage power supply.
Battery Ground. Ground return for the battery supply.
Connect to VREF.
G
—
—
—
Connect to VREF.
17
18
38
No Connect. May not be used as a tie point.
19
20
RTS
I
Ring Trip Sense. Sense input for the ring trip detector.
RSW
O
Ring Lead Ringing Access Switch. Ringing relay connects this pin to pin RRING.
Connect this pin to pin PR through a 400 Ω current-limiting resistor.
21
22
RRING
PR
I
Ringing Access. Input to solid-state ringing access switch. Connect to ringing genera-
tor.
I/O Protected Ring. The output of the ring driver amplifier and input to loop sensing con-
nected through solid-state break switch. Connect to subscriber loop through overvolt-
age/current protection.
23
PT
I/O Protected Tip. The output of the tip driver amplifier and input to loop sensing con-
nected through solid-state break switch. Connect to subscriber loop through overvolt-
age/current protection.
24
25
TRING
NSTAT
O
Tip Ringing Return. Ring relay connects this pin to PT. Connect to ringing supply
return.
O
Loop Status. The output of the loop status detector (loop start detector wired-OR with
ring trip detector). This loop status supervision output is not controlled by the data latch.
26
27
28
29
30
DGND
B2
G
I
Digital Ground.
Data Control Input. See Table 2, Control States for details.
Data Control Input. See Table 2, Control States for details.
Data Control Input. See Table 2, Control States for details.
B1
I
B0
I
RESET
I
Reset. A logic low will override the B[0:3] and LATCH inputs and reset the state of the
SLIC to the disconnect state and the switch to the all-off state.
31
32
33
34
LATCH
VDD
I
Latch Control Input. Edge-level sensitive control for data latches.
5 V Digital Power Supply. 5 V supply for digital circuitry.
Digital Ground. Ground return for VDD current.
P
G
O
DGND
RGDET
Ring Ground Detect. When high, this open collector output indicates the presence of a
ring ground or a tip ground. This supervision output may be used in ground start or
common-mode fault detection applications. It has an internal pull-up.
Agere Systems Inc.
9
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Pin Information (continued)
Table 1. Pin Descriptions (continued)
Pin Symbol Type
Name/Function
35
ICM
I
Common-Mode Current Sense. To program tip or ring ground sense threshold, connect
a resistor to ground and connect a capacitor to AGND to filter 50 Hz/60 Hz. If unused, the
pin is connected to ground.
36
VTX
O
Tip/Ring Voltage Output. This output is a voltage that is directly proportional to the differ-
ential tip/ring current. A resistor from this node to ITR sets the device transimpedance.
Gain shaping for termination impedance with a COMBO I codec is also achieved with a
network from this node to ITR.
37
ITR
I
Transmit Gain. A current output which is proportional to the differential current flowing
from tip to ring. Input to AX amplifier. Connect a resistor from this node to VITR to set
transmit gain to 300 Ω. Gain shaping for termination impedance with a COMBO I codec is
also achieved with a network from this node to VITR.
39
40
TXI
I
Transmit ac Input (Noninverting). Connect a 0.1 µF capacitor from this pin to VTX for dc
blocking.
VITR
O
Transmit ac Output Voltage. The output is a voltage that is directly proportional to the dif-
ferential ac tip/ring current. This output is connected via a proper interface network to the
codec.
41
42
RCVP
RCVN
I
I
Receive ac Signal Input (Noninverting). This high-impedance input controls the ac dif-
ferential voltage on tip and ring.
Receive ac Signal Input (Inverting). This high-impedance input controls the ac differen-
tial voltage on tip and ring.
43
44
AGND
VCC
G
P
Analog Ground. Ground return for VCC current.
5 V Analog Power Supply. 5 V supply for analog circuitry.
Operating States
Input State Coding
Data control is via a parallel latched data control scheme. Data latches are edge-level sensitive. Data is latched in
when the LATCH control input goes low. Data must be set up 200 ns before LATCH goes low and held 50 ns after
LATCH goes high. While LATCH is low, the user should not change the data control inputs at B0, B1, and B2. The
data control inputs at B0, B1, and B2 may only be changed when LATCH is high. NSTAT supervision output is not
controlled by the LATCH control input.
Table 2. Control States
B2
B1
B0
RESET
State
0
0
0
0
1
1
1
1
X
0
0
1
1
0
0
1
1
X
0
1
0
1
0
1
0
1
X
1
1
1
1
1
1
1
1
0
Scan
Powerup, forward battery
Powerup, reverse battery
Unassigned
Ring
Tip amp
Ring amp
Disconnect, break before make
Disconnect, break before make
10
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Powerup, Reverse Battery
Operating States (continued)
Input State Coding (continued)
■ Normal talk and battery feed state.
■ Pin PR is positive with respect to pin PT.
■ All ac transmission and dc feed circuits are powered
Table 3. Supervision Coding
Pin NSTAT
up.
Pin TRGDET
0 = ring ground
0 = off-hook or ring trip
■ On-hook transmission is enabled.
■ Thermal shutdown is active.
■ Battery window comparator sense shutdown is on.
1 = on-hook and no ring trip 1 = no ring ground
State Definitions
■ Switch break switches (SW1 and SW2) are closed;
and ring access switches (SW3 and SW4) are open.
Primary Control Modes
Powerup, Forward Battery
■ VBAT1 is applied to tip and ring during on-hook condi-
tions.
■ Automatic battery switch selects VBAT1 or VBAT2 under
off-hook conditions.
■ Normal talk and battery feed state.
■ Pin PT is positive with respect to pin PR.
■ All supervision circuits except for ring trip detector
are active.
■ All ac transmission and dc feed circuits are powered
up.
■ NSTAT represents the loop closure detector status.
■ On-hook transmission is enabled.
Scan
■ Thermal shutdown is active.
■ Scan clamp circuitry is active.
■ Loop closure is active.
■ Battery window comparator sense shutdown is on.
■ Switch break switches (SW1 and SW2) are closed;
and ring access switches (SW3 and SW4) are open.
■ All ac transmission, dc feed, and other supervision
circuits, including ring trip, are shut down.
■ VBAT1 is applied to tip and ring during on-hook condi-
tions.
■ PPM and test are powered down.
■ Thermal shutdown is active.
■ Automatic battery switch selects VBAT1 or VBAT2 dur-
ing off-hook conditions.
■ Battery window comparator sense shutdown is on.
■ On-hook transmission is disabled.
■ All supervision circuits except for ring trip detector
are active.
■ Pin PT is positive with respect to PR and VBAT1 is
applied to tip/ring.
■ NSTAT represents the loop closure detector status.
■ Switch break switches (SW1 and SW2) are closed;
and ring access switches (SW3 and SW4) are open.
■ NSTAT represents the loop closure detector status.
Agere Systems Inc.
11
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Ring Amp
State Definitions (continued)
■ Ring side break switch is closed; tip side break
switch and ring access switches are open.
Primary Control Modes (continued)
Ground Start
■ SLIC mode is unaffected by reconfiguring the ring
relay via this mode; thus, SLIC will remain in the
mode it was in prior to selecting this mode.
■ Tip amplifier is on, tip break switch is open.
■ The device presents a high impedance (>100 kΩ) to
pin PT and a current-limited battery (VBAT2) to PR.
Reset
■ Common-mode current detector is on.
■ Ring trip detector is off.
■ Selection of device reset via the RESET pin will set
the device into the disconnect break-before-make
state.
■ Output RGDET indicates current flowing in the ring
lead.
Special States
■ This is not a defined state in the primary control
mode table. It is achieved via the powerup and the
ring amp states in the primary control mode table.
Thermal Shutdown
■ Not controlled via truth table inputs.
Ringing
■ This mode is caused by excessive heating of the
device, such as may be encountered in an extended
power cross situation.
■ Switch break switches (SW1 and SW2) are open,
and ring access switches (SW3 and SW4) are
closed.
■ Upon reaching the thermal shutdown temperature,
■ Tip/ring drive amplifiers are powered down.
■ Ring trip circuit is active.
the device will enter an all-off mode.
■ Upon cooling, the device will re-enter the state it was
in prior to thermal shutdown.
■ Loop supervision and common-mode current detec-
tors are powered down.
■ Hysteresis is built in to prevent oscillation. In this
mode, supervision output NSTAT is forced low
(off-hook) regardless of loop status or if the discon-
nect logic state is selected.
■ NSTAT represents the ring trip detector status.
Disconnect—Break Before Make
Battery Out of Range
■ The tip and ring amplifiers are turned off to conserve
power.
■ Not controlled via truth table inputs.
■ Break switches (SW1 and SW2) are open, and ring
access switches (SW3 and SW4) are open. This
mode is also used as a transitional mode to achieve
break-before-make switching from the power ring to
active or scan mode.
■ This mode is caused by a battery out of range; that
is, the battery voltage rising above or below a speci-
fied threshold.
■ Upon reaching the specified high or low battery volt-
age, the device will enter an all-off mode.
■ All supervision circuits are powered down; NSTAT
overrides the actual loop condition and is forced high
(on-hook).
■ Upon the battery returning to the specified normal
operating range, the device will re-enter the state it
was in prior to the low battery shutdown.
Tip Amp
■ Hysteresis is built in to prevent oscillation. In this
mode, supervision output NSTAT is forced low
(off-hook) regardless of loop status or if the discon-
nect logic state is selected.
■ Tip side break switch is closed, and ring side break
switch and ring access switches are open.
■ SLIC mode is unaffected by reconfiguring the ring
relay via this mode; thus, SLIC will remain in the
mode it was in prior to selecting this mode.
12
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Absolute Maximum Ratings (at TA = 25 °C)
Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are abso-
lute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess
of those given in the operational sections of the data sheet. Exposure to absolute maximum ratings for extended
periods can adversely affect device reliability.
Parameter
5 V dc Supplies (VCC)
Symbol
Min
Max
Unit
—
—
—
—
—
—
—
—
—
—
—
–0.5
–75
—
7.0
0.5
V
V
High Office Battery Supply (VBAT1)
Auxiliary Office Battery Supply (VBAT2)
Ringing Voltage
VBAT1 to 0.5 V
110
V
—
Vrms
V
Logic Input Voltage
–0.5
—
VCC + 0.5 V
165
Maximum Junction Temperature
Storage Temperature Range
Relative Humidity Range
Switch 1, 2, 3; Pole to Pole
Switch 4; Pole to Pole
°C
°C
%
–40
5
125
95
—
320
V
—
465
V
Switch Input to Output
—
320
V
Note: The IC can be damaged unless all ground connections are applied before, and removed after, all other connections. Furthermore, when
powering the device, the user must guarantee that no external potential creates a voltage on any pin of the device that exceeds the
device ratings. For example, inductance in a supply lead could resonate with the supply filter capacitor to cause a destructive overvolt-
age.
Agere Systems Inc.
13
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Electrical Characteristics
In general, minimum and maximum values are testing requirements. However, some parameters may not be tested
in production because they are guaranteed by design and device characterization. Typical values reflect the design
center or nominal value of the parameter; they are for information only and are not a requirement. Minimum and
maximum values apply across the entire temperature range (–40 °C to +85 °C) and entire battery range
(–36 V to –70 V). Unless otherwise specified, typical is defined as 25 °C, VCC = VDD = 5.0, VBAT1 = –48 V
VBAT2 = –25 V. Positive currents flow into the device.
Table 4. Device Operating Conditions and Powering
Parameter
Min
Typ
Max
Unit
Temperature Range
–40
5
—
—
85
95*
°C
%RH
V
Humidity Range
VBAT1 Operational Range
VBAT2 Operational Range
5 V dc Supplies (VCC, VDD)
Supply Currents, Scan State
–36
–19
4.75
–48
–25
5.0
–72
VBAT1
5.25
V
V
No Loop Current, VBAT = –48 V, VCC = VDD = 5 V:
IVCC
IVBAT1
Power Dissipation
—
—
—
2
100
15
2.5
200
22
mA
µA
mW
Supply Currents, Forward/Reverse Active
No Loop Current, with On-hook Transmission, VBAT = –48 V,
VCC = VDD = 5 V:
IVCC
IVBAT1
—
—
—
6
1.1
83
6.5
1.4
100
mA
mA
mW
Power Dissipation
Supply Currents, Forward Disconnect, VBAT = –48 V, VCC = VDD = 5 V:
IVCC
IVBAT1
Power Dissipation
—
—
—
1.2
20
7
—
275
22.5
mA
µA
mW
Supply Currents, Ring State, No Loop Current,
VBAT = –48 V, VCC = VDD = 5 V, VRING = 80 Vrms:
IVCC
IVBAT1
IRING Generator
Power Dissipation
—
—
—
—
4
—
—
—
—
mA
µA
µA
200
500
70
mW
PSRR 500 Hz—3000 Hz:
VBAT1, VBAT2
45
30
—
—
—
—
dB
dB
VCC
Thermal Protection Shutdown (TTSD)
—
—
165
°C
* Not to exceed 26 grams of water per kilogram of dry air.
14
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Electrical Characteristics (continued)
Ring Trip Detector
Table 5. Ring Trip Detector
Parameter
Min
Typ
Max
Unit
Voltage at Input that will Cause Ring Trip After Appropriate
Zero Crossings
±2.5
±3
±3.5
V
Voltage at Input that will Cause Immediate Ring Trip
±12
±15
±18
V
Ringing Source1:
Frequency (f)
dc Voltage
19
–39.5
60
20
—
—
28
–57
105
Hz
V
Vrms
ac Voltage
Ring Trip (NDET = 0)2, 3
Loop Resistance
Trip Time
:
2000
—
—
—
—
—
—
200
80
Ω
ms
ms
NDET Valid
1. The ringing source may be either of the following:
a.) The ringing source consists of the ac and dc voltages added together (battery-backed ringing); the ringing return is ground. In this case,
bit B3 will always be a 1 when ringing is applied.
b.) The ringing source consists of only the ac voltage (earth-backed ringing); the ringing return is the dc voltage. In this case, bit B3 will
always be a 0 when ringing is applied.
2. NDET must also indicate ring trip when the ac ringing voltage is absent (<5 Vrms) from the ringing source.
3. Pretrip ringing must not be tripped by a 10 kΩ resistor in parallel with an 8 µF capacitor applied across tip and ring.
Agere Systems Inc.
15
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Electrical Characteristics (continued)
SLIC Two-Wire Port
Table 6. SLIC Two-Wire Port
Parameter
Min
Typ
Max
Unit
PT and PR Drive Current = dc + Longitudinal + Signal Currents
75
10
—
—
15
—
—
—
mApeak
mArms
mArms
Signal Current
Longitudinal Current Capability per Wire (longitudinal current is indepen-
dent of dc loop current)
8.5
dc Active Mode Loop Current – ILIM (RLOOP = 100 Ω):
Programming Range
Voltage at VPROG
10
0.2
—
0
45
0.9
mA
V
dc Current-limit Variation:
VPROG = 0.8 V (ILIMIT = 40 mA)
—
5
—
%
Loop Resistance Range (from PT/PR) (3.17 dBm overload into 600 Ω):
ILOOP = 20 mA at VBAT1 = –48 V
1900
2.23
–40
50
—
2.35
—
—
2.47
40
Ω
V
VREF
Offset at VPROG
mV
Ω
dc Feed Resistance (includes internal SLIC dc resistance and break
switch resistance)
75
100
dV/dT Sensitivity at PT/PR
—
200
—
—
—
V/µs
kΩ
Ground Start State PT Resistance
100
Powerup Open Loop Voltages (VBAT1 = –48 V):
Forward/Reverse Active Mode |PT – PR| – VBAT1 (programming range)
Voltage at OVH (programming voltage)
Forward/Reverse Active Mode |PT – PR| – VBAT1 (OVH to GND)
Common Mode
5.5
0
5.5
—
—
—
6.1
15
1.9
—
V
V
V
V
(VBAT1 + 1)/2
—
Powerup Open Loop Voltages:
Scan Mode |PT – PR| – VBAT1
0
—
13.5
V
Loop Closure Threshold:
Voltage at LCTH
0
—
VREF
—
V
Loop Closure Threshold Hysteresis
—
20
%
Ground Start:
Gain ICM to RGDET
Common-mode Detector Threshold
—
5
1
—
—
10
µA/mA
mA
Longitudinal to Metallic Balance at PT/PR*
(Test Method: IEEE™ Std. 455):
200 Hz to 3.4 kHz
61
—
—
—
—
dB
dB
Metallic to Longitudinal (harm) Balance:
200 Hz to 4000 Hz
40
* Guarantees 46 dB from 300 Hz to 3.4 kHz, with 50 Ω, 1% protection, resistors into a complex resistive termination impedance.
16
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Electrical Characteristics (continued)
Analog Pin Characteristics
Table 7. Analog Pin Characteristics
Parameter
Min
Typ
Max
Unit
TXP (input impedance)
75
—
—
105
–50
50
—
kΩ
nA
nA
VPROG Input Bias Current* (current flow out of pin)
LCTH Input Bias Current* (+ current flows into pin)
–250
250
VTX:
Output Offset
—
±1
—
—
±40
—
mV
mA
Output Drive Current
Output Voltage Swing (±1 mA load):
Maximum
AGND
AGND + 0.35
—
—
—
—
50
VCC
VCC – 0.4
±50
V
V
mA
kΩ
pF
Minimum
Output Short-circuit Current
Output Load Resistance
Output Load Capacitance
—
10
—
—
—
VITR:
Output Offset
—
±1
—
—
±100
—
mV
mA
Output Drive Current
Output Voltage Swing (±1 mA load):
Maximum
AGND
AGND + 0.35
—
—
—
—
50
VCC
VCC – 0.4
±50
V
V
mA
kΩ
pF
Minimum
Output Short-circuit Current
Output Load Resistance
Output Load Capacitance
—
10
—
—
—
RCVN and RCVP:
Input Voltage Range (VCC = 5.0 V)
Input Bias Current
0
—
—
—
VCC – 0.5
±1.5
V
µA
* This parameter is not tested in production. It is guaranteed by design and device characterization.
Agere Systems Inc.
17
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Electrical Characteristics (continued)
ac Feed Characteristics
Table 8. ac Feed Characteristics
Parameter
Min
Typ
Max
Unit
ac Termination Impedance1
150
600
1400
Ω
Total Harmonic Distortion (200 Hz—4 kHz)2:
Off-hook
On-hook
—
—
—
—
0.3
1.0
%
%
Transmit Gain3 f = 1004 Hz, 1020 Hz:
PT/PR Current to VITR
–291
–300
–309
V/A
Receive Gain, f = 1004 Hz, 1020 Hz Open Loop:
RCVP or RCVN to PT—PR (gain = 8)
RCVP or RCVN to PT—PR (gain = 2)
7.76
1.94
8
2
8.24
2.06
—
—
ac Feed Resistance (includes internal SLIC ac resistance and
break switch resistance)
50
75
100
Ω
Gain vs. Frequency (transmit and receive)2 900 Ω = 2.16 µF Termi-
nation, 1004 Hz Reference:
200 Hz—300 Hz
300 Hz—3.4 kHz
3.4 kHz—20 kHz
20 kHz—266 kHz
–0.3
–0.05
–3.0
—
0
0
0
0.05
0.05
0.05
2.0
dB
dB
dB
dB
—
Gain vs. Level (transmit and receive)2 0 dBV Reference:
–55 dB to +3.0 dB
–0.05
0
0.05
dB
Idle-channel Noise (tip/ring) 600 Ω Termination:
Psophometric
C-Message
3 kHz Flat
—
—
—
–82
8
—
–77
13
20
dBmp
dBrnC
dBrn
Idle-channel Noise (VTX) 600 Ω Termination:
Psophometric
C-Message
3 kHz Flat
—
—
—
–82
8
—
–77
13
20
dBmp
dBrnC
dBrn
1. Set externally either by discrete external components or a third- or fourth-generation codec. Any complex impedance R1 + R2 || C between
150 Ω and 1400 Ω can be synthesized.
2. This parameter is not tested in production. It is guaranteed by design and device characterization.
3. VITR transconductance depends on the resistor from ITR to VTX. This gain assumes an ideal 6.34 kΩ, the recommended value. Positive cur-
rent is defined as the differential current flowing from PT to PR.
18
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Electrical Characteristics (continued)
Logic Inputs and Outputs, VDD = 5.0 V
Table 9. Logic Inputs and Outputs
Parameter
Symbol
Min
Typ
Max
Unit
Input Voltages:
Low Level
High Level
VIL
VIH
–0.5
2.0
0.4
2.4
0.7
VDD
V
V
Input Current:
Low Level (VDD = 5.25 V, VI = 0.4 V)
High Level (VDD = 5.25 V, VI = 2.4 V)
IIL
IIH
—
—
—
—
±50
±50
µA
µA
Output Voltages (CMOS):
Low Level (VDD = 4.75 V, IOL = 180 µA)
High Level (VDD = 4.75 V, IOH = –20 µA)
VOL
VOH
0
2.4
0.2
—
0.4
VCC
V
V
Timing Requirements
Table 10. Timing Requirements
Parameter
Symbol
Min
Typ
Max
Unit
Minimum Setup Time from B0, B1, B2 to LATCH
Minimum Hold Time from LATCH to B0, B1, B2
tSU
tHL
200
50
—
—
—
—
ns
ns
Data control is via a parallel latched data control scheme. Data latches are edge-level sensitive. Data is latched in
when the LATCH control input goes low. Data must be set up tSU ns before LATCH goes low and held tHL ns after
LATCH goes high. While LATCH is low, the user should not change the data control inputs at B0, B1, and B2. The
data control inputs at B0, B1, and B2 may only be changed when LATCH is high. NSTAT supervision output is not
controlled by the LATCH control input.
LATCH
tSU
tHL
B0, B1,
B2, B3
12-3526(F)
Figure 3. Timing Requirements
Agere Systems Inc.
19
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Electrical Characteristics (continued)
Switch Characteristics
Table 11. Break Switches (SW1, 2)
Parameter
Min
Typ
Max
Unit
Off State:
Maximum Differential Voltage
dc Leakage Current (Vsw = ±320 V)
—
—
—
—
±3201
±20
V
µA
On State (see On-State I-V Switch Characteristics section):
Resistance
—
—
72
18
—
—
—
250
—
28
320
—
—
450
—
Ω
V
V
V
mA
mA
Maximum Differential Voltage (VMAX)2
Foldback Voltage Breakpoint 1 (V1)
Foldback Voltage Breakpoint 2 (V2)
dc Current Limit 1 (ILIMIT1)
V1 + 0.5
105
2
dc Current Limit 2 (ILIMIT2)
Dynamic Current Limit
10 x 700 µs, 1000 V Applied Surge T < 0.5 µs
dV/dT Sensitivity2, 3
—
—
2.5
—
—
A
200
V/µs
1. At 25 °C, maximum voltage rating has a temperature coefficient of 0.167 V/°C.
2. This parameter is not tested in production. It is guaranteed by design and device characterization.
3. Applied voltage is 100 Vp-p square wave at 100 Hz to measure dV/dT sensitivity.
Table 12. Ring Return Switch (SW3)
Parameter
Min
Typ
Max
Unit
Off State:
Maximum Differential Voltage
dc Leakage Current (Vsw = ±320 V)
—
—
—
—
±3201
±20
V
µA
On State (see On-State Switch I-V Characteristics section):
Resistance
—
—
—
60
—
200
100
130
—
Ω
V
mA
Maximum Differential Voltage (VMAX)2
dc Current Limit
Dynamic Current Limit
10 x 700 µs, 1000 V Applied Surge T = 0.5 µs
dV/dT Sensitivity2, 3
—
—
2.5
—
—
A
200
V/µs
1. At 25 °C, maximum voltage rating has a temperature coefficient of 0.167 V/°C.
2. This parameter is not tested in production. It is guaranteed by design and device characterization.
3. Applied voltage is 100 Vp-p square wave at 100 Hz to measure dV/dT sensitivity.
20
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Electrical Characteristics (continued)
Switch Characteristics (continued)
Table 13. Ringing Access Switch (SW4)
Parameter
Min
Typ
Max
Unit
Off State:
Maximum Differential Voltage
dc Leakage Current (Vsw = ±475 V) (pole to pole)
Isolation
—
—
—
—
—
—
±475
±20
±320
V
µA
V
On State (see On-State Switch I-V Characteristics section):
Resistance
Voltage
—
—
—
—
—
—
—
—
—
500
15
3
150
2
Ω
V
mA
A
Steady-state Current1
Surge Current (10 x 700 µs pulse)2
Release Current
—
µA
dV/dT Sensitivity2, 3
—
200
—
V/µs
1. Choice of secondary protector and feed resistor should ensure these ratings are not exceeded. A minimum 400 Ω feed resistor is recom-
mended.
2. This parameter is not tested in production. It is guaranteed by design and device characterization.
3. Applied voltage is 100 Vp-p square wave at 100 Hz to measure dV/dT sensitivity.
On-State Switch I-V Characteristics
ISW
ISW
+ILIMIT
ISW
CURRENT
LIMITING
ILIM1
2/3 RON
RON
ILIM2
VSW
+V1 +V2 +VMAX
–VMAX –V2 –V1
–ILIM2
–1.5
2/3 RON
RON
+1.5
–VMAX
VSW
RON
–1.5 V
–VOS
VSW
+VMAX
+1.5 V
+VOS
–ILIM1
2/3 RON
RON
–ILIMIT
CURRENT
LIMITING
5-5990.c(F)
12-3291.a(F)
12-3292.a(F)
A. Line Break Switch SW1, SW2
B. Ring Return SW3
C. Ring Access SW4
Figure 4. On-State Switch I-V Characteristics
Agere Systems Inc.
21
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Test Configurations
TRING
TRING
20 kΩ
RCVP
RCV
RRING
RSW
RING
RSW
4.13 kΩ
20 kΩ
(GAIN = 2)
46.4 kΩ
(GAIN = 8)
RTS
PR
RTS
RCVN
VITR
VREF
VITR
RING
50 Ω
100 Ω/600 Ω
50 Ω
RLOOP
0.1 µF
TXI
VTX
ITR
TIP
PT
OVH
VPROG
LCTH
VREF
LCF
FB1
OVH
VPROG
LCTH
VREF
VCC
6.34 kΩ
L9313
BASIC
TEST
CIRCUIT
0.1 µF
RESET
LATCH
RESET
LATCH
FB1
FB2
FB2
B2
B1
B0
B2
B1
B0
CF1
CF2
0.1 µF
PWR/
VBAT2
VBAT1 BGND VCC
AGND
VDD DGND
ICM RGDET NSTAT
0.1 µF
0.1 µF
0.1 µF
0.1 µF
VBAT2/PWR VBAT1
VCC
VDD
VICM RGDET NSTAT
12-3524g (F)
Figure 5. Basic Test Circuit
22
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Test Configurations (continued)
100 µF
PT
VBAT OR VCC
VS
368 Ω
368 Ω
+
BASIC
TEST CIRCUIT
100 Ω
4.7 µF
VM
DISCONNECT
BYPASS
CAPACITOR
VS
–
PR
100 µF
VBAT OR
VCC
VS
VM
LONGITUDINAL BALANCE = 20 log
PT
®
+
ANSI /IEEE STANDARD 455-1985
BASIC
TEST CIRCUIT
12-2584 (F)
900 Ω
VT/R
–
Figure 8. Longitudinal Balance
PR
ILONG
VS
---------
PSRR = 20 log
PT
VT/R
+
VPT
12-2582 (F)
–
BASIC
Figure 6. Metallic PSRR
TEST CIRCUIT
–
ILONG
VPR
+
VBAT OR VCC
PR
100 Ω
4.7 µF
DISCONNECT
BYPASS
CAPACITOR
∆ VPT
∆ VPR
VS
ZLONG =
OR
∆ ILONG
∆ ILONG
12-2585 (F)
Figure 9. Longitudinal Impedance
VBAT OR
VCC
67.5 Ω
67.5 Ω
PT
10 µF
BASIC
TEST CIRCUIT
VITR
PT
VITR
+
+
BASIC
TEST CIRCUIT
PR
VT/R
VM
600 Ω
56.3 Ω
10 µF
–
–
RCV
PR
RCV
VS
VS
------
PSRR = 20 log
VM
12-2583 (F)
VITR
VT/R
GXMT =
Figure 7. Longitudinal PSRR
VT/R
VRCV
GRCV =
12-2587.g (F)
Figure 10. ac Gains
Agere Systems Inc.
23
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Total PD = maximum battery x (maximum current limit)
(current limit accuracy) + SLIC quiescent power.
Applications
dc Characteristics
Power Control
For the L9313, the worst-case SLIC on-hook active qui-
escent power is 100 mW. Thus,
Total off-hook power = (ILOOP)(1.05) x (VBATAPPLIED) +
SLIC quiescent power
Under normal device operating conditions, thermal
design must ensure that the device temperature does
not rise above the thermal shutdown. Power dissipation
is highest with higher battery voltages, with higher cur-
rent limit, and under shorter dc loop conditions. Higher
ambient temperature will reduce thermal margin.
Power control may be done in several ways, by use of
the integrated automatic battery switch and a lower-
voltage auxiliary battery or by use of a power control
resistor with single battery operation. The thermal
capability of the 44-pin PLCC package is sufficient to
allow for single battery operation without the power
control resistor when the device is used under lower-
power operating conditions.
Total off-hook power = (0.030 A)(1.05) x (52) + 100 mW
Total off-hook power = 1.864 W
The power dissipated in the SLIC is the total power dis-
sipation less the power that is dissipated in the loop.
SLIC PD = total power – loop power
Loop off-hook power = (ILOOP x 1.05)2 x (RLOOPdcmin +
2RP + RHANDSET)
Loop off-hook power = {(0.030 A)(1.05)}2 x
(20 Ω + 100 Ω + 200 Ω)
Loop off-hook power = 317.5 mW
SLIC off-hook power = total off-hook power – loop off-
hook power
SLIC off-hook power = 1.864 W – 0.3175 W
SLIC off-hook power = 1.5465 W < 1.71 W
Power Derating
Operating temperature range, maximum current limit,
maximum battery voltage, minimum dc loop length, and
protection resistors’ values, number of PCB board lay-
ers, and airflow, will influence the overall thermal per-
formance. The still-air thermal resistance of the 44-pin
PLCC package is typically 38 °C/W for a two-layer
board with 0 LFPM airflow.
Thus, under the operating conditions of this example,
the thermal capability of the 44-pin PLCC package is
adequate to ensure that the L9313 will not be driven
into thermal shutdown and no additional power control
measures are needed. If, however, for a given set of
operating conditions, the thermal capabilities of the
package are not adequate to ensure the SLIC is driven
into thermal shutdown, then one of the power control
techniques described below should be used. Addition-
ally, even if the thermal capability of the 44-pin PLCC
package is adequate to ensure that the L9313 will not
be driven into thermal shutdown, the battery switch
technique described below can be used to reduce total
short-loop power dissipation.
The L9313 will enter thermal shutdown at a tempera-
ture of 150 °C. The thermal design should ensure that
the SLIC does not reach this temperature under normal
operating conditions.
For this example, assume a maximum ambient operat-
ing temperature of 85 °C, a maximum current limit of
30 mA, and a maximum battery of –56 V. Further
assume a (worst-case) minimum dc loop of 20 Ω for
wire resistance, 50 Ω protection resistors, and 200 Ω
for the handset. Include the effects of parameter toler-
ance in these calculations.
Automatic Battery Switch
Use of the automatic battery switch controls power dis-
sipation by automatically switching to the lower-voltage
auxiliary battery under short dc loop conditions, thus
reducing the short-loop power that is generated. This
has the advantage of not only controlling device tem-
perature rise, but reducing overall power dissipation.
The switch will automatically apply the appropriate bat-
tery to support the dc loop. No logic control is needed
to control the switch. Switching is quiet, and the dc loop
current will not be interrupted when switching between
batteries. The lower-voltage auxiliary battery is con-
nected to the VBAT2/PRW package pin.
TTSD – TAMBIENT(max) = allowed thermal rise
150 °C – 85 °C = 65 °C
Allowed thermal rise =
package thermal impedance x SLIC power dissipation
65 °C = 38 °C/W x SLIC power dissipation
Allowed SLIC power dissipation (PD) = 1.71 W
Thus, in this example, if the total power dissipated on
the SLIC is less than 1.71 W, it will not enter thermal
shutdown. Total SLIC power is calculated:
24
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Applications (continued)
0.030
IBAT1
ILOOPdc
dc Characteristics (continued)
0.028
0.026
0.024
0.022
0.020
0.018
0.016
0.014
0.012
0.010
0.008
0.006
0.004
Automatic Battery Switch (continued)
The equation governing the switch point is as follows:
VBAT2 – 3.0
IBAT2
-----------------------------------
ILIM
RLOOP =
– 2RP – Rdc
A graph showing loop and battery current versus loop
resistance with use of the battery switch is shown in
Figure 11.
The VBAT2 voltage must be chosen properly so that the
power dissipation is minimized. When the voltage at
pin PR equals VBAT2 + 1 V + (50 Ω x ILOOP), at least
98% of the loop current minus 2.5 mA flows into VBAT2
and 2.5 mA + 2% of the loop current plus quiescent
current flows into VBAT1.
To choose VBAT2, add:
1. Maximum tip overhead voltage (2 V for VOVH = 0).
2. Maximum loop voltage (maximum loop resistance,
protection resistance, and dc feed resistance
[100 Ω] times the maximum loop current limit).
0.002
0.000
0
200
400
600
800
1000
3. 1 V for the soft switch.
RLOOP (Ω)
12-3470a (F)
Thus, for a 40 mA current limit, 640 Ω loop, 30 Ω pro-
tection resistors, and 3.17 dBm signal (VOVH = 0):
Figure 11. L9313 Loop/Battery Current (with Battery
Switch) vs. Loop Resistance
VBAT2 = –(2 + 0.042 x (100 + 60 + 640) + 1) = –36.6 V
Then, for any loop resistance from 0 Ω to 640 Ω, the
worst-case VBAT1 and VBAT2 currents will be:
Power Control Resistor
IBAT1 = 1.39 mA + 2.5 mA + 0.02 x (42 mA – 2.5 mA) =
4.68 mA
Device temperature rise may be controlled with use of
a single battery voltage by use of a power control resis-
tor. This technique will reduce power dissipation on the
chip, by sharing the total power not dissipated in the
loop between the L9313 and the power control resistor.
It does not, however, reduce the total power con-
sumed, as does use of the auxiliary battery. The power
control resistor is connected from the primary battery to
the VBAT2/PWR node of the device.
IBAT2 = (0.98) x 42 mA = 38.71 mA
Total max power = 1.641 W (VBAT = –48 V)
Note that to minimize power statistically, this may not
be the best choice for VBAT2. Over a large number of
lines, power is minimized according to the statistical
distribution of loop resistance.
The magnitude of the power control resistor must be
low enough to ensure that sufficient power is dissipated
on the resistor to ensure the L9313 does not exceed its
thermal shutdown temperature. At the same time, the
more power that is dissipated by the power control
resistor, the higher the resistor’s power rating must be,
and thus, the more costly the resistor. The following
equations are used to optimize the choice (magnitude
and power rating) of the power control resistor.
Agere Systems Inc.
25
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Since this device is dc unbalanced, the tip side over-
head will remain typically at –2 V and the ring side over-
head will vary with the voltage at VOH. For the total tip/
ring default overhead of 5.5 V, the ring overhead is typi-
cally 3.5 V.
Applications (continued)
dc Characteristics (continued)
Power Control Resistor (continued)
Again assume:
Overhead Voltage
TTSD – TAMBIENT(max) = allowed thermal rise
150 °C – 85 °C = 65 °C
Overhead is programmable in the active mode via an
applied voltage source at the device’s OVH control
input. The voltage source may be an external voltage
source or derived via a resistor divider network from
the VREF SLIC output or an external voltage source. A
programmable external voltage source may be used to
provide software control of the overhead voltage.
Allowed thermal rise =
package thermal impedance x SLIC power dissipation
65 °C = 38 °C/W x SLIC power dissipation
Allowed SLIC power dissipation (PD) = 1.71 W
The overhead voltage (VOH) is related to the OVH volt-
age by:
This time, assume a maximum ambient operating tem-
perature of 85 °C, a maximum current limit of 45 mA
(including tolerance), and a maximum battery of –56 V.
VOH = 5.5 V + 5 x VOVH (V)
Overall accuracy is determined by the accuracy of the
voltage source and the accuracy of any external resis-
tor divider network used and voltage offsets due to the
specified input bias current. If a resistor divider from
VREF is used, lower magnitude resistor will give a more
accurate result due to a lower offset associated with
the input bias current; however, lower value resistors
will also draw more power from VREF. The sum of pro-
gramming resistors should be between 75 kΩ and
200 kΩ.
Again, assume a (worst-case) minimum dc loop of 0 Ω
and that 50 Ω protection resistors are used. Assume
the handset is 200 Ω:
Total PD = (56 V x 45 mA) + 0.100 W
Total PD = 2.34 W + 0.100 W
Total PD = 2.4375 W
Again, the power dissipated in the SLIC is the total
power dissipation less the power that is dissipated in
the loop.
Note that a default overhead voltage of 5.5 V is
achieved by shorting input pin OVH to analog ground.
Internally, the SLIC needs typically 2 V from each sup-
ply rail to bias the amplifier circuitry. This can be
thought of as an internal saturation voltage.
SLIC PD = total power – loop power
Loop power = (ILIM)2 x (RLOOPdcmin + 2RP + RHANDSET)
Loop power = (45 mA)2 x (0 Ω + 100 Ω + 200 Ω)
Loop power = 0.6075 W
The default overhead provides sufficient headroom for
on-hook transmission of a 3.14 dBm signal into 900 Ω.
SLIC power = 2.4375 W – 0.6075 W
SLIC power = 1.83 W > 1.5 W
V2
--------
3.14 = 10 log
0.9
Under these extreme conditions, thermal margin is
increased via an external power control resistor.
V = 1.36 V, which is required over and above the inter-
nal saturation voltage for signal swing.
The power dissipated in the power control resistor is
calculated by:
1.36 V + 4 V = 5.36 V < 5.5 V default overhead; thus, a
3.14 dBm into 900 Ω signal is passed without clipping
distortion.
( VBAT – VROH – VLOOP)2
----------------------------------------------------------------------
PPRW =
RPWR
The overhead voltage accuracy achieved will not only
be affected by the accuracy of the internal SLIC cir-
cuitry, but also by the accuracy of the voltage source
and the accuracy of any external resistor divider net-
work used.
where in this example:
PPRW is power in the resistor
VBAT = –52 V
VLOOP = ILIM * (RLOOP + RPROT)
VROH is the ring-side overhead voltage of the SLIC.
In the scan mode, overhead is unaffected by VOVH and
internally fixed by the scan clamp circuitry to within the
specified limits.
26
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
The current limit with the SLIC set in an active mode
will be different from the current limit with the SLIC set
in the scan mode. This is due to differences in the scan
clamp circuit versus the active tip/ring drive amplifiers.
The scan mode current limit is fixed and is a function of
the internal design of the scan clamp circuit. The
steady-state scan mode current limit will be a typical
40 mA to 50 mA and may, over temperature and pro-
cess, vary typically from 30 mA to 110 mA. The scan
clamp current limit will typically settle to its steady-state
value within 300 ms.
Applications (continued)
dc Characteristics (continued)
dc Loop Current Limit
In the active modes, dc current limit is programmable
via an applied voltage source at the device’s VPROG
control input. The voltage source may be an external
voltage source or derived via a resistor divider network
from the VREF SLIC output or an external voltage
source. A programmable external voltage source may
be used to provide software control of the loop current
limit. The loop current limit (ILIM) is related to the VPROG
voltage by:
Loop Range
The dc loop range is calculated using:
VBAT – VOH
ILIM (mA) = 50 x VPROG (V)
----------------------------------
RL =
– 2RP – Rdc
ILOOP
Note that the overall current-limit accuracy achieved
will not only be affected by the specified accuracy of
the internal SLIC current-limit circuit (accuracy associ-
ated with the 50 term), but also by the accuracy of the
voltage source and the accuracy of any external resis-
tor divider network used and voltage offsets due to the
specified input bias current. If a resistor divider from
VREF is used, a lower magnitude resistor will give a
more accurate result due to a lower offset associated
with the input bias current; however, lower value resis-
tors will also draw more power from VREF. The sum of
the two resistors in the resistor divider should be
between 75 kΩ and 200 kΩ. Offset at VPROG and VREF
accuracies are specified in Table 6.
VBAT1 is used because we are calculating the maximum
loop range. The loop resistance value where the device
automatically switches to VBAT2 is calculated in the
Automatic Battery Switch section of this data sheet.
Battery Feed
The L9313 operates in a dc unbalanced mode. In the
forward active state, under open circuit (on-hook) con-
ditions, with the default overhead chosen, the tip to ring
voltage will be a nominal 5.5 V less than the battery.
This is the overhead voltage. The tip and ring overhead
is achieved by biasing ring a nominal 3.5 V above bat-
tery and by biasing tip a nominal 2.0 V below ground.
The above equation describes the active mode steady-
state current-limit response. There will be a transient
response of the current-limit circuit (with the device in
the active mode) upon an on- to off-hook transition.
Typical active mode transient current-limit response is
given in Table 14.
During off-hook conditions, some dc resistance will be
applied to the subscriber loop as a function of the phys-
ical loop length, protection, and telephone handset. As
the dc resistance decreases from infinity (on-hook) to
some finite value (off-hook), the tip to ring voltage will
decrease as shown in Figure 12.
Table 14. Typical Active Mode On- to Off-Hook Tip/
Ring Current-Limit Transient Response
VTIP TO GND
(1/2)Rdc
Parameter
dc Loop Current:
Value
Unit
ILIM + 60
mA
Active Mode
RLOOP = 100 Ω On- to Off-hook
Transition t < 5 ms
BEGIN CURRENT LIMITING
dc Loop Current:
Active Mode
RLOOP = 100 Ω On- to Off-hook
Transition t < 50 ms
ILIM + 20
mA
mA
(1/2)Rdc + RLIM
(1/2)Rdc
VRING TO GND
dc Loop Current:
Active Mode
RLOOP = 100 Ω On- to Off-hook
Transition t < 300 ms
ILIM
VBAT
DECREASING LOOP LENGTH
12-3431a (F)
Figure 12. Tip/Ring Voltage
Agere Systems Inc.
27
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Refer to Figure 12 and Figure 13 in this section and to Fig-
ure 11 in the Automatic Battery Switch section.
Applications (continued)
dc Characteristics (continued)
Battery Feed (continued)
Starting from the on-hook condition and going through
to a short circuit, the curve passes through two regions:
Region 1: on-hook and low loop currents: the slope cor-
responds to the dc feed resistance of the SLIC (plus
any series resistance). The open-circuit voltage is the
battery voltage less the overhead voltage of the device.
As illustrated in Figure 12, as loop length decreases,
the tip to ground voltage will decrease with a slope cor-
responding to one-half the internal dc feed resistance
of the SLIC (typical 75 Ω). The ring to ground voltage
will also decrease with a slope corresponding to one-
half the internal dc feed resistance of the SLIC, until the
SLIC reaches the current-limit region of operation. At
that point, the slope of the ring to ground voltage will
increase to the sum of one half the internal dc feed
resistance plus approximately 10 kΩ.
Region 2: current limit: the dc current is limited to a
value determined by VPROG. This region of the dc tem-
plate has a high resistance (10 kΩ).
Notice that the I-V curve is uninterrupted when the
power is shifted from the high-voltage battery to the
low-voltage battery (if auxiliary battery option is used).
The dc feed characteristic can be described by:
This is shown in Figure 11 in the Automatic Battery
Switch section.
VBAT – VOH
------------------------------------------------------
ILOOP =
RLOOP + 2RP + Rdc
Battery Reversal Rate
( VBAT – VOH) • RLOOP
RLOOP + 2RP + Rdc
The rate of battery reverse is controlled or ramped by
capacitors FB1 and FB2. A chart showing FB1/FB2 val-
ues versus typical ramp time is given below. Leave
FB1 and FB2 open if it is not desired to ramp the rate of
battery reversal.
---------------------------------------------------------------
VT/R =
where:
ILOOP = dc loop current.
VT/R = dc loop voltage.
VBAT = battery voltage magnitude.
VOH = overhead voltage.
RLOOP = loop resistance, including wire and handset
resistance.
RP = protection resistance.
Rdc = SLIC internal dc feed resistance.
Table 15. FB1/FB2 Values vs. Typical
Ramp Time
CFB1/CFB2*
Transition Time
0.01 µF
0.1 µF
0.22 µF
0.47 µF
1.0 µF
1.22 µF
1.3 µF
1.4 µF
1.6 µF
20 ms
220 ms
440 ms
900 ms
1.8 s
50
1
10 kΩ
40
2.25 s
2.5 s
30
2.7 s
1
Rdc
3.2 s
20
* Typical recommended value for CFB1 and CFB2 is less
than 0.033 µF.
10
0
Longitudinal to Metallic Balance
5
10
15
20
25
30
35
45
0
40
Longitudinal to metallic balance at PT/PR is specified in
the Electrical Characteristics section of this data sheet.
LOOP VOLTAGE (V)
12-3050.g (F)
Notes:
VBAT1 = –48 V.
VBAT2 = –24 V.
ILIM = 40 mA (RPROG = 66.5 kΩ).
Figure 13. L9313 Loop Current vs. Loop Voltage
28
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Ring trip is asserted immediately if the ring trip input is
15 V ± 3 V.
Supervision
Loop Closure
Ring Ground Detector
Loop closure supervision threshold is programmed via
an applied voltage source or ground, through a resistor
at the LCTH input. Loop closure status is presented at
the NSTAT output. NSTAT is an unlatched output that
represents either the loop closure or ring trip status,
depending on the device state. See Table 2 for more
details. Loop closure threshold current (ILCTH) is set by:
In the ground start application, a common-mode cur-
rent detector is used to indicate that an off-hook has
occurred. The detection threshold is set by connecting
a resistor from ICM to ground.
2350/RICM (kΩ) = ITH (mA)
100(VREF – VLCTH)
Additionally, a filter capacitor across RICM will set the
time constant of the detector. No hysteresis is associ-
ated with this detector.
--------------------------------------------------
= ILCTH (mA)
RLCTH (kΩ)
where:
RLCTH is a resistor from the LCTH node to ground or a
voltage source.
VLCTH is ground or an external voltage source.
Switching Behavior
The solid-state ring relay in the L9313 device is able to
provide either make-before-break or break-before-
make timing with respect to switching into and out of
the ring mode. If switching is done directly into and out
of the ring mode, the design of the L9313 will give
make-before-break switching with respect to both the
ring and tip side switches. To achieve break-before-
make switching, the user should via software control
enter an intermediate all-off mode when switching into
and out of the ring mode. The all-off state should be
held a minimum of 8 ms.
There is a built-in hysteresis associated with the loop
closure detector. The above equation describes the on-
hook to off-hook threshold. To help prevent false
glitches, the off-hook to on-hook threshold will be a typ-
ical 20% lower than the corresponding on-hook to off-
hook threshold.
Ring Trip
Ring trip is set by the value of RS1.
The ring trip threshold at the ring trip inputs is ±2.5 V
minimum, ±3.5 V maximum.
Make-Before-Break Operation
A resistor value of 400 Ω, as shown in Figure 4, will set
the ring trip current threshold to ±7.5 mA typical.
The break switches are constructed from DMOS tran-
sistors. The tip side ring return is also a DMOS transis-
tor. Because the on resistance of the break switches is
less than the tip side ring return switch, the break
switches are physically bigger. This implies a larger
gate to source capacitance, with inherently slower
switching speeds since it will take longer to charge or
discharge the gate to source capacitance of the break
switches (to change the state of the switch). The ring
access switch is a pnpn type device. The pnpn device
has inherently faster switching speeds than any of the
DMOS type switches.
Ring trip is asserted upon entering the ringing mode
until the second zero crossing of ringing. This is either
a positive-going zero crossing (between –40 V and
–30 V at –50 V VBAT) or a negative-going zero crossing
(between –10 V and –20 V at –50 V VBAT). The different
threshold for positive-going and negative-going zero
crossings is the result of hysteresis of approximately
20 V. The act of turning on the switch may or may not
produce a ringing zero crossing, therefore, there may
be a delay of up to almost one cycle of ringing or 50 ms
until NSTAT is high.
Going from the active to ring mode, the smaller tip side
ring return switch and the pnpn ring access switch will
change states before the larger break switches. Thus,
the ring contacts are made before the line break
switches are broken: make-before-break operation.
Ring trip will not be asserted unless the ring trip thresh-
old is exceeded for two zero crossings. This is either a
positive-going zero crossing (between –40 V and –30 V
at –50 V VBAT) or a negative-going zero crossing
(between –10 V and –20 V at –50 V VBAT). The different
threshold for positive-going and negative-going zero
crossings is the result of hysteresis of approximately
20 V.
Going from the ring mode to active or scan, the natural
tendency is for the smaller tip side ring return DMOS to
break or open, before the larger DMOS can turn on.
This would not be make-before-break operation on the
tip side. Thus, circuitry is added to speed up charging
of the tip break switch, to speed up the turn on of that
switch to give make-before-break operation on the tip
side.
Note that since the ringing voltage is monitored at
RSW, one zero crossing can occur at switch turn-on
depending on initial conditions.
Agere Systems Inc.
29
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
The advantage of break-before-make operation is that
it eliminates the current spike when the ring access
relay changes state. The disadvantage is that it forces
an all-off state. Under inductive ringing loads, due to
Ldi/dt effects, it may cause a reduction in the impulse
noise performance compared to make-before-break
switching.
Supervision (continued)
Make-Before-Break Operation (continued)
On the ring side, going from the ring mode to the active
or scan mode, the pnpn will not turn off until the ring
current drops below the hold current of the pnpn device
(which is typically 500 µA); this is effectively zero cur-
rent for zero current turn off. This can take up to one-
half cycle of ringing to occur. With this inherent delay in
switching by the pnpn ring access switch, the break
switches will make contact before the ring access
switch breaks contact; so again, make-before-break
switching is achieved.
Protection
External Protection
An external overvoltage clamp is required to ensure
that the off-state and on-state ratings of the solid-state
break switch and solid-state ring access switch are not
exceeded. The solid-state switches in the L9313 are
constructed in a dielectrically isolated high-voltage
technology. Because of the high device-to-device isola-
tion that is inherent in the dielectric isolation, only a tip
to ground and a ring to ground clamp is required. A tip
to ring overvoltage clamp is not needed. A foldback or
crowbar type device is recommended to minimize
power across the solid-state switches under a fault
condition.
With the make-before-break switch, there will be a
period of time (depending on ring signal frequency but
measured in tens of microseconds) where all four
switch contacts will be on. This means that the ring
generator will be connected through the current-limited
break switches to the input of the SLIC device. Current
will be limited by the break switch current limit, and this
will not damage the SLIC. This current may, however,
cause a false glitch at the NSTAT supervision output
that will need to be digitally filtered. The board designer
should consider any ramifications of this state on the
overall system or ring generator and battery design.
The break switches and tip return switch are con-
structed from DMOS transistors. Because the on resis-
tance of the break switches is less than the tip side ring
return switch, the break switches are physically bigger
and have a higher current handling capability. Addition-
ally, the break switches have a foldback characteristic
which enables them to survive a higher on-state volt-
age (320 V) than the tip ring return switch (130 V),
which does not have the foldback characteristic. (See
On-State Switch I-V Characteristics section.) The ring
access switch is a pnpn type device. Additionally, the
ring side will see the full power ring voltage, and the tip
side switch will see the power ringing voltage that is
attenuated by the ringing load, subscriber loop, feed
resistor, and protection resistors. Because of these dif-
ferences, the protection requirements on the tip side
are different from the protection requirements on the
ring side. Thus, it is recommended that an asymmetri-
cal (with respect to tip and ring) overvoltage protection
scheme be used.
The major benefit of make-before-break switching is
that it will minimize any impulse noise generated during
ringing cadence. In many cases when operating the
switch in the make-before-break mode, no special
design to switch at zero current and voltage crossing is
required. Impulse noise generation when using solid-
state relays is documented in the Impulse Noise and
the L758X Series of Solid State Switches Application
Note.
Break-Before-Make Operation
To achieve break-before-make, use the logic control
sequence device switching as shown below.
Table 16. Break-Before-Make Logic Control
Sequence Device Switching
Please contact your Agere Account Representative for
a recommended protection device.
Break
Switches Switches
Ring
State
Comment
Additionally, a series protection resistor with a fusible
characteristic or a PTC resistor is recommended to
limit current during lightning and power cross faults. A
minimum 50 Ω is recommended in tip and ring.
Active/Scan
closed
open
—
Disconnect
(all-off)
open
open
hold
> 8 ms
Ring
open
open
closed
open
—
The overall device protection is achieved through a
combination of the external overvoltage and overcur-
rent devices, along with the integrated thermal shut-
down feature, the integrated window comparator,
the break switch foldback characteristic, and the
dc/dynamic current-limit response of the break and tip
return switches.
Disconnect
(all-off)
hold
> 8 ms
Active/Scan
closed
open
—
30
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
mally, the ring return switch is connected to ground on
the TRING side and to the protector on the PT side;
thus, the protector on the tip side in the active mode
must clamp at less than 320 V. As will be seen in the
Ring Mode Response at PT/PR section, during the
Protection (continued)
Active Mode Response at PT/PR
The line break switches and tip return switch are cur-
rent-limited switches. The current-limit mechanism lim-
its current through the switch to the specified dc current
limit under low frequency or dc faults (power cross
and/or tip-ring to ground short) and limits the current to
the specified dynamic current-limit response under
transient faults, such as lightning.
power ringing mode, this clamp voltage on the tip side
is significantly less than 320 V.
Normally, the ring access switch is connected to the
ring generator on the RRING side and to the protector
on the PR side; thus, on one side of the switch, there is
the battery voltage and the peak negative ring signal,
and on the PR side, the maximum turn-on voltage of
the secondary protector. The ring access switch is of
pnpn construction. Thus, if the off-state voltage rating
of the ring access switch is exceeded, the device will
crowbar into a low-impedance state. This will cause a
surge into the ring generator and can cause the on-
state current rating of the switch to be exceeded.
During a lightning fault (typical 1000 V 10 x 700 µs
applied surge), the current-limited line break switches
will pass typically 2.5 A for 0.5 µs before forcing the
break switches off. Once in the off state, the external
protection device must ensure that the off-state voltage
rating of 320 V is not exceeded. Note that the maxi-
mum differential voltage is the positive zener rating of
the protection device less the battery voltage, which
will appear on the line feed side of the switch.
The difference of the battery plus peak negative ring
signal voltage less the maximum turn on of the second-
ary protector must not exceed the off-state voltage rat-
ing of the ring access switch. Additionally, as the
secondary protector will see the power ring signal, the
minimum turn-on rating of the secondary protector
must be high enough to not clamp the ring signal and
cause clipping distortion. The ring side will see the full-
power ring voltage, and the tip side switch will see the
power ringing voltage that is attenuated by the ringing
load, subscriber loop, feed resistor, and protection
resistors; thus, the ring side secondary protector
requires a higher clamping voltage than the tip side.
For a lower-voltage power cross, whose maximum
peak voltage is below the foldback voltage breakpoint 1
(V1), the current-limited break switch will pass the cur-
rent equal to the dc current limit. The current limit has a
negative temperate coefficient, so as the device contin-
ues to pass current, the current limit will reduce with
increasing device temperature. Ultimately, the device
will reach the thermal shutdown temperature and the
thermal shutdown mechanism will force an all-off state,
which will stop current flow and begin device cooling. In
the all-off state, the external protection device ensures
that the switch off-state voltage rating is not exceeded.
Once the device cools significantly, the break switches
will turn on, and current will begin to flow again, until
temperature forces the all-off state. This will continue
until the fault condition is gone.
Ring Mode Response at PT/PR
In this mode, the line break switches are off and the
ring access and ring return switch is on. The secondary
protectors must ensure that the minimum off-state volt-
age rating of the line break switches is not exceeded.
Note that the maximum differential voltage is the posi-
tive zener rating of the protection device less the bat-
tery voltage which will appear on the line feed side of
the switch.
Sneak-under surge is a voltage surge that is just below
the clamping threshold of the secondary protection
device. For this type of surge, when the surge voltage
is below the foldback voltage breakpoint 1, operation is
as described above. When the surge voltage rises
above the foldback voltage breakpoint 1 (V1), but is still
less than the secondary protector clamping voltage, the
line break switch will crowbar into the high-impedance
region of its I-V characteristic and reduce current to the
specified ILIMIT2 value.
The ring access switch is a pnpn type switch. This
switch has no internal current limiting. Thus, through
external current limit, the user must ensure that the
surge ratings (both dynamic and dc for lightning and
power cross faults) are not exceeded. A minimum
400 Ω ring feed resistor is recommended. This resistor
also will set the ring trip threshold. See the Ring Trip
section within the Supervision section of this data sheet.
For surges whose magnitude range above the trigger
of the external secondary protector, the device will
operate as described above for the portion of the surge
below the secondary protector trigger voltage. When
the voltage rises above the external secondary protec-
tor’s trigger voltage, the secondary protector will crow-
bar on shunting fault current to ground and reducing
the tip/ring voltage seen at the device.
During a lightning fault (typical 1000 V 10 x 700 µs
applied surge), the current-limited tip return switch will
pass, typically 2.5 A for 0.5 µs before forcing the switch
off. Once in the off state, the external protection device
must ensure that the off-state voltage rating of 320 V is
not exceeded.
In the active mode, the external secondary protector
must ensure that the off-state voltage ratings of the ring
access and ring return switch are not exceeded. Nor-
Agere Systems Inc.
31
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Battery Out of Range Detector: High (Magnitude)
Protection (continued)
This feature is useful in remote power applications
where a dc-dc converter with limited ability to sink cur-
rent is used as the primary battery supply. Under a fault
condition, the diode bridge will want to sink current into
the battery. As a function of the dc-dc converter input
capacitance and design, this current may cause the
magnitude of supply voltage to rise and ultimately
cause damage to the supply. To prevent damage to the
supply, the LILAC device will monitor the battery supply
voltage. If the magnitude of the battery rises above the
maximum specified operating battery, the battery out of
range detector will force the line break switches and
ring access switches into an all-off state, and will also
force the SLIC into the disconnect state. This will stop
the current flow into the battery, preventing damage to
the battery fault conditions. NSTAT is forced low during
this mode of operation.
Ring Mode Response at PT/PR (continued)
For power cross for lower-voltage faults, the ring return
switch will behave like the line break switches. How-
ever, tip return switch does not have the foldback
clamping feature that is included in the line break
switches; thus, in the on state, the voltage seen by the
ring return switch before damage is less than the line
break switches. The on-state voltage of the line break
switches can go up to the off-state voltage rating. The
ring return voltage should see less than 130 V in the on
state. Thus, the secondary protector on the ring side
should have a maximum crowbar voltage of 130 V.
With typical protection device tolerance, this implies a
minimum clamping voltage of 100 V. The users should
ensure, based on minimum loop length, ringing load,
and peak ring signal voltage, that the ring signal is not
distorted by the (lower) voltage rating of the tip-side
protector.
Battery Out of Range Detector: Low (Magnitude)
The LILAC device will monitor the battery supply volt-
age. If the magnitude of the battery drops below the
minimum specified operating battery, the battery out of
range detector will force the line break switches and
ring access switches into an all-off state, and will also
force the SLIC into the disconnect state. NSTAT is
forced low during this mode of operation.
Internal Tertiary Protection
The external secondary protector and switch current
limit protect the 320 V high-voltage switches from light-
ning and power cross conditions. Integrated into the
LILAC IC is an internal tertiary protection scheme that
is meant to protect the 90 V SLIC portion of the device
from residue fault current and voltages that may be
passed through the switches to the actual SLIC inputs.
This scheme includes an internal diode bridge voltage
clamp and a battery out of range detector that forces
an all-off condition if the battery voltage falls high or low
out of the specified operating range.
ac Applications
ac Parameters
There are four key ac design parameters. Termination
impedance is the impedance looking into the 2-wire
port of the line card. It is set to match the impedance of
the telephone loop in order to minimize echo return to
the telephone set. Transmit gain is measured from the
2-wire port to the PCM highway, while receive gain is
done from the PCM highway to the transmit port.
Transmit and receive gains may be specified in terms
of an actual gain, or in terms of a transmission level
point (TLP), that is, the actual ac transmission level in
dBm. Finally, the hybrid balance network cancels the
unwanted amount of the receive signal that appears at
the transmit port.
Diode Bridge
The internal inputs of the actual SLIC chip are clamped
to ground and to VBAT1 by an integrated diode bridge.
Residual positive fault currents are clamped to ground,
and residual negative fault currents are clamped to bat-
tery. This implies that the battery have some current-
sinking capability.
High common-mode currents, as may be seen under a
fault condition, will be sensed and reduced to zero by
the battery monitor circuit (see Battery Out of Range
Detector: High [Magnitude] section). However, this
detector will not prevent longitudinal current from flow-
ing into battery. The battery supply must have the abil-
ity to sink longitudinal currents as specified in the
longitudinal current capability requirement in Table 6.
Codec Types
At this point in the design, the codec needs to be
selected. The interface network between the SLIC and
codec can then be designed. Following is a brief codec
feature summary.
32
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Because the design requirements are very different
with a first- or third-generation codec, the L9313 is
offered with two different receive gains. Each receive
gain was chosen to optimize, in terms of external com-
ponents required, the ac interface between the L9313
and codec.
ac Applications (continued)
Codec Types (continued)
First-Generation Codecs
With a first-generation codec, the termination imped-
These perform the basic filtering, A/D (transmit), D/A
(receive), and µ-law/A-law companding. They all have
an op amp in front of the A/D converter for transmit
gain setting and hybrid balance (cancellation at the
summing node). Depending on the type, some have
differential analog input stages, differential analog
output stages, +5 V only or ±5 V operation, and
µ-law/A-law selectability. These are available in single
and quad designs. This type of codec requires continu-
ous time analog filtering via external resistor/capacitor
networks to set the ac design parameters. An example
of this type of codec is the Agere T7504 quad 5 V only
codec.
ance is set by providing gain shaping through a feed-
back network from the SLIC VITR output to the SLIC
RCVN/RCVP inputs. The L9313 provides a transcon-
ductance from T/R to VITR in the transmit direction and
a single ended to differential gain in the receive direc-
tion, from either RCVN or RCVP to T/R. Assuming a
short from VITR to RCVN or RCVP, the maximum
impedance that is seen looking into the SLIC is the
product of the SLIC transconductance times the SLIC
receive gain, plus the protection resistors. The various
specified termination impedance can range over the
voiceband as low as 300 Ω up to over 1000 Ω. Thus, if
the SLIC gains are too low, it will be impossible to syn-
thesize the higher termination impedances. Further, the
termination that is achieved will be far less than what is
calculated by assuming a short for SLIC output to SLIC
input. In the receive direction, in order to control echo,
the gain is typically a loss, which requires a loss net-
work at the SLIC RCVN/RCVP inputs, which will
reduce the amount of gain that is available for termina-
tion impedance. For this reason, a high-gain SLIC is
required with a first-generation codec.
This type of codec tends to be the most economical in
terms of piece part price, but tends to require more
external components than a third-generation codec.
Further, ac parameters are fixed by the external R/C
network so software control of ac parameters is diffi-
cult.
Third-Generation Codecs
This class of devices includes all ac parameters set
digitally under microprocessor control. Depending on
the device, it may or may not have data control latches.
Additional functionality sometimes offered includes
tone plant generation and reception, PPM generation,
test algorithms, and echo cancellation. Again, this type
of codec may be +5 V only or ±5 V operation, single
quad or 16-channel, and µ-law/A-law or 16-bit linear
coding selectable. Examples of this type of codec are
the Agere T8536/7 (5 V only, quad, standard features),
T8533/4 (5 V only, quad with echo cancellation), and
the T8531/36 (5 V only 16-channel with self-test).
The ac interface network between the L9313 and the
codec will vary depending on the codec selected. With
a first-generation codec, the interface between the
L9313 and codec actually sets the ac parameters. With
a third-generation codec, all ac parameters are set dig-
itally, internal to the codec; thus, the interface between
the L9313 and this type of codec is designed to avoid
overload at the codec input in the transmit direction,
and to optimize signal to noise ratio (S/N) in the receive
direction.
Because the design requirements are very different
with a first- or third-generation codec, the L9313 is
offered with two different receive gains. Each receive
gain was chosen to optimize, in terms of external com-
ponents required, the ac interface between the L9313
and codec.
ac Interface Network
The ac interface network between the L9313 and the
codec will vary depending on the codec selected. With
a first-generation codec, the interface between the
L9313 and codec actually sets the ac parameters. With
a third-generation codec, all ac parameters are set dig-
itally, internal to the codec; thus, the interface between
the L9313 and this type of codec is designed to avoid
overload at the codec input in the transmit direction,
and to optimize signal to noise ratio (S/N) in the receive
direction.
With a first-generation codec, the termination imped-
ance is set by providing gain shaping through a feed-
back network from the SLIC VITR output to the SLIC
RCVN/RCVP inputs. The L9313 provides a transcon-
ductance from T/R to VITR in the transmit direction and
a single ended to differential gain in the receive direc-
tion. From either RCVN or RCVP to T/R. Assuming a
short from VITR to RCVN or RCVP, the maximum
impedance that is seen looking into the SLIC is the
product of the SLIC transconductance times the SLIC
receive gain, plus the protection resistors. The various
specified termination impedance can range over the
voiceband as low as 300 Ω up to over 1000 Ω.
Agere Systems Inc.
33
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
To meet the unique requirements of both types of
ac Applications (continued)
codecs, the L9313 offers two receive gain choices.
These receive gains are mask programmable at the
factory and are offered as two different code variations.
For interface with a first-generation codec, the L9313 is
offered with a receive gain of 8. For interface with a
third-generation codec, the L9313 is offered with a
receive gain of 2. In either case, the transconductance
in the transmit direction, or the transmit gain, is 300 Ω.
ac Interface Network (continued)
Thus, if the SLIC gains are too low, it will be impossible
to synthesize the higher termination impedances. Fur-
ther, the termination that is achieved will be far less
than what is calculated by assuming a short for SLIC
output to SLIC input. In the receive direction, in order to
control echo, the gain is typically a loss, which requires
a loss network at the SLIC RCVN/RCVP inputs, which
will reduce the amount of gain that is available for ter-
mination impedance. For this reason, a high-gain SLIC
is required with a first-generation codec.
This selection of receive gain gives the designer the
flexibility to maximize performance and minimize exter-
nal components, regardless of the type of codec cho-
sen.
With a third-generation codec, the line card designer
has different concerns. To design the ac interface, the
designer must first decide upon all termination imped-
ance, hybrid balances, and TLP requirements that the
line card must meet. In the transmit direction, the only
concern is that the SLIC does not provide a signal that
is too large and overloads the codec input. Thus, for
the highest TLP that is being designed to, given the
SLIC gain, the designer, as a function of voiceband fre-
quency, must ensure the codec is not overloaded. With
a given TLP and a given SLIC gain, if the signal will
cause a codec overload, the designer must insert some
sort of loss, typically a resistor divider, between the
SLIC output and codec input.
Design Tools
The following examples illustrate the design tech-
niques/equations followed to design the ac interface
with a first- or third-generation codec for both a resis-
tive and complex design. To aid the line circuit design,
Agere has available Windows®-based spreadsheets to
do the individual component calculations. Further,
Agere has available PSPICE® models for circuit simu-
lation and verification. Consult your Agere Account
Representative to obtain these design tools.
First-Generation Codec ac Interface Network
In the receive direction, the issue is to optimize the
S/N. Again, the designer must consider all the consid-
ered TLPs. The idea, for all desired TLPs, is to run the
codec at or as close as possible to its maximum output
signal, to optimize the S/N. Remember, noise floor is
constant, so the larger the signal from the codec, the
better the S/N. The problem is if the codec is feeding a
high-gain SLIC, either an external resistor divider is
needed to knock the gain down to meet the TLP
requirements, or the codec is not operated near maxi-
mum signal levels, thus compromising the S/N.
Termination impedance may be specified as purely
resistive or complex, that is, some combination of
resistors and capacitors that causes the impedance to
vary with frequency. The design for a pure resistive ter-
mination, such as 600 Ω, does not vary with frequency,
so it is somewhat more straightforward than a complex
termination design. For this reason, the case of a resis-
tive design and complex design will be shown sepa-
rately.
The following reference circuit shows the complete
SLIC schematic for interface to the Agere T7504 first-
generation codec for a resistive termination imped-
ance. For this example, the ac interface was designed
for a 600 Ω resistive termination and hybrid balance
with transmit gain and receive gain set to 0 dBm.
Thus, it appears the solution is to have a SLIC with a
low gain, especially in the receive direction. This will
allow the codec to operate near its maximum output
signal (to optimize S/N), without an external resistor
divider (to minimize cost).
Also, this example illustrates the device with a single
battery operation, fixed current limit, and fixed loop clo-
sure threshold. This is a lower feature application
example.
Note also that some third-generation codecs require
the designer to provide an inherent resistive termina-
tion via external networks. The codec will then provide
gain shaping, as a function of frequency, to meet the
return loss requirements. Further stability issues may
add external components or excessive ground plane
requirements to the design.
34
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
ac Applications (continued)
First-Generation Codec ac Interface Network: Resistive Termination
Resistor RGN is optional. It compensates for any mismatch of input bias voltage at the RCVN/RCVP inputs. If it is
not used, there may be a slight offset at tip and ring due to mismatch of input bias voltage at the RCVN/RCVP
inputs. It is very common to simply tie RCVN directly to ground in this particular mode of operation. If used, to cal-
culate RGN, the impedance from RCVN to ac ground should equal the impedance from RCVP to ac ground.
RX
VGSX
–0.300 V/mA
RT6
VFXIN
–
VITR
BREAK
SWITCH
18 Ω
VFXIP
+
RT3
RHB1
RCVN
–
ZT/R
20 Ω
2.4 V
RP
TIP
AV = 4
VREF
AV = 1
RRCV
VFR
+
IT/R
RCVP
+
CURRENT
SENSE
VS
ZT
VT/R
RGP
BREAK
SWITCH
–
RP
AV = –1
VREF
RING
18 Ω
20 Ω
L9313
1/4 T7504 CODEC
12-3580A (F)
Figure 14. ac Equivalent Circuit
Transmit Gain:
Example 1, Real Termination
VGSX
The following design equations refer to the circuit in
Figure 14. Use these to synthesize real termination
impedance.
gtx = ----------
VT/R
–RX 300
--------
×
gtx =
--------
RT6
ZT/R
Termination Impedance:
VT/R
–IT/R
------------
ZT =
Hybrid Balance:
hbal = 20 log
2400
RX
ZT = 76 Ω + 2RP +
----------------------------------
--------------
RHB1
– gtx × grcv
RT3
RT3
1 +
+
-------- -----------
RGP RRCV
VGSX
--------------
hbal = 20 log
VFR
Receive Gain:
To optimize the hybrid balance, the sum of the currents
at the VFX input of the codec op amp should be set to
0. The expression for ZHB becomes:
VT/R
-----------
grcv =
VFR
8
grcv =
------------------------------------------------------------------
RX
RHB(kΩ) = -------------------
RRCV RRCV
ZT
gtx × grcv
1 +
+
1 +
----------- -----------
--------
ZT/R
RT3
RGP
Agere Systems Inc.
35
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
ac Applications (continued)
First-Generation Codec ac Interface Network: Resistive Termination (continued)
Example 1, Real Termination (continued)
VBAT1
CVBAT1
VCC
VDD
CCC
CDD
0.1 µF
A
D
0.1 µF
0.1 µF
AGND VDD
VBAT2/ VBAT1 BGND VCC
DGND ICM TRGDET
ITR
PWR
TRING
VBAT
RGX
6.34 kΩ
RRING
VTX
RINGING
SOURCE
CTX
0.15 µF
RG1
RSW
TXI
400 Ω
CRTI
RX
100 kΩ
RRTF 0.1 µF
FUSIBLE
OR PTC
RTS
GSX
1 MΩ
RT6
49.9 kΩ
CC1
0.33 µF
PR
50 Ω
VITR
–
+
180 V—330 V
SECONDARY
PROTECTOR
VFXIN
RT3
DX
DR
L9313
(GAIN OF 8)
140 kΩ
RHB1
100 kΩ
PCM
+2.4 V
RRCV
HIGHWAY
100 kΩ
VFRO
RCVP
100 V—130 V
SECONDARY
PROTECTOR
CC2
0.1 µF
FSE
FSEP
MCLK
SYNC
AND
CLOCK
RGP
43.2 kΩ
50 Ω
PT
RLTCH
FUSIBLE
VREF
CONTROL
INPUTS
ASEL
59 kΩ
OR PTC
RCVN
LCTH (10 mA)
RGN
1/4 T7504
CODEC
OVH (5.5 VOH)
28.3 kΩ
FB2
FB1
LCF
RVPROG
23.2 kΩ
VREF
VPROG (ILIMIT = 25 mA)
RVREF
86.7 kΩ
VREF
CF2 CF1 B2 B1 B0
NSTAT
RESET
LATCH
CF2
0.015 µF
MULTIPLEXED
DATA BUS
PER-LINE
TO/FROM
TO/FROM
MICROPROCESSOR
MICROPROCESSOR
12-3521i (F)
Notes:
Termination impedance = 600 Ω.
Hybrid balance = 600 Ω.
Tx = 0 dBm.
Rx = 0 dBm.
Figure 15. Agere T7504 First-Generation Codec Resistive Termination, Single Battery Operation
36
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
ac Applications (continued)
First-Generation Codec ac Interface Network: Resistive Termination (continued)
Example 1, Real Termination (continued)
Table 17. L9313 Parts List for Agere T7504 First-Generation Codec Resistive Termination, Single Battery
Operation
Name
Value
Tolerance Rating
Function
Fault Protection
RPR
50 Ω
50 Ω
1%
1%
Fusible Protection resistor.
or PTC
RPT
Fusible Protection resistor.
or PTC
Protector*
180 V to 320 V
—
—
—
—
Ring-side secondary protector.
Tip-side secondary protector.
Protector*
100 V to 130 V
Power Supply
CVBAT1
CCC
0.1 µF
0.1 µF
20%
20%
20%
20%
100 V Filter capacitor.
10 V
10 V
Filter capacitor.
Filter capacitor.
CDD
0.1 µF
CF2
0.015 µF
100 V Filter capacitor.
dc Profile
RVPROG
RVREF
Supervision
CRTF
23.2 kΩ
86.7 kΩ
1%
1%
1/16 W With RVREF fix dc current limit.
1/16 W With RVPROG fix dc current limit.
0.1 µF
1 MΩ
400 Ω
59 kΩ
20%
1%
5%
1%
100 V Ring trip filter capacitor.
1/16 W Ring trip filter resistor.
RRTF
RRS1
2 W
Sets ring trip threshold.
RLCTH
ac Interface
RGX
1/16 W With RVREF, fix loop supervision threshold.
6.34 kΩ
0.15 µF
0.33 µF
0.1 µF
1%
20%
20%
20%
1%
1/16 W Sets T/R to VITR transconductance.
CTX
10 V
10 V
10 V
ac/dc separation.
CC1
dc blocking capacitor.
dc blocking capacitor.
CC2
RT3
140 kΩ
1/16 W With RGP and RRCV, sets termination impedance and
receive gain.
RT6
RX
49.9 kΩ
100 kΩ
100 kΩ
100 kΩ
1%
1%
1%
1%
1/16 W With RX, sets transmit gain.
1/16 W With RT6, sets transmit gain.
1/16 W With RX, sets hybrid balance.
RHB
RRCV
1/16 W With RGP and RT3, sets termination impedance and
receive gain.
RGP
43.2 kΩ
28.3 kΩ
1%
1%
1/16 W With RRCV and RT3, sets termination impedance and
receive gain.
RGN
1/16 W Optional. Compensates for input offset at RCVN/RCVP.
Optional
* See your Agere Account Representative for a recommended secondary protection device.
Agere Systems Inc.
37
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
ac Applications (continued)
Third-Generation Codec ac Interface Network: Complex Termination
The following reference circuit shows the complete SLIC schematic for interface to the Agere T8536 third-genera-
tion. All ac parameters are programmed by the T8536. Note this codec differentiates itself in that no external com-
ponents are required in the ac interface to provide a dc termination impedance or for stability. Also, this example
illustrates the device using the battery switch with multiple battery operation, programmable current limit, and pro-
grammable loop closure threshold. Please see the T8535/6 data sheet for information on coefficient programming.
VBAT2
VBAT1
VCC
VDD
CVBAT1
0.1 µF
CCC
0.1 µF
CDD
0.1 µF
A
D
CVBAT2
0.1 µF
AGNDVDD
VBAT2/ VBAT1 BGND VCC
PWR
DGND ICM RGDET
TRING
ITR
VBAT
RGX
6.34 kΩ
RRING
RINGING
SOURCE
VTX
CTX
0.15 µF
RS1
TXI
RSW
400 Ω
CRTS
RCIN
20 MΩ
RRTF 0.1 µF
FUSIBLE
OR PTC
CC1
0.33 µF
RTS
1 MΩ
PR
VITR
VFXIN
50 Ω
DX0
RCVP
VFROP
VFRON
PCM
HIGHWAY
180 V—330 V
SECONDARY
PROTECTOR
DR0
DX1
DR1
RCVN
T8536
L9313
(GAIN OF 2)
NSTAT
RESET
LATCH
SLIC0a
100 V—130 V
SECONDARY
PROTECTOR
SLIC1a
SLIC5a
SLIC4a
SLIC3a
SYNC
AND
CLOCK
FS
BCLK
B2
B1
50 Ω
PT
DGND
VDD
FUSIBLE
OR PTC
B0
CVDD
0.1 µF
OVH
SLIC2a
VDD
FROM
PROGRAMMABLE
VOLTAGE
VPROG
FB2
FB1
LCF
LCTH (THRESHOLD = 11 mA)
SOURCE
VREF
CF2
CF1
CF2
0.015 µF
12-3527j (F)
Figure 16. L9313 for Agere T8536 Third-Generation Codec, Dual Battery Operation, ac and dc Parameters,
Fully Programmable
38
Agere Systems Inc.
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
ac Applications (continued)
Third-Generation Codec ac Interface Network: Complex Termination (continued)
Table 18. L9313 Parts List for Agere T8536 Third-Generation Codec, Dual Battery Operation, ac and dc
Parameters, Fully Programmable
Name
Value
Tolerance
Rating
Function
Fault Protection
RPR
50 Ω
50 Ω
1%
1%
Fusible or Protection resistor.
PTC
RPT
Fusible or Protection resistor.
PTC
Protector*
Protector*
Power Supply
Diode
180 V to 320 V
—
—
—
—
Ring-side secondary protector.
100 V to 130 V
Tip-side secondary protector.
1N4004
0.1 µF
—
—
Reverse battery current.
Filter capacitor.
Filter capacitor.
Filter capacitor.
Filter capacitor.
Filter capacitor.
CVBAT1
CVBAT2
CCC
20%
20%
20%
20%
20%
100 V
50 V
10 V
10 V
100 V
0.1 µF
0.1 µF
CDD
0.1 µF
CF2
0.015 µF
Supervision
CRTF
0.1 µF
1 MΩ
400 Ω
20%
1%
100 V
1/16 W
2 W
Ring trip filter capacitor.
Ring trip filter resistor.
Sets ring trip threshold.
RRTF
RRS1
5%
ac Interface
RGX
6.34 kΩ
20 MΩ
1%
5%
1/16 W
1/16 W
10 V
Sets T/R to VITR transconductance.
dc bias.
RCIN
CTX
0.15 µF
0.33 µF
20%
20%
ac/dc separation.
CC1
10 V
dc blocking capacitor.
* See your Agere Account Representative for a recommended secondary protection device.
Agere Systems Inc.
39
L9313 Line Interface and Line Access Circuit
Full-Feature SLIC and Ringing Relay for TR-57 Applications
Data Sheet
September 2001
Outline Diagram
17.65 MAX
16.66 MAX
PIN #1 IDENTIFIER
ZONE
6
1
40
7
39
16.66
MAX
17.65
MAX
29
17
18
28
4.57
MAX
SEATING PLANE
0.10
0.51 MIN
TYP
1.27 TYP
0.53
MAX
5-2506F
Ordering Information
Device Part Number
LUCL9313AP-D
Package
Comcode
108698168
108698176
108698242
108698259
44-Pin PLCC, Dry -bagged
LUCL9313AP-DT
LUCL9313GP-D
LUCL9313GP-DT
44-Pin PLCC, Dry -bagged, Tape and Reel
44-Pin PLCC, Dry -bagged
44-Pin PLCC, Dry -bagged, Tape and Reel
Telcordia Technologies is a trademark of Bell Communications Research, Inc.
IEEE is a registered trademark of The Institute of Electrical and Electronics Engineers, Inc.
ANSI is a registered trademark of the American National Standards Institute, Inc.
Windows is a registered trademark of Microsoft Corporation.
PSPICE is a registered trademark of MicroSim Corporation.
For additional information, contact your Agere Systems Account Manager or the following:
INTERNET:
http://www.agere.com
E-MAIL:
docmaster@agere.com
N. AMERICA: Agere Systems Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18109-3286
1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106)
ASIA:
Agere Systems Hong Kong Ltd., Suites 3201 & 3210-12, 32/F, Tower 2, The Gateway, Harbour City, Kowloon
Tel. (852) 3129-2000, FAX (852) 3129-2020
CHINA: (86) 21-5047-1212 (Shanghai), (86) 10-6522-5566 (Beijing), (86) 755-695-7224 (Shenzhen)
JAPAN: (81) 3-5421-1600 (Tokyo), KOREA: (82) 2-767-1850 (Seoul), SINGAPORE: (65) 778-8833, TAIWAN: (886) 2-2725-5858 (Taipei)
Tel. (44) 7000 624624, FAX (44) 1344 488 045
EUROPE:
Agere Systems Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application.
Copyright © 2001 Agere Systems Inc.
All Rights Reserved
September 2001
DS01-296ALC (Replaces DS01-193ALC)
LUCL9313AP-D 相关器件
型号 | 制造商 | 描述 | 价格 | 文档 |
LUCL9313AP-DT | AGERE | Line Interface and Line Access Circuit Full-Feature SLIC and Ringing for TR-57 Applications | 获取价格 | |
LUCL9313GP-D | AGERE | Line Interface and Line Access Circuit Full-Feature SLIC and Ringing for TR-57 Applications | 获取价格 | |
LUCL9313GP-DT | AGERE | Line Interface and Line Access Circuit Full-Feature SLIC and Ringing for TR-57 Applications | 获取价格 | |
LUCL9500 | AGERE | High-Voltage Ringing SLIC for VolP Applications | 获取价格 | |
LUCL9500AGF-D | AGERE | High-Voltage Ringing SLIC for VolP Applications | 获取价格 | |
LUCL9500AGF-DT | AGERE | High-Voltage Ringing SLIC for VolP Applications | 获取价格 | |
LUCL9500ARG-D | AGERE | High-Voltage Ringing SLIC for VolP Applications | 获取价格 | |
LUCV4914AAE | ETC | Application Specific Amplifier | 获取价格 | |
LUCV5002AS | ETC | Voltage-Feedback Operational Amplifier | 获取价格 | |
LUCV5006AS | ETC | Voltage-Feedback Operational Amplifier | 获取价格 |
LUCL9313AP-D 相关文章
- 2024-09-20
- 5
- 2024-09-20
- 8
- 2024-09-20
- 8
- 2024-09-20
- 6