Electronic Components Datasheet Search
English 中文版
Manufacturer Upload
Part Name:
 
Description:
1513-50B  1513-15A  74AHCT1G08  1513-20A  1513-60Y  1513-80B  1513-2.5A  1513-80A  1513-140B  1513-45Y  
5CSTD6 Cyclone V Device Handbook
Prototype PCB
Part No.:   5CSTD6
Download: Download   Right selection Save Target As
View Datasheet (Html)   No need to install PDF reader software
Description:   Cyclone V Device Handbook
File Size :   1776 K    
Page : 74 Pages
Logo:   
Maker   ALTERA [ ALTERA CORPORATION ]http://www.altera.com
Buy Now :   
  5CSTD6 Datasheet PDF page 4 5CSTD6 Datasheet PDF page 5 5CSTD6 Datasheet PDF page 6 5CSTD6 Datasheet PDF page 7 5CSTD6 Datasheet PDF page 9 5CSTD6 Datasheet PDF page 10 5CSTD6 Datasheet PDF page 11 5CSTD6 Datasheet PDF page 12  
100%
1–2
Chapter 1: Overview for Cyclone V Device Family
Cyclone V Features Summary
Cyclone V Features Summary
Some of the key features of the Cyclone V devices include:
Built-in hard IP blocks
Support for all mainstream single-ended and differential I/O standards including
3.3 V at up to 16 mA drive strengths
HPS for the Cyclone V SE, SX, and ST variants
Comprehensive design protection features to protect your valuable IP investments
Lowest system cost advantage—requires only two core voltages to operate, are
available in low-cost wirebond packaging, and includes innovative cost saving
features such as Configuration via Protocol (CvP) and partial reconfiguration
lists a summary of the Cyclone V features.
Table 1–1. Summary of Features for Cyclone V Devices (Part 1 of 2)
Feature
Technology
Low-power
high-speed serial
interface
FPGA
General-purpose
I/Os (GPIOs)
Details
TSMC’s 28-nm low power (28LP) process technology
1.1-V core voltage
614 Mbps to 5.0 Gbps integrated transceiver speed
Transmitter pre-emphasis and receiver equalization
Dynamic partial reconfiguration of individual channels
875 Mbps LVDS receiver and 840 Mbps LVDS transmitter
400 MHz/800 Mbps external memory interface
On-chip termination (OCT)
3.3-V support with up to 16 mA drive strength
PCI Express
®
(PCIe
®
) Gen2 (x1 or x2) and Gen1 (x1, x2, or x4) hard IP with
multifunction support, endpoint, and root port
Embedded
transceiver I/O
Native support for three signal processing precision levels (three 9 x 9s, two
18 x 19s, or one 27 x 27 multiplier) in the same variable-precision DSP block
64-bit accumulator and cascade
Embedded internal coefficient memory
Preadder/subtractor for improved efficiency
Hard IP blocks
Variable-precision
DSP
Memory controller
DDR3, DDR2, LPDDR, and LPDDR2
Cyclone V Device Handbook
Volume 1: Device Overview and Datasheet
February 2012 Altera Corporation
Home - IC Supply - Link
Copyright© 2001 - 2014 ICPDF All Rights Reserved ICPDF.COM

粤公网安备 44030402000629号


粤ICP备13051289号-7