Electronic Components Datasheet Search
English 中文版
Manufacturer Upload
Part Name:
 
Description:
CLK15_6P Cyclone III Device Handbook
Prototype PCB
Part No.:   CLK15_6P
Download: Download   Right selection Save Target As
View Datasheet (Html)   No need to install PDF reader software
Description:   Cyclone III Device Handbook
File Size :   7302 K    
Page : 274 Pages
Logo:   
Maker   ALTERA [ ALTERA CORPORATION ]http://www.altera.com
Buy Now :   
  CLK15_6P Datasheet PDF page 130 CLK15_6P Datasheet PDF page 131 CLK15_6P Datasheet PDF page 132 CLK15_6P Datasheet PDF page 133 CLK15_6P Datasheet PDF page 135 CLK15_6P Datasheet PDF page 136 CLK15_6P Datasheet PDF page 137 CLK15_6P Datasheet PDF page 138  
100%
7–12
Chapter 7: High-Speed Differential Interfaces in the Cyclone III Device Family
High-Speed I/O Standards Support
shows the RSDS interface with a single resistor network on the top and
bottom I/O banks.
Figure 7–7. RSDS Interface with Single Resistor Network on the Top and Bottom I/O Banks
Cyclone III Device Family
Emulated
RSDS Transmitter
Single Resistor
Network
RSDS Receiver
50
Ω
R
P
50
Ω
100
Ω
Note to
(1)
R
P
= 100
LVPECL I/O Support in the Cyclone III Device Family
The LVPECL I/O standard is a differential interface standard that requires a 2.5-V
V
CCIO.
This standard is used in applications involving video graphics,
telecommunications, data communications, and clock distribution. The Cyclone III
device family supports the LVPECL input standard at the dedicated clock input pins
only. The LVPECL receiver requires an external 100- termination resistor between
the two signals at the input buffer.
f
For more information about the LVPECL I/O standard electrical specification, refer to
the
and
chapters.
AC coupling is required when the LVPECL common mode voltage of the output
buffer is higher than the Cyclone III device family LVPECL input common mode
voltage.
shows the AC-coupled termination scheme. The 50- resistors used at the
receiver are external to the device. DC-coupled LVPECL is supported if the LVPECL
output common mode voltage is in the Cyclone III device family LVPECL input buffer
specification (Figure
Figure 7–8. LVPECL AC-Coupled Termination
LVPECL
Transmitter
Cyclone III Device Family
LVPECL Receiver
0.1 µF
Z0 = 50
VICM
Z0 = 50
50
50
0.1 µF
Cyclone III Device Handbook
Volume 1
December 2011 Altera Corporation
Home - IC Supply - Link
Copyright© 2001 - 2014 ICPDF All Rights Reserved ICPDF.COM

粤公网安备 44030402000629号


粤ICP备13051289号-7