Electronic Components Datasheet Search
English 中文版
Manufacturer Upload
Part Name:
 
Description:
C315C479G5U5HA  SN65C3222  C315C479G2G5CA  SN65C3222  SN65C3222DW  C315C479G1R5HA  C315C479F2R5TA  C315C479J1R5TA  C315C479J1R5CA  C315C479G2U5TA  
CLK15_6P Cyclone III Device Handbook
Prototype PCB
Part No.:   CLK15_6P
Download: Download   Right selection Save Target As
View Datasheet (Html)   No need to install PDF reader software
Description:   Cyclone III Device Handbook
File Size :   7302 K    
Page : 274 Pages
Logo:   
Maker   ALTERA [ ALTERA CORPORATION ]http://www.altera.com
Buy Now :   
  CLK15_6P Datasheet PDF page 149 CLK15_6P Datasheet PDF page 150 CLK15_6P Datasheet PDF page 151 CLK15_6P Datasheet PDF page 152 CLK15_6P Datasheet PDF page 154 CLK15_6P Datasheet PDF page 155 CLK15_6P Datasheet PDF page 156 CLK15_6P Datasheet PDF page 157  
100%
Chapter 8: External Memory Interfaces in the Cyclone III Device Family
Cyclone III Device Family Memory Interfaces Features
8–11
Cyclone III Device Family Memory Interfaces Features
This section describes Cyclone III device family memory interfaces, including DDR
input registers, DDR output registers, OCT, and phase-lock loops (PLLs).
DDR Input Registers
The DDR input registers are implemented with three internal logic element (LE)
registers for every
DQ
pin. These LE registers are located in the logic array block (LAB)
adjacent to the DDR input pin.
shows Cyclone III device family DDR input registers.
Figure 8–4. Cyclone III Device Family DDR Input Registers
DDR Input Registers in Cyclone III Device Family
dataout_h
LE
Register
DQ
Input Register A
I
neg_reg_out
dataout_l
LE
Register
LE
Register
Register C
I
Input Register B
I
Capture Clock
PLL
The DDR data is first fed to two registers, input register A
I
and input register B
I
.
Input register A
I
captures the DDR data present during the rising edge of the clock
Input register B
I
captures the DDR data present during the falling edge of the clock
Register C
I
aligns the data before it is synchronized with the system clock
The data from the DDR input register is fed to two registers,
sync_reg_h
and
sync_reg_l,
then the data is typically transferred to a FIFO block to synchronize the
two data streams to the rising edge of the system clock. Because the read-capture
clock is generated by the PLL, the read-data strobe signal (DQS or CQ) is not used
during read operation in Cyclone III device family; hence, postamble is not a concern
in this case.
July 2012
Altera Corporation
Cyclone III Device Handbook
Volume 1
Home - IC Supply - Link
Copyright© 2001 - 2014 ICPDF All Rights Reserved ICPDF.COM

粤公网安备 44030402000629号


粤ICP备13051289号-7