Electronic Components Datasheet Search
English 中文版
Manufacturer Upload
Part Name:
 
Description:
O20.0-VX3WS-T1  O20.0-VX3LQ-T1  O20.0-VX3L  O20.0-VX3WQ-T1  O20.0-VX3WH-T1  O20.0-VX3LP-T1  O20.0-VX3WH  O20.0-VX3LS  O20.0-VX3WQ  O20.0-VX3WP-T1  
DIFFCLK_1P Cyclone III Device Handbook
Prototype PCB
Part No.:   DIFFCLK_1P
Download: Download   Right selection Save Target As
View Datasheet (Html)   No need to install PDF reader software
Description:   Cyclone III Device Handbook
File Size :   7302 K    
Page : 274 Pages
Logo:   
Maker   ALTERA [ ALTERA CORPORATION ]http://www.altera.com
Buy Now :   
  DIFFCLK_1P Datasheet PDF page 73 DIFFCLK_1P Datasheet PDF page 74 DIFFCLK_1P Datasheet PDF page 75 DIFFCLK_1P Datasheet PDF page 76 DIFFCLK_1P Datasheet PDF page 78 DIFFCLK_1P Datasheet PDF page 79 DIFFCLK_1P Datasheet PDF page 80 DIFFCLK_1P Datasheet PDF page 81  
100%
Chapter 5: Clock Networks and PLLs in the Cyclone III Device Family
Hardware Features
5–17
PLL Control Signals
You can use the following three signals to observe and control the PLL operation and
resynchronization.
pfdena
Use the
pfdena
signal to maintain the last locked frequency so that your system has
time to store its current settings before shutting down. The
pfdena
signal controls the
PFD output with a programmable gate. If you disable the PFD, the VCO operates at
its last set value of control voltage and frequency with some long-term drift to a lower
frequency.
areset
The
areset
signal is the reset or resynchronization input for each PLL. The device
input pins or internal logic can drive these input signals. When driven high, the PLL
counters reset, clearing the PLL output and placing the PLL out of lock. The VCO is
then set back to its nominal setting. When driven low again, the PLL resynchronizes
to its input as it re-locks.
You must include the
areset
signal in your designs if one of the following conditions
is true:
PLL reconfiguration or clock switchover enabled in your design
Phase relationships between the PLL input clock and output clocks must be
maintained after a loss-of-lock condition
1
If the input clock to the PLL is toggling or unstable upon power up, assert the
areset
signal after the input clock is stable and within specifications.
locked
The
locked
output indicates that the PLL has locked onto the reference clock and the
PLL clock outputs are operating at the desired phase and frequency set in the
Quartus II MegaWizard
Plug-in Manager.
1
Altera recommends that you use the
areset
and
locked
signals in your designs to
control and observe the status of your PLL.
This implementation is illustrated in
Figure 5–13. Locked Signal Implementation
locked
V
CC
OFF
D
locked
Q
PLL
areset
July 2012
Altera Corporation
Cyclone III Device Handbook
Volume 1
Home - IC Supply - Link
Copyright© 2001 - 2014 ICPDF All Rights Reserved ICPDF.COM

粤公网安备 44030402000629号


粤ICP备13051289号-7