AT25256-10PC-1.8 [ATMEL]
SPI Serial EEPROMs; SPI串行EEPROM型号: | AT25256-10PC-1.8 |
厂家: | ATMEL |
描述: | SPI Serial EEPROMs |
文件: | 总17页 (文件大小:233K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Features
• Serial Peripheral Interface (SPI) Compatible
• Supports SPI Modes 0 (0,0) and 3 (1,1)
• Low Voltage and Standard Voltage Operation
– 5.0 (VCC = 4.5V to 5.5V)
– 2.7 (VCC = 2.7V to 5.5V)
– 1.8 (VCC = 1.8V to 3.6V)
• 3 MHz Clock Rate
• 64-Byte Page Mode and Byte Write Operation
• Block Write Protection
– Protect 1/4, 1/2, or Entire Array
SPI Serial
EEPROMs
128K (16,384 x 8)
256K (32,768 x 8)
• Write Protect (WP) Pin and Write Disable Instructions for
Both Hardware and Software Data Protection
• Self-Timed Write Cycle (5 ms Typical)
• High Reliability
– Endurance: 100,000 Write Cycles
– Data Retention: >200 Years
– ESD Protection: >4000V
• Automotive Grade and Extended Temperature Devices Available
• 8-Pin PDIP, 8-Pin EIAJ SOIC, 8-Pin and 16-Pin JEDEC SOIC, 14-Pin and 20-Pin TSSOP,
and 8-Pin Leadless Array Packages
AT25128
AT25256
Description
The AT25128/256 provides 131,072/262,144 bits of serial electrically erasable pro-
grammable read only memory (EEPROM) organized as 16,384/32,768 words of 8 bits
each. The device is optimized for use in many industrial and commercial applications
where low power and low voltage operation are essential. The devices are available in
(continued)
Pin Configurations
14-Lead TSSOP
Pin Name
Function
CS
Chip Select
CS
SO
1
2
3
4
5
6
7
14
13
12
11
10
9
VCC
HOLD
NC
SCK
SI
Serial Data Clock
Serial Data Input
Serial Data Output
Ground
NC
NC
NC
NC
NC
WP
GND
SCK
SI
SO
8
20-Lead TSSOP*
GND
VCC
WP
16-Pin SOIC
Power Supply
Write Protect
Suspends Serial Input
No Connect
NC
CS
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
NC
VCC
HOLD
HOLD
NC
CS
SO
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
VCC
HOLD
NC
SO
SO
HOLD
NC
NC
NC
NC
NC
NC
NC
NC
NC
WP
GND
DC
SCK
SI
NC
NC
DC
Don't Connect
WP
GND
SCK
SI
DC
NC
NC
8-Pin PDIP
8-Pin SOIC
8-Pin Leadless Array
VCC
HOLD
SCK
SI
8
7
6
5
1
2
3
4
CS
1
2
8
7
1
2
8
7
VCC
VCC
CS
SO
CS
SO
SO
HOLD
SCK
SI
HOLD
SCK
SI
WP
GND
3
4
6
5
3
4
6
5
WP
WP
GND
GND
Bottom View
Rev. 0872E–08/98
*Note: Pins 3, 4 and 17, 18 are internally connected for 14-lead TSSOP socket compatibility.
space saving 8-pin PDIP (AT25128/256), 8-pin EIAJ SOIC
(AT25128/256), 8-pin and 16-pin JEDEC SOIC (AT25128),
14-pin TSSOP (AT25128), 20-pin TSSOP (AT25128/256),
and 8-pin Leadless Array (AT25128/256) packages. In
addition, the entire family is available in 5.0V (4.5V to
5.5V), 2.7V (2.7V to 5.5V) and 1.8V (1.8V to 3.6V) ver-
sions.
ter. The HOLD pin may be used to suspend any serial
communication without resetting the serial sequence.
Absolute Maximum Ratings*
Operating Temperature .................................. -55°C to +125°C
Storage Temperature ..................................... -65°C to +150°C
The AT25128/256 is enabled through the Chip Select pin
(CS) and accessed via a 3-wire interface consisting of
Serial Data Input (SI), Serial Data Output (SO), and Serial
Clock (SCK). All programming cycles are completely self-
timed, and no separate ERASE cycle is required before
WRITE.
Voltage on Any Pin
with Respect to Ground .................................... -1.0V to +7.0V
Maximum Operating Voltage........................................... 6.25V
DC Output Current........................................................5.0 mA
BLOCK WRITE protection is enabled by programming the
status register with top ¼, top ½ or entire array of write pro-
tection. Separate program enable and program disable
instructions are provided for additional data protection.
Hardware data protection is provided via the WP pin to pro-
tect against inadvertent write attempts to the status regis-
*NOTICE:
Stresses beyond those listed under “Absolute Maxi-
mum Ratings” may cause permanent damage to the
device. This is a stress rating only and functional
operation of the device at these or any other condi-
tions beyond those indicated in the operational sec-
tions of this specification is not implied. Exposure to
absolute maximum rating conditions for extended
periods may affect device reliability.
Block Diagram
16384/32768x8
AT25128/256
2
AT25128/256
Pin Capacitance
Applicable over recommended operating range from TA = 25°C, f = 1.0 MHz, VCC = +5.0V (unless otherwise noted).
Test Conditions
Max
8
Units
pF
Conditions
VOUT = 0V
VIN = 0V
COUT
Output Capacitance (SO)
CIN
Input Capacitance (CS, SCK, SI, WP, HOLD)
6
pF
Note:
1. This parameter is characterized and is not 100% tested.
DC Characteristics
Applicable over recommended operating range from TAI = -40°C to +85°C, VCC = +1.8V to +5.5V,
TAC = 0°C to +70°C, VCC = +1.8V to +5.5V(unless otherwise noted).
Symbol Parameter
Test Condition
Min
1.8
2.7
4.5
Typ
Max
Units
VCC1
VCC2
VCC3
ICC1
ICC2
ISB1
ISB2
ISB3
IIL
Supply Voltage
3.6
5.5
V
V
Supply Voltage
Supply Voltage
5.5
V
Supply Current
VCC = 5.0V at 1 MHz, SO = Open, Read
VCC = 5.0V at 2 MHz, SO = Open, Read, Write
VCC = 1.8V, CS = VCC
2.0
3.0
0.1
0.2
2.0
3.0
mA
mA
µA
µA
µA
µA
µA
V
Supply Current
5.0
Standby Current
Standby Current
Standby Current
Input Leakage
2.0
VCC = 2.7V, CS = VCC
2.0
VCC = 5.0V, CS = VCC
5.0
VIN = 0V to VCC
-3.0
-3.0
3.0
IOL
Output Leakage
Input Low Voltage
Input High Voltage
Output Low Voltage
Output High Voltage
Output Low Voltage
Output High Voltage
VIN = 0V to VCC, TAC = 0°C to 70°C
3.0
(1)
VIL
-1.0
VCC x 0.3
VCC + 0.5
0.4
(1)
VIH
VCC x 0.7
V
VOL1
VOH1
VOL2
IOL = 3.0 mA
4.5 ≤ VCC ≤ 5.5V
V
IOH = -1.6 mA
vCC - 0.8
VCC - 0.2
V
I
OL = 0.15mA
0.2
V
1.8V≤ VCC ≤3.6V
VOH2
IOH = -100µA
V
Note:
1. VIL and VIH max are reference only and are not tested.
3
AC Characteristics
Applicable over recommended operating range from TA = -40°C to + 85°C, VCC = As Specified,
CL = 1 TTL Gate and 100 pF (unless otherwise noted).
Symbol
Parameter
Voltage
Min
Max
Units
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
0
0
0
3.0
2.1
0.5
fSCK
SCK Clock Frequency
MHz
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
2
2
2
tRI
Input Rise Time
Input Fall Time
SCK High Time
SCK Low Time
CS High Time
µs
µs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
2
2
2
tFI
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
150
200
800
tWH
tWL
tCS
tCSS
tCSH
tSU
tH
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
150
200
800
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
250
250
1000
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
100
250
1000
CS Setup Time
CS Hold Time
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
150
250
1000
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
30
50
100
Data In Setup Time
Data In Hold Time
Hold Setup Time
Hold Hold Time
Output Valid
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
50
50
100
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
100
100
400
tHD
tCD
tV
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
200
300
400
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
0
0
0
150
200
800
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
0
0
0
tHO
Output Hold Time
AT25128/256
4
AT25128/256
AC Characteristics (Continued)
Applicable over recommended operating range from TA = -40°C to + 85°C, VCC = As Specified,
CL = 1 TTL Gate and 100 pF (unless otherwise noted).
Symbol
Parameter
Voltage
Min
Max
Units
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
0
0
0
100
200
300
tLZ
Hold to Output Low Z
ns
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
100
200
300
tHZ
Hold to Output High Z
Output Disable Time
ns
ns
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
200
250
1000
tDIS
4.5 - 5.5
2.7 - 5.5
1.8 - 3.6
5
10
10
tWC
Write Cycle Time
ms
Write
Cycles
Endurance(1)
5.0V, 25°C, Page Mode
100K
Note:
1. This parameter is characterized and is not 100% tested. Contact Atmel for further information.
5
Serial Interface Description
MASTER: The device that generates the serial clock.
WPEN bit in the status register is “0”. This will allow the
user to install the AT25128/256 in a system with the WP pin
tied to ground and still be able to write to the status regis-
ter. All WP pin functions are enabled when the WPEN bit is
set to “1”.
SLAVE: Because the Serial Clock pin (SCK) is always an
input, the AT25128/256 always operates as a slave.
TRANSMITTER/RECEIVER: The AT25128/256 has
separate pins designated for data transmission (SO) and
reception (SI).
SPI Serial Interface
MSB: The Most Significant Bit (MSB) is the first bit
transmitted and received.
SERIAL OP-CODE: After the device is selected with CS
going low, the first byte will be received. This byte contains
the op-code that defines the operations to be performed.
AT25128/256
INVALID OP-CODE: If an invalid op-code is received, no
data will be shifted into the AT25128/256, and the serial
output pin (SO) will remain in a high impedance state until
the falling edge of CS is detected again. This will reinitialize
the serial communication.
CHIP SELECT: The AT25128/256 is selected when the CS
pin is low. When the device is not selected, data will not be
accepted via the SI pin, and the serial output pin (SO) will
remain in a high impedance state.
HOLD: The HOLD pin is used in conjunction with the CS
pin to select the AT25128/256. When the device is selected
and a serial sequence is underway, HOLD can be used to
pause the serial communication with the master device
without resetting the serial sequence. To pause, the HOLD
pin must be brought low while the SCK pin is low. To
resume serial communication, the HOLD pin is brought
high while the SCK pin is low (SCK may still toggle during
HOLD). Inputs to the SI pin will be ignored while the SO pin
is in the high impedance state.
WRITE PROTECT: The write protect pin (WP) will allow
normal read/write operations when held high. When the
WP pin is brought low and WPEN bit is “1”, all write opera-
tions to the status register are inhibited. WP going low
while CS is still low will interrupt a write to the status regis-
ter. If the internal write cycle has already been initiated, WP
going low will have no effect on any write operation to the
status register. The WP pin function is blocked when the
AT25128/256
6
AT25128/256
Functional Description
The AT25128/256 is designed to interface directly with the
synchronous serial peripheral interface (SPI) of the 6800
type series of microcontrollers.
Table 3. Read Status Register Bit Definition
Bit
Definition
Bit 0 (RDY)
Bit 0 = 0 (RDY) indicates the device is READY.
Bit 0 = 1 indicates the write cycle is in progress.
The AT25128/256 utilizes an 8-bit instruction register. The
list of instructions and their operation codes are contained
in Table 1. All instructions, addresses, and data are trans-
ferred with the MSB first and start with a high-to-low CS
transition..
Bit 1 (WEN)
Bit 1= 0 indicates the device is not WRITE
ENABLED. Bit 1 = 1 indicates the device is
WRITE ENABLED.
Table 1. Instruction Set for the AT25128/256
Bit 2 (BP0)
Bit 3 (BP1)
See Table 4.
See Table 4.
Instruction
Name
Instruction
Format
Operation
Bits 4-6 are 0s when device is not in an internal write cycle.
WREN
WRDI
0000 X110
0000 X100
0000 X101
0000 X001
0000 X011
0000 X010
Set Write Enable Latch
Reset Write Enable Latch
Read Status Register
Write Status Register
Read Data from Memory Array
Write Data to Memory Array
Bit 7
(WPEN)
See Table 5.
RDSR
WRSR
READ
WRITE
Bits 0-7 are 1s during an internal write cycle.
WRITE STATUS REGISTER (WRSR): The WRSR instruc-
tion allows the user to select one of four levels of protec-
tion. The AT25128/256 is divided into four array segments.
Top quarter (1/4), top half (1/2), or all of the memory seg-
ments can be protected. Any of the data within any
selected segment will therefore be READ only. The block
write protection levels and corresponding status register
control bits are shown in Table 4.
WRITE ENABLE (WREN): The device will power up in the
write disable state when VCC is applied. All programming
instructions must therefore be preceded by a Write Enable
instruction.
The three bits, BP0, BP1, and WPEN are nonvolatile cells
that have the same properties and functions as the regular
memory cells (e.g. WREN, tWC, RDSR).
WRITE DISABLE (WRDI): To protect the device against
inadvertent writes, the Write Disable instruction disables all
programming modes. The WRDI instruction is independent
of the status of the WP pin.
Table 4. Block Write Protect Bits
READ STATUS REGISTER (RDSR): The Read Status
Register instruction provides access to the status register.
The READY/BUSY and Write Enable status of the device
can be determined by the RDSR instruction. Similarly, the
Block Write Protection bits indicate the extent of protection
employed. These bits are set by using the WRSR instruc-
tion.
Array Addresses
Status Register Bits
Protected
Level
0
BP1
BP0
AT25128
None
AT25256
0
0
1
1
0
1
0
1
None
1(1/4)
2(1/2)
3(All)
3000 - 3FFF 6000 - 7FFF
2000 - 3FFF 4000 - 7FFF
0000 - 3FFF 0000 - 7FFF
Table 2. Status Register Format
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
WPEN
X
X
X
BP1
BP0
WEN
RDY
The WRSR instruction also allows the user to enable or
disable the write protect (WP) pin through the use of the
Write Protect Enable (WPEN) bit. Hardware write protec-
tion is enabled when the WP pin is low and the WPEN bit is
“1”. Hardware write protection is disabled when either the
WP pin is high or the WPEN bit is “0.” When the device is
hardware write protected, writes to the Status Register,
including the Block Protect bits and the WPEN bit, and the
block-protected sections in the memory array are disabled.
7
Writes are only allowed to sections of the memory which
are not block-protected.
tion may be executed. Also, the address of the memory
location(s) to be programmed must be outside the pro-
tected address field location selected by the Block Write
Protection Level. During an internal write cycle, all com-
mands will be ignored except the RDSR instruction.
Note:
When the WPEN bit is hardware write protected, it can-
not be changed back to “0”, as long as the WP pin is held
low.
A Write Instruction requires the following sequence. After
the CS line is pulled low to select the device, the WRITE
op-code is transmitted via the SI line followed by the byte
address and the data (D7-D0) to be programmed (Refer to
Table 6). Programming will start after the CS pin is brought
high. (The LOW to High transition of the CS pin must occur
during the SCK low time immediately after clocking in the
D0 (LSB) data bit.
Table 5. WPEN Operation
Protected
Unprotected
Blocks
Status
Register
WPEN
WP
X
WEN
Blocks
0
0
1
1
X
X
0
1
0
1
0
1
Protected
Protected
Protected
Protected
Protected
Protected
Protected
Writable
Protected
Writable
Protected
Writable
Protected
Writable
X
Low
Low
High
High
Protected
Protected
Protected
Writable
The READY/BUSY status of the device can be determined
by initiating a READ STATUS REGISTER (RDSR) Instruc-
tion. If Bit 0 = 1, the WRITE cycle is still in progress. If Bit 0
= 0, the WRITE cycle has ended. Only the READ STATUS
REGISTER instruction is enabled during the WRITE pro-
gramming cycle.
READ SEQUENCE (READ): Reading the AT25128/256
via the SO (Serial Output) pin requires the following
sequence. After the CS line is pulled low to select a device,
the READ op-code is transmitted via the SI line followed by
the byte address to be read (Refer to Table 6). Upon com-
pletion, any data on the SI line will be ignored. The data
(D7-D0) at the specified address is then shifted out onto
the SO line. If only one byte is to be read, the CS line
should be driven high after the data comes out. The READ
sequence can be continued since the byte address is auto-
matically incremented and data will continue to be shifted
out. When the highest address is reached, the address
counter will roll over to the lowest address allowing the
entire memory to be read in one continuous READ cycle.
The AT25128/256 is capable of a 64-byte PAGE WRITE
operation. After each byte of data is received, the five low
order address bits are internally incremented by one; the
high order bits of the address will remain constant. If more
than 64-bytes of data are transmitted, the address counter
will roll over and the previously written data will be overwrit-
ten. The AT25128/256 is automatically returned to the write
disable state at the completion of a WRITE cycle.
NOTE: If the device is not Write enabled (WREN), the
device will ignore the Write instruction and will return to the
standby state, when CS is brought high. A new CS falling
edge is required to re-initiate the serial communication.
Table 6. Address Key
WRITE SEQUENCE (WRITE): In order to program the
AT25128/256, two separate instructions must be executed.
First, the device must be write enabled via the Write
Enable (WREN) Instruction. Then a Write (WRITE) Instruc-
Address
AN
AT25128
A13 - A0
A15 - A14
AT25256
A14 - A0
A15
Don’t Care Bits
AT25128/256
8
AT25128/256
Timing Diagrams (for SPI Mode 0 (0, 0))
Synchronous Data Timing
tCS
VIH
CS
VIL
tCSH
tCSS
VIH
tWH
tWL
SCK
VIL
tSU
tH
VIH
VIL
SI
VALID IN
tHO
tDIS
tV
VOH
HI-Z
HI-Z
SO
VOL
WREN Timing
WRDI Timing
9
RDSR Timing
CS
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14
SCK
SI
INSTRUCTION
DATA OUT
HIGH IMPEDANCE
7
6
5
4
3
2
1
0
SO
MSB
WRSR Timing
READ Timing
AT25128/256
10
AT25128/256
WRITE Timing
HOLD Timing
CS
tCD
tCD
SCK
tHD
tHD
HOLD
SO
tHZ
tLZ
11
AT25128 Ordering Information
tWC (max)
(ms)
ICC (max)
ISB (max)
(µA)
fMAX
(kHz)
(µA)
Ordering Code
Package
Operation Range
5
5000
5.0
3000
AT25128-10CC
8C
Commercial
AT25128C1-10CC
AT25128-10PC
8C1
8P3
8S1
8S2
16S1
14T
20T
(0°C to 70°C)
AT25128N-10SC
AT25128W-10SC
AT25128N1-10SC
AT25128T1-10TC
AT25128T2-10TC
5000
5.0
3000
AT25128-10CI
8C
Industrial
AT25128C1-10CI
AT25128-10PI
8C1
8P3
8S1
8S2
16S1
14T
20T
(-40°C to 85°C)
AT25128N-10SI
AT25128W-10SI
AT25128N1-10SI
AT25128T1-10TI
AT25128T2-10TI
Package Type
8C
8-Lead, 0.230" Wide, Leadless Array Package (LAP)
8-Lead, 0.300" Wide, Leadless Array Package (LAP)
8C1
8P3
8S1
8S2
16S1
14T
20T
8-Lead, 0.300" Wide, Plastic Dual In-line Package (PDIP)
8-Lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC)
8-Lead, 0.200" Wide, Plastic Gull Wing Small Outline Package (EIAJ SOIC)
16-Lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC)
14-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP)
20-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP)
Options
Blank
-2.7
Standard Device (4.5V to 5.5V)
Low Voltage (2.7V to 5.5V)
-1.8
Low Voltage (1.8V to 3.6V)
AT25128/256
12
AT25128/256
AT25128 Ordering Information (Continued)
tWC (max)
(ms)
ICC (max)
ISB (max)
(µA)
fMAX
(kHz)
(µA)
Ordering Code
Package
Operation Range
10
2000
2.0
2100
AT25128-10CC-2.7
AT25128C1-10CC-2.7
AT25128-10PC-2.7
AT25128N-10SC-2.7
AT25128W-10SC-2.7
AT25128N1-10SC-2.7
AT25128T1-10TC-2.7
AT25128T2-10TC-2.7
8C
Commercial
8C1
8P3
8S1
8S2
16S1
14T
20T
(0°C to 70°C)
2000
2.0
2100
AT25128-10CI-2.7
AT25128C1-10CI-2.7
AT25128-10PI-2.7
8C
Industrial
8C1
8P3
8S1
8S2
16S1
14T
20T
(-40°C to 85°C)
AT25128N-10SI-2.7
AT25128W-10SI-2.7
AT25128N1-10SI-2.7
AT25128T1-10TI-2.7
AT25128T2-10TI-2.7
Package Type
8C
8-Lead, 0.230" Wide, Leadless Array Package (LAP)
8-Lead, 0.300" Wide, Leadless Array Package (LAP)
8C1
8P3
8S1
8S2
16S1
14T
20T
8-Lead, 0.300" Wide, Plastic Dual In-line Package (PDIP)
8-Lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC)
8-Lead, 0.200" Wide, Plastic Gull Wing Small Outline Package (EIAJ SOIC)
16-Lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC)
14-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP)
20-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP)
Options
Blank
-2.7
Standard Device (4.5V to 5.5V)
Low Voltage (2.7V to 5.5V)
-1.8
Low Voltage (1.8V to 3.6V)
13
AT25128 Ordering Information (Continued)
tWC (max)
(ms)
ICC (max)
ISB (max)
(µA)
fMAX
(kHz)
(µA)
Ordering Code
Package
Operation Range
10
1000
2.0
500
AT25128-10CC-1.8
AT25128C1-10CC-1.8
AT25128-10PC-1.8
AT25128N-10SC-1.8
AT25128W-10SC-1.8
AT25128N1-10SC-1.8
AT25128T1-10TC-1.8
AT25128T2-10TC-1.8
8C
Commercial
8C1
8P3
8S1
8S2
16S1
14T
20T
(0°C to 70°C)
1000
2.0
500
AT25128-10CI-1.8
AT25128C1-10CI-1.8
AT25128-10PI-1.8
8C
Industrial
8C1
8P3
8S1
8S2
16S1
14T
20T
(-40°C to 85°C)
AT25128N-10SI-1.8
AT25128W-10SI-1.8
AT25128N1-10SI-1.8
AT25128T1-10TI-1.8
AT25128T2-10TI-1.8
Package Type
8C
8-Lead, 0.230" Wide, Leadless Array Package (LAP)
8-Lead, 0.300" Wide, Leadless Array Package (LAP)
8C1
8P3
8S1
8S2
16S1
14T
20T
8-Lead, 0.300" Wide, Plastic Dual In-line Package (PDIP)
8-Lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC)
8-Lead, 0.200" Wide, Plastic Gull Wing Small Outline Package (EIAJ SOIC)
16-Lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC)
14-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP)
20-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP)
Options
Blank
-2.7
Standard Device (4.5V to 5.5V)
Low Voltage (2.7V to 5.5V)
-1.8
Low Voltage (1.8V to 3.6V)
AT25128/256
14
AT25128/256
AT25256 Ordering Information
tWC (max)
(ms)
ICC (max)
ISB (max)
(µA)
fMAX
(kHz)
(µA)
Ordering Code
Package
Operation Range
5
5000
5000
2000
2000
1000
1000
5.0
5.0
2.0
2.0
2.0
2.0
3000
3000
2100
2100
500
AT25256-10CC
AT25256C1-10CC
AT25256-10PC
8C
Commercial
8C1
8P3
8S2
20T
(0°C to 70°C)
AT25256W-10SC
AT25256T2-10TC
AT25256-10CI
AT25256C1-10CI
AT25256-10PI
8C
Industrial
8C1
8P3
8S2
20T
(-40°C to 85°C)
AT25256W-10SI
AT25256T2-10TI
10
AT25256-10CC-2.7
AT25256C1-10CC-2.7
AT25256-10PC-2.7
AT25256W-10SC-2.7
AT25256T2-10TC-2.7
8C
Commercial
8C1
8P3
8S2
20T
(0°C to 70°C)
AT25256-10CI-2.7
AT25256C1-10CI-2.7
AT25256-10PI-2.7
AT25256W-10SI-2.7
AT25256T2-10TI-2.7
8C
Industrial
8C1
8P3
8S2
20T
(-40°C to 85°C)
10
AT25256-10CC-1.8
AT25256C1-10CC-1.8
AT25256-10PC-1.8
AT25256W-10SC-1.8
AT25256T2-10TC-1.8
8C
Commercial
8C1
8P3
8S2
20T
(0°C to 70°C)
500
AT25256-10CI-1.8
AT25256C1-10CI-1.8
AT25256-10PI-1.8
AT25256W-10SI-1.8
AT25256T2-10TI-1.8
8C
Industrial
8C1
8P3
8S2
20T
(-40°C to 85°C)
Package Type
8C
8-Lead, 0.230" Wide, Leadless Array Package (LAP)
8-Lead, 0.300" Wide, Leadless Array Package (LAP)
8C1
8P3
8S2
20T
8-Lead, 0.300" Wide, Plastic Dual In-line Package (PDIP)
8-Lead, 0.200" Wide, Plastic Gull Wing Small Outline Package (EIAJ SOIC)
20-Lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP)
Options
Blank
-2.7
Standard Device (4.5V to 5.5V)
Low Voltage (2.7V to 5.5V)
-1.8
Low Voltage (1.8V to 3.6V)
15
Packaging Information
8C, 8-Lead, 0.230" Wide, Leadless Array Package
(LAP)
8C1, 8-Lead, 0.300" Wide, Leadless Array Package
(LAP)
Dimensions in Inches and (Millimeters)
Dimensions in Inches and (Millimeters)
SIDE
SIDE
TOP VIEW
VIEW
TOP VIEW
VIEW
5.15 (0.203)
4.85 (0.191)
5.15 (0.203)
4.85 (0.191)
8.15 (0.321)
7.85 (0.309)
1.30 (0.051)
1.00 (0.039)
0.42 (0.017)
0.34 (0.013)
6.15 (0.242)
5.85 (0.230)
1.30 (0.051)
1.00 (0.039)
0.42 (0.017)
0.34 (0.013)
BOTTOM VIEW
BOTTOM VIEW
8
7
6
5
1
2
3
4
8
7
6
5
1
2
3
4
0.41 (0.016) TYP
0.41 (0.016) TYP
1.27 (0.050) TYP
1.27 (0.050) TYP
0.64 (0.025) TYP
0.64 (0.025) TYP
8P3, 8-Lead, 0.300" Wide, Plastic Dual In-line
Package (PDIP)
8S1, 8-Lead, 0.150" Wide, Plastic Gull Wing Small
Outline (JEDEC SOIC)
Dimensions in Inches and (Millimeters)
JEDEC STANDARD MS-001 BA
Dimensions in Inches and (Millimeters)
.400 (10.16)
.355 (9.02)
.020 (.508)
.013 (.330)
PIN
1
.244 (6.20)
.228 (5.79)
.157 (3.99)
.150 (3.81)
.280 (7.11)
.240 (6.10)
PIN 1
.037 (.940)
.027 (.690)
.300 (7.62) REF
.210 (5.33) MAX
.050 (1.27) BSC
.100 (2.54) BSC
SEATING
PLANE
.196 (4.98)
.189 (4.80)
.068 (1.73)
.053 (1.35)
.015 (.380) MIN
.150 (3.81)
.115 (2.92)
.022 (.559)
.014 (.356)
.070 (1.78)
.045 (1.14)
.010 (.254)
.004 (.102)
.325 (8.26)
.300 (7.62)
0
8
0
REF
REF
15
.010 (.254)
.007 (.203)
.012 (.305)
.008 (.203)
.430 (10.9) MAX
.050 (1.27)
.016 (.406)
AT25128/256
16
AT25128/256
Packaging Information
8S2, 8-Lead, 0.200" Wide, Plastic Gull Wing Small
Outline (EIAJ SOIC)
16S1, 16-Lead, 0.150" Wide, Plastic Gull Wing Small
Outline (JEDEC SOIC)
Dimensions in Inches and (Millimeters)
Dimensions in Inches and (Millimeters)
0.020 (0.51)
0.013 (0.33)
.020 (.508)
.012 (.305)
0.244 (6.20)
0.228 (5.80)
0.158 (4.00)
0.150 (3.80)
.213 (5.41) .330 (8.38)
.205 (5.21) .300 (7.62)
PIN 1
PIN 1
.050 (1.27) BSC
.050 (1.27) BSC
.212 (5.38)
.203 (5.16)
.080 (2.03)
.070 (1.78)
0.394 (10.00)
0.386 (09.80)
0.069 (1.75)
0.053 (1.35)
0.010 (0.25)
0.004 (0.10)
.013 (.330)
.004 (.102)
0
8
0
8
REF
REF
.010 (.254)
.007 (.178)
0.010 (0.25)
0.008 (0.19)
.035 (.889)
.020 (.508)
0.050 (1.27)
0.016 (0.40)
14T, 14-Lead, 0.170" Wide, Thin Shrink Small
Outline Package (TSSOP)
20T, 20-Lead, 0.170" Wide, Thin Shrink Small
Outline Package (TSSOP)
Dimensions in Millimeters and (Inches)*
Dimensions in Millimeters and (Inches)*
INDEX MARK
INDEX MARK
PIN
1
PIN
1
6.50 (.256)
6.25 (.246)
4.50 (.177) 6.50 (.256)
4.30 (.169) 6.25 (.246)
4.50 (.177)
4.30 (.169)
6.60 (.260)
5.10 (.201)
4.90 (.193)
1.20 (.047) MAX
6.40 (.252)
1.20 (.047) MAX
.650 (.026) BSC
.650 (.026) BSC
0.30 (.012)
0.15 (.006)
0.05 (.002)
SEATING
PLANE
0.15 (.006)
0.05 (.002)
SEATING
PLANE
0.30 (.012)
0.19 (.007)
0.19 (.007)
0.20 (.008)
0.09 (.004)
0.20 (.008)
0.09 (.004)
0
8
0
8
REF
REF
0.75 (.030)
0.45 (.018)
0.75 (.030)
0.45 (.018)
*Controlling dimension: millimeters
*Controlling dimension: millimeters
17
相关型号:
©2020 ICPDF网 联系我们和版权申明