AT60142H-DS15MSV [ATMEL]
Rad Hard 512K x 8 Very Low Power CMOS SRAM; 抗辐射512K ×8的超低功耗CMOS SRAM型号: | AT60142H-DS15MSV |
厂家: | ATMEL |
描述: | Rad Hard 512K x 8 Very Low Power CMOS SRAM |
文件: | 总12页 (文件大小:314K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Features
• Operating Voltage: 3.3V
• Access Time:
– 15 ns
• Very Low Power Consumption
– Active: 650 mW (Max) @ 15 ns, 540 mW (Max) @ 25 ns
– Standby: 3.3 mW (Typ)
• Wide Temperature Range: -55 to +125°C
• TTL-Compatible Inputs and Outputs
• Asynchronous
• Designed on 0.25 µm Radiation Hardened Process
• No Single Event Latch Up below LET Threshold of 80 MeV/mg/cm2@125°C
• Tested up to a Total Dose of 300 krads (Si) according to MIL-STD-883 Method 1019
• 500 Mils Wide FP36 Package
Rad Hard
512K x 8
• ESD better than 4000V
Very Low Power
CMOS SRAM
• Quality Grades:
– QML-Q or V
– ESCC
Description
AT60142H
The AT60142H is a very low power CMOS static RAM organized as 524 288 x 8 bits.
Atmel brings the solution to applications where fast computing is as mandatory as low
consumption, such as aerospace electronics, portable instruments, or embarked
systems.
Utilizing an array of six transistors (6T) memory cells, the AT60142H combines an
extremely low standby supply current (Typical value = 1 mA) with a fast access time at
15 ns or better over the full military temperature range. The high stability of the 6T cell
provides excellent protection against soft errors due to noise.
The AT60142H is processed according to the methods of the latest revision of the MIL
PRF 38535 or ESCC 9000.
It is produced on a radiation hardened 0.25 µm CMOS process.
7834A–AERO–10/09
1
AT60142H
Block Diagram
Pin Configuration
NC
A0
A1
A2
A3
1
2
3
4
5
6
7
8
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
20
19
A18
A17
A16
A15
A4
CS
OE
I/O1
I/O2
Vcc
I/O8
I/O7
GND
9
10
11
12
13
14
15
16
17
18
GND
I/O3
I/O4
WE
Vcc
I/O6
I/O5
A14
A5
A6
A7
A8
A13
A12
A11
A10
A9
NC
Note:
NC pins are not bonded internally. So, they can be connected to GND or Vcc.
2
7834A–AERO–10/09
Pin Description
Table 1. Pin Names
Name
Description
Address Inputs
Data Input/Output
Chip Select
A0 - A18
I/O1 - I/O8
CS
WE
Write Enable
Output Enable
Power Supply
Ground
OE
Vcc
GND
Table 2. Truth Table(1)
CS
H
L
WE
X
OE
X
Inputs/Outputs
Mode
Deselect / Power Down
Read
Z
Data Out
Data In
Z
H
L
L
L
X
Write
L
H
H
Output Disable
Note:
1. L=low, H=high, X= L or H, Z=high impedance.
3
AT60142H
7834A–AERO–10/09
AT60142H
Electrical Characteristics
Absolute Maximum Ratings*
*NOTE:
Stresses beyond those listed under "Abso-
lute Maximum Ratings” may cause perma-
nent damage to the device. This is a stress
rating only and functional operation of the
device at these or any other conditions
beyond those indicated in the operational
sections of this specification is not implied.
Exposure between recommended DC
operating and absolute maximum rating
conditions for extended periods may
affect device reliability.
Supply Voltage to GND Potential: ....................... -0.5V + 4.6V
Voltage range on any input: ...................... GND -0.5V to 4.6V
Voltage range on any ouput: ..................... GND -0.5V to 4.6V
Storage Temperature: ................................... -65⋅C to + 150⋅C
Output Current from Output Pins: ................................ 20 mA
Electrostatic Discharge Voltage: ............................... > 4000V
(MIL STD 883D Method 3015)
Military Operating Range
Operating Voltage
3.3 + 0.3V
Operating Temperature
-55°C to + 125°C
Recommended DC Operating Conditions
Parameter
Vcc
Description
Min
3.0
Typ
3.3
0.0
0.0
–
Max
3.6
Unit
V
Supply voltage
Ground
GND
VIL
0.0
0.0
V
Input low voltage
Input high voltage
GND - 0.3
2.2
0.8
V
VIH
VCC + 0.3
V
Capacitance
Parameter
Description
Min
–
Typ
Max
12
Unit
pF
(1)
Cin
Input capacitance
Output capacitance
–
–
(1)
Cout
–
12
pF
Note:
1. Guaranteed but not tested.
4
7834A–AERO–10/09
DC Parameters
DC Test Conditions
TA = -55°C to + 125°C; Vss = 0V; VCC = 3.0V to 3.6V
Parameter Description
Minimum
Typical
Maximum
Unit
μA
μA
V
IIX (1)
IOZ(1)
VOL(2)
VOH(3)
Input leakage current
-1
-1
–
–
–
–
1
1
Output leakage current
Output low voltage
Output high voltage
–
0.4
–
2.4
V
1.
GND < VIN < VCC, GND < VOUT < VCC Output Disabled.
VCC min. IOL = 8 mA
2.
3.
VCC min. IOH = -4 mA.
Consumption
TAVAV/TAVAW
Symbol
Description
Test Condition
AT60142H-15 Unit Value
(1)
ICCSB
Standby Supply Current
Standby Supply Current
–
–
2.5
2.0
mA
mA
max
max
(2)
ICCSB1
15 ns
25 ns
50 ns
180
150
75
ICCOP(3) Read Dynamic Operating Current
ICCOP(4) Write Dynamic Operating Current
mA
mA
max
max
10
1 µs
15 ns
25 ns
50 ns
150
130
120
100
1 µs
1.
CS >VIH
2.
3.
4.
CS > VCC - 0.3V
F = 1/TAVAV, Iout = 0 mA, WE = OE = VIH, VIN = GND/VCC, VCC max.
F = 1/TAVAW, Iout = 0 mA, WE = VIL, OE = VIH , VIN = GND/VCC, VCC max.
5
AT60142H
7834A–AERO–10/09
AT60142H
Data Retention Mode
Atmel CMOS RAM's are designed with battery backup in mind. Data retention voltage
and supply current are guaranteed over temperature. The following rules insure data
retention:
1. During data retention chip select CS must be held high within VCC to VCC -0.2V.
2. Output Enable (OE) should be held high to keep the RAM outputs high imped-
ance, minimizing power dissipation.
3. During power-up and power-down transitions CS and OE must be kept between
VCC + 0.3V and 70% of VCC.
4. The RAM can begin operation > tR ns after VCC reaches the minimum operation
voltages (3V).
Figure 1. Data Retention Timing
Data Retention Characteristics
Parameter Description
Min
2.0
0.0
Typ TA = 25⋅C Max
Unit
V
VCCDR
tCDR
tR
VCC for data retention
–
–
–
–
Chip deselect to data retention time
Operation recovery time
ns
(1)
tAVAV
–
–
ns
(2)
ICCDR
Data retention current
–
0.700
1.5
mA
1.
2.
TAVAV = Read cycle time.
CS = VCC, VIN = GND/VCC
.
6
7834A–AERO–10/09
AC Characteristics
Temperature Range:....................................................................................-55 +125°C
Supply Voltage:...............................................................................................3.3 +0.3V
Input Pulse Levels:....................................................................................GND to 3.0V
Input Rise and Fall Times:..................................................................... 3ns (10 - 90%)
Input and Output Timing Reference Levels:...........................................................1.5V
Output Loading IOL/IOH:............................................................................. See Figure 2
Figure 2. AC Test Loads Waveforms
Write Cycle
Symbol
TAVAW
TAVWL
TAVWH
TDVWH
TELWH
TWLQZ
TWLWH
TWHAX
TWHDX
TWHQX
Parameter
AT60142H-15
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Value
min
min
min
min
min
max
min
min
min
min
Write cycle time
15
0
Address set-up time
Address valid to end of write
Data set-up time
8
7
CS low to write end
Write low to high Z(1)
Write pulse width
12
6
8
Address hold from end of write
Data hold time
0
0
Write high to low Z(1)
3
Notes: 1. Parameters guaranteed, not tested, with output loading 5 pF. (See “AC Test Loads
Waveforms” on page 7.)
7
AT60142H
7834A–AERO–10/09
AT60142H
Write Cycle 1
WE Controlled, OE High During Write
E
Write Cycle 2
WE Controlled, OE Low
E
Write Cycle 3
CS Controlled(1)
E
Note:
The internal write time of the memory is defined by the overlap of CS Low and W LOW.
Both signals must be activated to initiate a write and either signal can terminate a write
by going in active mode. The data input setup and hold timing should be referenced to
the active edge of the signal that terminates the write.
Data out is high impedance if OE= VIH.
8
7834A–AERO–10/09
Read Cycle
Symbol
TAVAV
Parameter
AT60142H-15
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
Value
min
Read cycle time
15
15
5
TAVQV
TAVQX
TELQV
TELQX
TEHQZ
TGLQV
TGLQX
TGHQZ
Address access time
Address valid to low Z
Chip-select access time
CS low to low Z(1)
max
min
15
5
max
min
CS high to high Z(1)
Output Enable access time
OE low to low Z(1)
6
max
max
min
6
2
OE high to high Z (1)
5
max
Note:
1. Parameters guaranteed, not tested, with output loading 5 pF. (See “AC Test Loads
Waveforms” on page 7.)
Read Cycle 1
Address Controlled (CS = OE = VIL, WE = VIH)
Read Cycle 2
Chip Select Controlled (WE = VIH)
9
AT60142H
7834A–AERO–10/09
AT60142H
Ordering Information
Part Number
Temperature Range
25⋅C
Speed
Package
Flow
Engineering Samples
Mil Level B
AT60142H-DS15M-E
AT60142H-DS15MMQ(2)
AT60142H-DS15MSV(2)
AT60142H-DS15MSR(2)
AT60142H-DS15-SCC(3)
15 ns/3.3V
15 ns/3.3V
15 ns/3.3V
15 ns/3.3V
15 ns/3.3V
FP36.5 grounded lid
FP36.5 grounded lid
FP36.5 grounded lid
FP36.5 grounded lid
FP36.5 grounded lid
-55⋅ to +125⋅C
-55⋅ to +125⋅C
-55⋅ to +125⋅C
-55⋅ to +125⋅C
Space Level B
Space Level B RHA
ESCC
AT60142H-DD15M-E(1)
AT60142H-DD15MSV(1)
25⋅C
15 ns/3.3V
15 ns/3.3V
Die
Die
Engineering Samples
Space Level B
-55⋅ to +125⋅C
Note:
1. Contact Atmel for availability
2. Will be replaced by SMD part number when available.
3. Will be replaced by ESCC part number when available.
10
7834A–AERO–10/09
Package Drawing
36-lead Flat Pack (500 Mils)
Document Revision History
Creation from AT60142F with the following changes :
•
•
Package DC removed
Update of parameters ICCSB, ICCSB1, ICCDR
11
AT60142H
7834A–AERO–10/09
Headquarters
International
Atmel Corporation
2325 Orchard Parkway
San Jose, CA 95131
USA
Tel: 1(408) 441-0311
Fax: 1(408) 487-2600
Atmel Asia
Room 1219
Chinachem Golden Plaza
77 Mody Road Tsimshatsui
East Kowloon
Hong Kong
Tel: (852) 2721-9778
Fax: (852) 2722-1369
Atmel Europe
Le Krebs
Atmel Japan
9F, Tonetsu Shinkawa Bldg.
1-24-8 Shinkawa
Chuo-ku, Tokyo 104-0033
Japan
Tel: (81) 3-3523-3551
Fax: (81) 3-3523-7581
8, Rue Jean-Pierre Timbaud
BP 309
78054 Saint-Quentin-en-
Yvelines Cedex
France
Tel: (33) 1-30-60-70-00
Fax: (33) 1-30-60-71-11
Product Contact
Web Site
Technical Support
Sales Contact
www.atmel.com
Enter Product Line E-mail
www.atmel.com/contacts
Literature Requests
www.atmel.com/literature
Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any
intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL’S TERMS AND CONDI-
TIONS OF SALE LOCATED ON ATMEL’S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY
WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-
TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF
THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no
representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications
and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided
otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel’s products are not intended, authorized, or warranted for use
as components in applications intended to support or sustain life.
©2009 Atmel Corporation. All rights reserved. Atmel® and combinations thereof are the registered trademarks of Atmel Corporation or its sub-
sidiaries. Other terms and product names may be the trademarks of others.
Printed on recycled paper.
7834A–AERO–10/09
/xM
相关型号:
©2020 ICPDF网 联系我们和版权申明