HFBR-772BEZ [AVAGO]
Pluggable Parallel Fiber Optic Modules, Transmitter and Receiver; 可插拔并行光纤模块,发射器和接收器型号: | HFBR-772BEZ |
厂家: | AVAGO TECHNOLOGIES LIMITED |
描述: | Pluggable Parallel Fiber Optic Modules, Transmitter and Receiver |
文件: | 总24页 (文件大小:437K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
HFBR-772BZ/BEZ/BHZ/BEHZ and
HFBR-782BZ/BEZ/BHZ/BEHZ
Pluggable Parallel Fiber Optic Modules, Transmitter and Receiver
Datasheet
Description
Features
The HFBR-772BZ transmitter and HFBR-782BZ
receiver are high performance fiber optic modules
for parallel optical data communication
applications. These 12-channel devices, operating
up to 2.7 Gbd per channel, provide a cost
effective solution for short-reach applications
requiring up to 32 Gb/s aggregate bandwidth.
These modules are designed to operate on
multimode fiber systems at a nominal wavelength
of 850 nm. They incorporate high performance,
highly reliable, short wavelength optical devices
coupled with proven circuit technology to provide
long life and consistent service.
• RoHS Compliant
• Low cost per Gb/s
• High package density per Gb/s
• 3.3 volt power supply for low power consumption
• 850 nm VCSEL array source
• 12 independent channels per module
• Separate transmitter and receiver modules
• 2.7 Gbd data rate per channel
• Standard MTP® (MPO) ribbon fiber connector
interface
• Pluggable package
• 50/125 micron multimode fiber operation:
Distance up to 300 m with
The HFBR-772BZ transmitter module incorporates
a 12- channel VCSEL (Vertical Cavity Surface
Emitting Laser) array together with a custom 12-
channel laser driver integrated circuit providing
IEC-60825 and CDRH Class 1M laser eye safety.
500 MHz.km fiber at 2.5 Gbd
Distance up to 600 m with
2000 MHz.km fiber at 2.5 Gbd
• Data I/O is CML compatible
• Control I/O is LVTTL compatible
• Manufactured in an ISO 9002 certified facility
The HFBR-782BZ receiver module contains a 12-
channel PIN photodiode array coupled with a
custom preamplifier / post amplifier integrated
circuit.
Applications
• Datacom switch and router backplane connections
• Telecom switch and router backplane connections
• InfiniBand connections
Operating from a single +3.3 V power supply,
both modules provide LVTTL or LVCMOS control
interfaces and Current Mode Logic (CML)
compatible data interfaces to simplify external
circuitry.
Ordering Information
The HFBR-772BZ and HFBR-782BZ products are
available for production orders through the Avago
Component Field Sales office.
The transmitter and receiver devices are housed
in MTP®/MPO receptacled packages. Electrical
connections to the devices are achieved by means
of a pluggable 10 x 10 connector array.
HFBR-772BZ
HFBR-782BZ
HFBR-772BEZ
HFBR-782BEZ
HFBR-772BHZ
HFBR-782BHZ
No EMI Nose Shield
No EMI Nose Shield
With Extended EMI Nose Shield
With Extended EMI Nose Shield
No Heatsink, No EMI Nose Shield
No Heatsink, No Nose Shield
HFBR-772BEHZ With Extended EMI Nose Shield, No
Heatsink
HFBR-782BEHZ With Extended EMI Nose Shield, No
Heatsink
Design Summary:
Functional Description, Receiver Section
Design for low-cost, high-volume manufacturing
The receiver section, Figure 2, contains a 12-
Avago’s parallel optics solution combines twelve channel AlGaAs/ GaAs photodetector array,
2.7 Gbd channels into discrete transmitter and
receiver modules providing a maximum
aggregate data rate of 32 Gb/s. Moreover, these
modules employ a heat sink for thermal
management when used on high-density cards,
have excellent EMI performance, and interface
with the industry standard MTP®/MPO
connector systems. They provide the most cost-
effective high- density (Gbd per inch) solutions
for high-data capacity applications. See Figure
1 for the transmitter and Figure 2 for the
receiver block diagrams.
transimpedance preamplifier, filter, gain stages
to amplify and buffer the signal, and a
quantizer to shape the signal.
The Signal Detect function is designed to sense
the proper optical output signal on each of the
12 channels. If loss of signal is detected on an
individual channel, that channel output is
squelched.
Packaging
The flexible electronic subassembly was
designed to allow high-volume assembly and
test of the VCSEL, PIN photo diode and
supporting electronics prior to final assembly.
The HFBR-772BZ transmitter and the HFBR-
782BZ receiver modules provide very closely
spaced, high-speed parallel data channels.
Within these modules there will be some level
of cross talk between channels. The cross talk
within the modules will be exhibited as
additional data jitter or sensitivity reduction
compared to single-channel performance. Avago
Technologies’ jitter and sensitivity specifications
include cross talk penalties and thus represent
real, achievable module performance.
Regulatory Compliance
The overall equipment design into which the
parallel optics module is mounted will
determine the certification level. The module
performance is offered as a figure of merit to
assist the designer in considering their use in
the equipment design.
Organization Recognition
See the Regulatory Compliance Table for a
listing of the standards, standards associations
and testing laboratories applicable to this
product.
Functional Description, Transmitter Section
The transmitter section, Figure 1, uses a 12-
channel 850 nm VCSEL array as the optical
source and a diffractive optical lens array to
launch the beam of light into the fiber. The
package and connector system are designed to
Electrostatic Discharge (ESD)
There are two design cases in which immunity
allow repeatable coupling into standard 12-fiber to ESD damage is important.
ribbon cable. In addition, this module has been
The first case is during handling of the module
prior to mounting it on the circuit board. It is
important to use normal ESD handling
designed to be compliant with IEC 60825 Class
1 eye safety requirements.
The optical output is controlled by a custom IC, precautions for ESD sensitive devices. These
which provides proper laser drive parameters
and monitors drive current to ensure eye
safety. An EEPROM and state machine are
programmed to provide both ac and dc current
drive to the laser to ensure correct modulation,
eye diagram and extinction ratio over
variations of temperature and power supply
voltages.
precautions include using grounded wrist
straps, work benches, and floor mats in ESD
controlled areas.
The second case to consider is static discharges
to the exterior of the equipment chassis
containing the module parts. To the extent that
the MTP® (MPO) connector receptacle is
exposed to the outside of the equipment chassis
it may be subject to system level ESD test
criteria that the equipment is intended to meet.
See the Regulatory Compliance Table for further
details.
2
COMPARATOR
SHUT
DOWN
AMPLIFIER
D/A
CONVERTER
12
12
DIN+
DIN-
12
INPUT
STAGE
LEVEL
SHIFTER
DRIVER
VCSEL ARRAY
4
SERIAL
CONTROL
I/O*
D/A
CONVERTER
CONTROLLER
TEMPERATURE
DETECTION
CIRCUIT
Figure 1. Transmitter block diagram.
* TX_EN, TX_DIS, RESET-, FAULT-
OFFSET CONTROL
PIN
DOUT+
DOUT-
TRANS-IMPEDANCE
PRE-AMPLIFIER
LIMITING
AMPLIFIER
OUTPUT BUFFER
SIGNAL DETECT
CIRCUIT
SD
Figure 2. Receiver block diagram (each channel).
3
Electromagnetic Interference (EMI)
Connector Cleaning
Many equipment designs using these high-data-
rate modules will be required to meet the
requirements of the FCC in the United States,
CENELEC in Europe and VCCI in Japan. These
modules, with their shielded design, perform to
The optical connector used is the MTP® (MPO).
The optical ports have recessed optics that are
visible through the nose of the ports. The
provided port plug should be installed any time
a fiber cable is not connected. The port plug
the levels detailed in the Regulatory Compliance ensures the optics remain clean and no
Table. The performance detailed in the
Regulatory Compliance Table is intended to
assist the equipment designer in the
management of the overall equipment EMI
performance. However, system margins are
dependent on the customer board and chassis
design.
cleaning should be necessary. In the event the
optics become contaminated, forced nitrogen or
clean dry air at less than 20 psi is the
recommended cleaning agent. The optical port
features, including guide pins, preclude use of
any solid instrument. Liquids are not advised
due to potential damage.
Immunity
Process Plug
Equipment using these modules will be subject
to radio frequency electromagnetic fields in
some environments. These modules have good
Each parallel optics module is supplied with an
inserted process plug for protection of the
optical ports within the MTP® (MPO) connector
immunity due to their shielded designs. See the receptacle.
Regulatory Compliance Table for further detail.
Handling Precautions
Eye Safety
The HFBR-772BZ and HFBR-782BZ can be
damaged by current surges and overvoltage
conditions. Power supply transient precautions
should be taken. Application of wave
soldering, reflow soldering and/or aqueous wash
processes with the parallel optic device on
These 850 nm VCSEL-based modules provide
eye safety by design. The HFBR-772BZ has
been registered with CDRH and certified by
TUV as a Class 1M device under Amendment 2
of IEC 60825-1. See the Regulatory Compliance
Table for further detail. If Class 1M exposure is board is not recommended as damage may
possible, a safety-warning label should be
placed on the product stating the following:
occur.
Normal handling precautions for electrostatic
sensitive devices should be taken (see ESD
section).
LASER RADIATION
DO NOT VIEW DIRECTLY WITH
OPTICAL INSTRUMENTS
CLASS 1M LASER PRODUCT
The HFBR-772BZ is a Class 1M laser product.
DO NOT VIEW RADIATION DIRECTLY WITH
OPTICAL INSTRUMENTS.
4
[1,2]
Absolute Maximum Ratings
Parameter
Symbol
Min.
Max.
Unit
°C
°C
V
Reference
Storage Temperature (non-operating)
Case Temperature (operating)
Supply Voltage
TS
TC
VCC
VI
–40
100
1
90
1, 2, 4
–0.5
–0.5
4.6
1, 2
1
Data/Control Signal Input Voltage
VCC + 0.5
V
Transmitter Differential Data Input Voltage |VD|
2
V
1, 3
1
Output Current (dc)
Relative Humidity (non-condensing)
Notes:
ID
25
95
mA
%
RH
5
1
1. Absolute Maximum Ratings are those values beyond which damage to the device may occur. See Reliability Data Sheet for specific reliability
performance.
2. Between Absolute Maximum Ratings and the Recommended Operating Conditions functional performance is not intended, device reliability is not
implied, and damage to the device may occur over an extended period of time.
3. This is the maximum voltage that can be applied across the Transmitter Differential Data Inputs without damaging the input circuit.
4. Case Temperature is measured as indicated in Figure 3.
[1]
Recommended Operating Conditions
m Parameter
Symbol
Min.
0
Typ.
40
Max.
80
Unit
°C
Reference
2, Figs. 3
Figs. 5, 6, 12
3
Case Temperature
Supply Voltage
TC
VCC
3.135
1
3.3
3.465
2.7
V
Signaling Rate per Channel
Gbd
mVP-P
DVDINP-P
Data Input Differential Peak-to-Peak
Voltage Swing
175
1400
4, Figs. 7, 8
Control Input Voltage High
Control Input Voltage Low
VIH
VIL
NP
2.0
VEE
VCC
0.8
200
V
V
Power Supply Noise for
Transmitter and Receiver
mVP-P
5, Figs. 5, 6
Fig. 7
Transmitter/Receiver Data
I/O Coupling Capacitors
CAC
RDL
0.1
µF
W
Receiver Differential Data Output Load
100
Fig. 7
Notes:
1. Recommended Operating Conditions are those values outside of which functional performance is not intended, device reliability is not implied, and
damage to the device may occur over an extended period of time. See Reliability Data Sheet for specific reliability performance.
2. Case Temperature is measured as indicated in Figure 3.
3. The receiver has a lower cut off frequency near 100 kHz.
4. Data inputs are CML compatible. Coupling capacitors are required to block DC. ∆V
= ∆V
– ∆V
DINL
, where ∆V
DINH
= High State
DINP-P
DINH
Differential Data Input Voltage and ∆V
= Low State Differential Data Input Voltage.
DINL
5. Power Supply Noise is defined for the supply, VCC, over the frequency range from 500 Hz to 2500 MHz, with the recommended power supply filter in
place, at the supply side of the recommended filter. See Figures 5 and 6 for recommended power supply filters.
5
Electrical Characteristics
Transmitter Electrical Characteristics
(T = 0 °C to +80 °C, V = 3.3 V 5%, Typical T = +40 °C, V = 3.3 V)
C
CC
C
CC
Parameter
Symbol Min.
Typ.
Max.
Unit
Reference
(Conditions)
Supply Current
ICCT
320
1.1
100
200
5
415
1.45
120
250
7.5
mA
W
Fig. 6
Power Dissipation
PDIST
W
Differential Input Impedance
FAULT Assert Time
Zin
80
1, Fig. 7, 11
Fig. 13
TOFF
TOFF
TON
TON
TOFF
TOFF
µs
µs
ms
ms
µs
µs
ms
ms
RESET Assert Time
Fig. 14
RESET De-assert Time
55
55
5
100
100
7.5
Fig. 14
Transmit Enable (TX_EN) Assert Time
Transmit Enable (TX_EN) De-assert Time
Transmit Disable (TX_DIS) Assert Time
Fig. 15
2, Fig. 15
Fig. 15
5
7.5
Transmit Disable (TX_DIS) De-assert Time
Power On Initiation Time
TON
TINT
55
60
100
100
Fig. 15
Fig. 12
Control I/Os
|Input Current High |
|IIH|
|IIL|
VOL
0.5
0.5
0.4
VCC
mA
mA
V
(2.0 V < VIH < VCC
(VEE < VIL < 0.8 V)
(IOL = 4.0 mA)
)
(TX_EN, TX_DIS | Input Current Lo w|
FAULT, RESET)
Compatible
Output Voltage Low
Output Voltage High
VEE
2.5
VOH
3.3
V
(IOH = –0.5 mA)
Notes:
1. Differential impedance is measured between D
and D
over the range 4 MHz to 2 GHz.
IN+
2. When the control signal Transmitter Enable, Tx_EN, is used to disable the transmitter, Tx_EN must be taken to a logic low-state level (VIL) for one
IN–
millisecond or longer. Similarly, if the control signal Transmitter Disable, Tx_DIS, is used, then Tx_DIS must be taken to a logic high- state level (VIH)
for one millisecond or longer.
6
Receiver Electrical Characteristics
(T = 0 °C to +80 °C, V = 3.3 V 5%, Typical T = +40 °C, V = 3.3 V)
C
CC
C
CC
Parameter
Symbol Min.
Typ.
Max.
Unit
Reference
(Conditions)
Supply Current
ICCR
400
1.3
445
1.55
120
750
mA
W
1, Fig. 5
Power Dissipation
PDISR
W
Differential Output Impedance
ZOUT
80
100
600
2, Fig. 8, 10
3, Figs. 7, 8
DVDOUTP-P
Data Output Differential Peak-to-Peak
Voltage Swing
450
mVP-P
Inter-channel Skew
100
110
150
150
ps
ps
4
5
Differential Data Output Rise/Fall Time
tr/tf
Signal Detect Assert Time (OFF-to-ON)
De-assert Time (ON-to-OFF)
tSDA
tSDD
170
190
µs
µs
6
7
Control I/O
LVTTL & LVCMOS Output Voltage High
Compatible
Output Voltage Low
VOL
VOH
VEE
2.5
0.4
VCC
V
V
(IOL = 4.0 mA)
(IOH = -0.5 mA)
3.1
Notes:
1.
I R is the dc supply current, dependent upon the number of active channels, where the Data Outputs are ac coupled with capacitors between the
CC
outputs and any resistive terminations. See Figure 7 for recommended termination.
2. Measured over the range 4 MHz to 2 GHz.
3. DV = DV – DV , where DV
= High State Differential Data Output Voltage and DV = Low State Differential Data Output
DOUTL
, measured with a 100 W differential load connected with the recommended coupling capacitors
DOUTP-P
Voltage. DV
DOUTH
DOUTL
DOUTH
and DV
= V
– V
DOUTH
DOUTL
DOUT+
DOUT–
and with a 2500 MBd, 8B10B serial encoded data pattern.
4. Inter-channel Skew is defined for the condition of equal amplitude, zero ps skew input signals. Input power at –10 dBm.
5. Rise and Fall Times are measured between the 20% and 80% levels using a 500 MHz square wave signal.
6. The Signal Detect output will change from logic “0” (Low) to “1” (High) within the specified assert time for a step transition in optical input power
from the de-asserted condition to the specified asserted optical power level on all 12 channels.
7. The Signal Detect output will change from logic “1” (High) to “0” (Low) within the specified de-assert time for a step transition in optical input power
from the specified asserted optical power level to the de-asserted condition on any 1 channel.
7
Optical Characteristics
Transmitter Optical Characteristics
(T = 0 °C to +80 °C, V = 3.3 V 5%, Typical T = +40 °C, V = 3.3 V)
C
CC
C
CC
Parameter
Output Optical Power
Symbol Min.
Typ.
Max.
–2
Unit
Reference
POUT
–8
–4
dBm avg.
dBm avg.
dB
1
Output Optical Power – Off State
POUT DIS
ER
–30
Extinction Ratio
6
7
2
Output Power -2 to -8 dBm
lC
s
Center Wavelength
830
850
0.4
860
nm
Spectral Width – rms
0.85
nm rms
Rise/Fall Time
tr/tf
50
100
ps
3
4
Inter-channel Skew
Relative Intensity Noise
110
200
ps
RIN
–124
dB/Hz
Jitter Contribution
Deterministic
Total
DJ
TJ
20
60
60
120
psp-p
psp-p
5
6
Notes:
1. The specified optical output power, measured at the output of a short test cable, will be compliant with IEC 60825-1 Amendment 2, Class 1
Accessible Emission Limits, AEL, and the output power of the module without an attached cable will be compliant with the IEC 60825-1 Amendment
2, Class 1M AEL. See discussion in the Regulatory Compliance section.
2. Extinction Ratio is defined as the ratio of the average output optical power of the transmitter in the high (“1”) state to the low (“0”) state and is
expressed in decibels (dB) by the relationship 10log(Phigh avg/Plow avg). The transmitter is driven with a 550 MBaud, 27-1 PRBS serial encoded
pattern.
3. These are filtered rise/fall time measurements as defined in IEEE Gb Ethernet specification using a 2.488GBd (1.875 GHz bandwidth) 4th Bessel
Thompson filter. A max spec of 100ps for unfiltered waveform is equivalent to a max spec 215ps for filtered waveform.
4. Inter-channel Skew is defined for the condition of equal amplitude, zero ps skew input signals.
5. Deterministic Jitter (DJ) is defined as the combination of Duty Cycle Distortion (Pulse-Width Distortion) and Data Dependent Jitter. Deterministic
23
Jitter is measured at the 50% signal threshold level using a 2.5 GBd Pseudo Random Bit Sequence of length 2 – 1 (PRBS), or equivalent, test
pattern with zero skew between the differential data input signals.
6. Total Jitter (TJ) includes Deterministic Jitter and Random Jitter (RJ). Total Jitter is specified at a BER of 10 for the same 2.5 GBd test pattern as
-12
for DJ.
8
Receiver Optical Characteristics
(T = 0 °C to +80 °C, V = 3.3 V 5%, Typical T = +40 °C, V = 3.3 V)
C
CC
C
CC
Parameter
Symbol Min.
Typ.
–18.5
–1
Max.
Unit
dBm avg.
dBm avg.
nm
Reference
Input Optical Power Sensitivity
Input Optical Power Saturation
Operating Center Wavelength
Stressed Receiver Sensitivity
Stressed Receiver Eye Opening
Return Loss
PIN MIN
-16
1
2
PIN MAX
–2
lC
830
860
–15.5
190
19
-11.3
dBm
3
4
5
120
12
ps
dB
Signal Detect
Asserted
De-asserted
Hysteresis
PA
PD
PA-PD
-19
-21
2
-17
dBm avg.
dBm avg.
dB
6
-31
0.5
Notes:
-12
1. Sensitivity is defined as the average input power with the worst case, minimum, Extinction Ratio necessary to produce a BER of 10 at the center of
23
the Baud interval using a 2.5 GBd Pseudo Random Bit Sequence of length 2 – 1 (PRBS), or equivalent, test pattern. For this parameter, input power
is equivalent to that provided by an ideal source, i.e., a source with RIN and switching attributes that do not degrade the sensitivity measurement. All
channels not under test are operating receiving data with an average input power up to 6 dB above P
.
IN MIN
2. Saturation is defined as the average input power that produces at the center of the output swing a receiver output eye width less than 120 ps where
-12
23
BER < 10 using a 2.5 GBd Pseudo Random Bit Sequence of length 2 –1 (PRBS), or equivalent, test pattern.
-12
3. Stressed receiver sensitivity is defined as the average input power necessary to produce a BER < 10 at the center of the Baud interval using a 2.5
23
GBd Pseudo Random Bit Sequence of length 2 – 1 (PRBS), or equivalent, test pattern. For this parameter, input power is conditioned with 2.5 dB
Inter-Symbol Interference, ISI, (min), 33 ps Duty Cycle Dependent Deterministic Jitter, DCD DJ (min) and 6 dB ER (ER Penalty = 2.23 dB). All
channels not under test are operating receiving data with an average input power up to 6 dB above P
.
IN MIN
-12
4. Stressed receiver eye opening is defined as the receiver output eye width where BER < 10 at the center of the output swing using a 2.5 GBd
23
Pseudo Random Bit Sequence of length 2 – 1 (PRBS), or equivalent, test pattern. For this parameter, input power is an average input optical power
of –10.7 dBm and conditioned with 2.5 dB ISI (min), 33 ps DCD DJ (min), 6 dB ER (ER Penalty = 2.23 dB). All channels not under test are operating
receiving data with an average input power up to 6 dB above P
.
IN MIN
5. Return loss is defined as the ratio, in dB, of the received optical power to the optical power reflected back down the fiber.
6. Signal Detect assertion requires all optical inputs to exhibit a minimum 6 dB Extinction Ratio at P = –17 dBm. All channels not under test are
A
operating with PRBS 23 serial encoded patterns, asynchronous with the channel under test, and an average input power up to 6 dB higher than P
IN
MIN.
9
Regulatory Compliance Table
Feature
Test Method
Performance
Electrostatic Discharge
(ESD) to the Electrical Pads
JEDEC Human Body Model (HBM)
(JESD22-A114-B)
Transmitter Module > 1000 V
Receiver Module > 2000 V
JEDEC Machine Model (MM)
Variation of IEC 61000-4-2
Transmitter Module > 50 V
Receiver Module > 200 V
Electrostatic Discharge
(ESD) to the Connector
Receptacle
Typically withstands at leasr 6 kV air discharge (with module biased)
without damage.
Electromagnetic
Interference (EMI)
FCC Part 15 CENELEC EN55022
(CISPR 22A) VCCI Class 1
Typically pass with 10 dB margin. Actual performance dependent on
enclosure design.
Immunity
Variation of IEC 61000-4-3
Typically minimal effect from a 10 v/m field swept from 80 MHz to 1 GHz
applied to the module without a chassis enclosure.
Laser Eye Safety and
Equipment Type Testing
IEC 60825-1 Amendment 2
CFR 21 Section 1040
POUT: IEC AEL & US FDA CRDH Class 1M
CDRH Accession Number: 9720151-22
TUV Certficate Number: E2171095.04
Component Recognition
Underwriters Laboratories and
UL File Number: E173874
Canadian Standards Association Joint
Component Recognition for Information
Technology Equipment including
Electrical Business Equipment
RoHS Complaince
Less than 1000ppm of Cadmium, lead, mercury, hexavalent chromium,
polybrominated biphenyls, and polybrominated biphenyl ethers
10
Table 1. Transmitter Module Pad Description
Symbol
Functional Description
VEE
Transmitter Signal Common. All voltages are referenced to this potential unless otherwise indicated.
Directly connect these pads to transmitter signal ground plane.
VCCT
Transmitter Power Supply. Use recommended power supply filter circuit in Figure 6.
DIN0+ through DIN11+
Transmitter Data In+ for channels 0 through 11, respectively.
Differential termination and self bias are included, see Figure 11.
DIN0– through DIN11–
TX_EN
Transmitter Data In- for channels 0 through 11, respectively.
Differential termination and self bias are included; see Figure 11.
TX Enable. Active high. Internal pull-up High = VCSEL array is enabled if TX_DIS is inactive (Low).
Low = VCSEL array is off. TX_EN must be taken to a logic low state level (VOL) for 1 ms or longer.
TX_DIS
TX Disable. Active high. Internal pull-down Low = VCSEL array is enabled if TX_EN is active (High).
High = VCSEL array is off. TX_DIS must be taken to a logic High state level (VOH) for 1 ms or longer.
RESET-
Transmitter RESET- input. Active low. Internal pull-up. Low = Resets logic function clears FAULT- signal,
VCSEL array is off. high = Normal operation. See Figure 14.
FAULT-
Transmitter FAULT- output. Active low. Low (logic "0") results from a VCSEL over-current condition, out of
temperature range, or EEPROM calibration data corruption condition detected for any VCSEL. An asserted
(logic "0") FAULT- disables the VCSEL array and is cleared by RESET- or power cycling VCCT FAULT- is a
single ended LVTTL compatible output.
DNC
Do not connect to any electrical potential.
Table 2. Receiver Module Pad Description
Symbol
Functional Description
VEE
Receiver Signal Common. All voltages are referenced to this potential unless otherwise indicated.
Directly connect these pads to receiver signal ground plane.
VCCR
VPP
Receiver Power Supply. Use recommended power supply filter circuit in Figure 5.
Not required for Avago product. Pads not internally connected.
(Voltage for MSA compatibility in order to ac-couple receiver data outputs).
DOUT0+ through DOUT11+
DOUT0– through DOUT11–
SD
Receiver Data Out+ for channels 0 through 11, respectively. Terminate these high-speed differential
CML outputs with standard CML techniques at the inputs of the receiving device.
Individual data outputs will be squelched for insufficient input signal level.
Receiver Data Out- for channel 0 through 11, respectively. Terminate these high-speed differential
CML outputs with standard CML techniques at the inputs of the receiving device.
Individual data outputs will be squelched for insufficient input signal level.
Signal Detect. Normal optical input levels to all channels results in a logic "1" output, VOH, asserted.
Low input optical levels to any channel results in a fault condition indicated by a logic "0" output, VOL,
de-asserted. SD is a single-ended LVTTL compatible output.
RX_EN
SQ_EN
EN_SD
DNC
Receiver output enable. Active high (logic "1"), internal pull-up. Low (logic "0") = receiver outputs
disabled, all outputs are high (logic "1").
Squelch enable input. Active high (logic "1"), internal pull-up. Low (logic "0") = squelch disabled.
When SQ_EN is high and SD is low, corresponding outputs are squelched.
Enable Signal Detect. Active high (logic "1"), internal pull-up. Low (logic "0") = Signal detect output
forced active high.
Do not connect to any electrical potential.
11
TRANSMITTER MODULE PAD ASSIGNMENT
(TOWARD MTP® CONNECTOR)
J
I
H
G
F
E
D
C
B
A
1
2
DNC
DNC
DNC
V
V
V
V
V
V
V
V
V
V
DNC
EE
EE
EE
EE
EE
EE
EE
EE
DNC
DNC
DNC
DNC
DNC
DNC
DNC
DNC
DNC
DNC
DNC
V
V
DIN5+
DIN8+
V
V
EE
EE
EE
EE
EE
EE
3
V
V
DIN4+ DIN5-
DIN7+ DIN8-
CCT
CCT
CCT
CCT
CCT
CCT
CCT
CCT
4
V
V
V
V
V
V
DIN3+ DIN4-
V
DIN6+ DIN7-
V
DNC
EE
EE
5
DIN3-
V
DIN2+ DIN6-
V
DIN9-
V
V
EE
EE
EE
EE
6
V
DIN1+ DIN2-
V
DIN10- DIN9+
EE
EE
7
DNC
DNC
DIN0+ DIN1-
V
V
V
DIN11- DIN10+
V
V
V
DNC
DNC
DNC
DNC
EE
EE
EE
EE
EE
EE
8
RESET- FAULT-
TX_EN TX_DIS
DIN0-
V
V
DIN11+
V
V
EE
EE
EE
EE
9
V
V
EE
EE
10
DNC
DNC
DNC
DNC
DNC
DNC
DNC
DNC
TOP VIEW (PCB LAYOUT)
(10 x 10 ARRAY)
12
RECEIVER MODULE PAD ASSIGNMENT
(TOWARD MTP® CONNECTOR)
J
I
H
G
F
E
D
C
B
A
1
2
3
4
5
6
7
8
9
V
V
DNC
DNC
V
V
V
V
V
V
V
V
V
V
DNC
PP
EE
EE
EE
EE
EE
EE
EE
EE
DNC
DNC
V
V
DOUT5-
DOUT8-
V
V
PP
EE
EE
EE
EE
EE
EE
DNC
DNC
DNC
DNC
DNC
V
V
DOUT4- DOUT5+
DOUT7- DOUT8+
CCR
CCR
CCR
CCR
CCR
CCR
V
V
V
V
V
V
DOUT3- DOUT4+
V
DOUT6- DOUT7+
V
DNC
EE
EE
DOUT3+
V
DOUT2- DOUT6+
V
DOUT9+
V
V
CCR
CCR
SD
EE
EE
EE
EE
V
DOUT1- DOUT2+
V
DOUT10+ DOUT9-
EE
EE
DNC
DNC
DOUT0- DOUT1+
V
V
V
DOUT11+ DOUT10-
V
V
V
DNC
DNC
DNC
DNC
EE
EE
EE
EE
EE
EE
V
V
DNC
DOUT0+
V
V
DOUT11-
V
V
PP
PP
EE
EE
EE
EE
RX_EN EN_SD
V
V
EE
EE
10 SQ_EN
DNC
DNC
DNC
DNC
DNC
DNC
DNC
DNC
TOP VIEW (PCB LAYOUT)
(10 x 10 ARRAY)
13
Case Temperature
Measurement Point
Figure 3. Case temperature measurement point (label and heatsink removed for clarity)
25.0
No heatsink
Heatsink
20.0
15.0
10.0
5.0
0.0
0
0.5
1
1.5
2
Air Velocity (m/s)
Figure 4. Sample HFBR-772BZ(BHZ)/782BZ(BHZ) Case to Ambient thermal resistance (C/W) versus air velocity (sea level)
14
R = 1.0 kΩ
R = 100Ω
HFBR-782BZ
0603
0603
V
V
V
V
V
V
V
V
CCR
CCR
CCR
CCR
CCR
CCR
CCR
CCR
V
CC
L = 6.8 nH
0805
L = 1 µH
2220
C = 0.1 µF
0603
C = 0.1 µF
0603
C = 10 µF
1210
C = 10 µF
1210
NOTE:
1. V is defined by 3.135 <Vcc <3.465 Volts and the power supply filter has <50 mV drop across it resulting
cc
in 3.085 <V , <3.415 volts.
ccr
Figure 5. Recommended receiver power supply filter.
R = 1.0 k
0603
Ω
R = 100
0603
Ω
HFBR-772BZ
V
V
V
V
V
V
V
V
CCT
CCT
CCT
CCT
CCT
CCT
CCT
CCT
V
CC
L = 6.8 nH
0805
L = 1 µH
2220
C = 0.1 µF
0603
C = 0.1 µF
0603
C = 10 µF
1210
C = 10 µF
1210
NOTE:
1. V is defined by 3.135 <V <3.465 Volts and the power supply filter has <50 mV drop across it resulting
cc
cc
3.085 < V <3.145 volts.
cct
Figure 6. Recommended transmitter power supply filter.
15
HFBR-772BZ
DATA OUT (+)
DATA OUT (–)
R
50 Ω
C = 100 nF
C = 100 nF
R
100 Ω
R
50 Ω
HFBR-782BZ
ASIC
D
OUT
(+)
Unused receiver
channel outputs
must be terminated
C = 100 nF
RDL
100 Ω
D
OUT
(–)
C = 100 nF
NOTE:
AC coupling capacitors should be used to connect data outputs to data inputs between
the HFBR-772BZ, HFBR-782BZ, and host board ICs (eg ASIC) with either 50 Ω single
ended or 100 Ω differential terminations as shown. The capacitors' value can be reduced
from 100 nF (0603 size) if the data rate and run length are limited.
Figure 7. Recommended ac coupling and data signal termination.
V
D
+
DI/O+
IN+
∆V
TRANSMITTER
DIN
∆V
∆V
DI/OL
DI/OH
–
D
IN–
V
DI/O–
D
D
OUT+
+
∆V
RECEIVER
DOUT
∆V
∆V
DI/OH
DI/OL
+
–
∆V
DI/O P-P
–
OUT–
V
REFERS TO
DI/O
EITHER V
OR V
DIN
AS APPROPRIATE
DOUT
Figure 8. Differential signals.
16
2 x ∅2.54 MIN. PAD KEEP-OUT
∅0.1 A B-C
2 x ∅1.7 0.05 HOLES
∅0.1 A B-C
3 x ∅4.17 MIN. PAD KEEP-OUT
∅0.1 A B-C
5.46
B
3 x ∅2.69 0.05 HOLES
A
FOR #2 SCREW
∅0.1 A B-C
Rx
SYM.
13.72
18 REF.
100 PIN FCI
MEG-Array® RECEPTACLE
CONNECTORS
18.42 MIN.
C
Tx
9 x 1.27 TOT = 11.43
SYM.
END OF
MODULE
FRONT
(10 x 10 =) 100 x∅0.58 0.05 PADS
∅0.05 A B-C
8.00
50
9 x 1.27 TOT = 11.43
1.89 REF.
KEEP-OUT AREA
FOR MPO CONNECTOR
30.23
8.95 REF.
PCB LAYOUT
(TOP VIEW)
Note: The host electrical connector attached to the PCB must be a 100-position FCI Meg-Array Plug (FCI PN: 84512-102) or equivalent.
Figure 9. Package board footprint (dimensions in mm). PCB top view.
17
V
CCR
V
CCT
50 Ω
50 Ω
D
IN+
D
D
OUT+
OUT–
50 Ω
50 Ω
V
Z
BIAS
(NOMINAL 1.7 V)
IN
D
IN–
V
EE
V
EE
Figure 10. Rx data output equivalent circuit.
Figure 11. Tx data input equivalent circuit.
V
> 2.8 V
CC
V
CC
~60 ms
~6.5 ms
~4.6 ms
SHUTDOWN
SHUTDOWN
SHUTDOWN
NORMAL
NORMAL
NORMAL
TX OUT 0
TX OUT 1
~4.6 ms
TX OUT 2
SHUTDOWN
NORMAL
TX OUT 11
Figure 12. Typical transmitter power-up sequence.
NO FAULT DETECTED
FAULT DETECTED
~100 ns
~Toff
<200 µs
-FAULT
TX OUT CH 0-11
Figure 13. Transmitter FAULT signal timing diagram.
18
RESET
FAULT
> 100 ns
~4.2 ms
(Ton)
~55 ms
SHUTDOWN
~4.6 ms
NORMAL
TX OUT 0
TX OUT 1
~4.6 ms
TX OUT 2
TX OUT 11
~5 µs (Toff)
Figure 14. Transmitter RESET timing diagram.
TX_EN
TX_DIS
~5 µs (Toff)
~5 µs (Toff)
SHUTDOWN
TX OUT
CH 0-11
TX OUT
CH 0-11
NORMAL
(a)
SHUTDOWN
NORMAL
(b)
NOTE [1]: TX_DIS, WHICH IS
NOT SHOWN, IS THE
FUNCTIONAL COMPLIMENT
OF TX_EN.
[1]
(Ton)
TX_EN
~55 ms
~4.6 ms
~4.2 ms
TX OUT CH 0
TX OUT CH 1
TX OUT
CH 11
(c)
Figure 15. Transmitter TX_EN and TX_DIS timing diagram.
19
Module Outline
Notes:
1. Module supplied with port process plug.
2. Module mass approximately 20 grams.
Figure 16. Package outline for HFBR-772BZ and HFBR-782BZ (dimensions in mm).
20
Notes:
1. Module supplied with port process plug.
2. Module mass approximately 20 grams.
Figure 17. Package Outline for HFBR-772BHZ/782BHZ (dimensions in mm)
21
Figure 18. Package Outline for HFBR-772BEZ/782BEZ (dimensions in mm)
22
Figure 19. Host Frontplate Layout (dimensions in mm)
23
For product information and a complete list of distributors, please go to our web site: www.avagotech.com
Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies, Pte. in the United States and other countries.
Data subject to change. Copyright © 2005 Avago Technologies Pte. All rights reserved.
5989-4520EN - December 14, 2005
相关型号:
HFBR-772BHWZ
Pluggable Parallel Fiber Optic Modules, Transmitter and Receiver Low cost per Gb/s
AVAGO
HFBR-772BWZ
Pluggable Parallel Fiber Optic Modules, Transmitter and Receiver Low cost per Gb/s
AVAGO
©2020 ICPDF网 联系我们和版权申明