OPA620KP [BB]

Wideband Precision OPERATIONAL AMPLIFIER; 宽带精密运算放大器
OPA620KP
型号: OPA620KP
厂家: BURR-BROWN CORPORATION    BURR-BROWN CORPORATION
描述:

Wideband Precision OPERATIONAL AMPLIFIER
宽带精密运算放大器

运算放大器
文件: 总15页 (文件大小:311K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
OPA620  
®
OPA620  
OPA620  
OPA620  
Wideband Precision  
OPERATIONAL AMPLIFIER  
FEATURES  
LOW NOISE: 2.3nV/Hz  
APPLICATIONS  
LOW NOISE PREAMPLIFIER  
HIGH OUTPUT CURRENT: 100mA  
FAST SETTLING: 25ns (0.01%)  
GAIN-BANDWIDTH PRODUCT: 200MHz  
UNITY-GAIN STABLE  
LOW NOISE DIFFERENTIAL AMPLIFIER  
HIGH-RESOLUTION VIDEO  
HIGH-SPEED SIGNAL PROCESSING  
LINE DRIVER  
LOW OFFSET VOLTAGE: ±200µV  
LOW DIFFERENTIAL GAIN/PHASE ERROR  
8-PIN DIP, SO-8 PACKAGES  
ADC/DAC BUFFER  
ULTRASOUND  
PULSE/RF AMPLIFIERS  
ACTIVE FILTERS  
DESCRIPTION  
The OPA620 is a precision wideband monolithic opera-  
tional amplifier featuring very fast settling time, low  
differential gain and phase error, and high output  
current drive capability.  
used in all op amp applications requiring high speed  
and precision.  
Low noise and distortion, wide bandwidth, and high  
linearity make this amplifier suitable for RF and video  
applications. Short-circuit protection is provided by an  
internal current-limiting circuit.  
The OPA620 is internally compensated for unity-gain  
stability. This amplifier has a very low offset, fully  
symmetrical differential input due to its “classical”  
operational amplifier circuit architecture. Unlike “cur-  
rent-feedback” amplifier designs, the OPA620 may be  
The OPA620 is available in plastic and ceramic DIP  
and SO-8 packages. Two temperature ranges are of-  
fered: –40°C to +85°C and –55°C to +125°C.  
+VCC  
7
3
Non-Inverting  
Input  
Output  
Stage  
6
Output  
Inverting  
Input  
2
CC  
Current  
Mirror  
4
–VCC  
International Airport Industrial Park  
Mailing Address: PO Box 11400, Tucson, AZ 85734  
Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706  
Tel: (520) 746-1111 • Twx: 910-952-1111  
Internet: http://www.burr-brown.com/  
FAXLine: (800) 548-6133 (US/Canada Only)  
Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132  
©
1988 Burr-Brown Corporation  
PDS-872G  
Printed in U.S.A. September, 1993  
SPECIFICATIONS  
ELECTRICAL  
At VCC = ±5VDC, RL = 100, and TA = +25°C, unless otherwise noted.  
OPA620KP, KU  
TYP  
OPA620SG  
TYP  
PARAMETER  
CONDITIONS  
MIN  
MAX  
MIN  
MAX  
UNITS  
INPUT NOISE  
Voltage: fO = 100Hz  
fO = 1kHz  
RS = 0Ω  
10  
5.5  
3.3  
2.5  
2.3  
8.0  
2.3  
nV/Hz  
nV/Hz  
nV/Hz  
nV/Hz  
nV/Hz  
µVrms  
pA/Hz  
fO = 10kHz  
fO = 100kHz  
fO = 1MHz to 100MHz  
fB = 100Hz to 10MHz  
Current: fO = 10kHz to 100MHz  
OFFSET VOLTAGE(1)  
Input Offset Voltage  
Average Drift  
Supply Rejection  
VCM = 0VDC  
TA = TMIN to TMAX  
±VCC = 4.5V to 5.5V  
±200  
±8  
60  
±1000  
µV  
µV/°C  
dB  
50  
BIAS CURRENT  
Input Bias Current  
VCM = 0VDC  
VCM = 0VDC  
Open-Loop  
15  
30  
2
µA  
µA  
OFFSET CURRENT  
Input Offset Current  
0.2  
INPUT IMPEDANCE  
Differential  
Common-Mode  
15 || 1  
1 || 1  
k|| pF  
M|| pF  
INPUT VOLTAGE RANGE  
Common-Mode Input Range  
Common-Mode Rejection  
±3.0  
65  
±3.5  
75  
V
dB  
VIN = ±2.5VDC, VO = 0VDC  
OPEN-LOOP GAIN, DC  
Open-Loop Voltage Gain  
R
L = 100Ω  
50  
48  
60  
58  
dB  
dB  
RL = 50Ω  
FREQUENCY RESPONSE  
Closed-Loop Bandwidth  
(–3dB)  
Gain = +1V/V  
Gain = +2V/V  
Gain = +5V/V  
Gain = +10V/V  
Gain +5V/V  
300  
100  
40  
MHz  
MHz  
MHz  
MHz  
MHz  
%
20  
Gain-Bandwidth Product  
Differential Gain  
Differential Phase  
Harmonic Distortion(2)  
200  
0.05  
0.05  
3.58MHz, G = +1V/V  
3.58MHz, G = +1V/V  
G = +2V/V, f = 10MHz, VO = 2Vp-p  
Second Harmonic  
Degrees  
–61  
–65  
16  
40  
250  
10  
13  
25  
60  
–50  
–55  
dBc(3)  
dBc  
MHz  
MHz  
V/µs  
%
ns  
ns  
Degrees  
Third Harmonic  
Full Power Bandwidth(2)  
VO = 5Vp-p, Gain = +1V/V  
VO = 2Vp-p, Gain = +1V/V  
2V Step, Gain = –1V/V  
2V Step, Gain = –1V/V  
2V Step, Gain = –1V/V  
11  
27  
175  
Slew Rate(2)  
Overshoot  
Settling Time: 0.1%  
0.01%  
Phase Margin  
Rise Time  
Gain = +1V/V  
Gain = +1V/V, 10% to 90%  
VO = 100mVp-p; Small Signal  
VO = 6Vp-p; Large Signal  
2
22  
ns  
ns  
RATED OUTPUT  
Voltage Output  
RL = 100Ω  
RL = 50Ω  
1MHz, Gain = +1V/V  
Gain = +1V/V  
Continuous  
±3.0  
±2.5  
±3.5  
±3.0  
0.015  
20  
V
V
pF  
mA  
Output Resistance  
Load Capacitance Stability  
Short Circuit Current  
±150  
POWER SUPPLY  
Rated Voltage  
Derated Performance  
Current, Quiescent  
±VCC  
±VCC  
IO = 0mA  
5
VDC  
VDC  
mA  
4.0  
6.0  
23  
21  
TEMPERATURE RANGE  
Specification: KP, KU  
SG  
Operating: SG  
KP, KU  
Ambient Temperature  
Ambient Temperature  
–40  
–40  
+85  
+85  
–55  
–55  
+125  
+125  
°C  
°C  
°C  
°C  
θJA:  
SG  
KP  
KU  
125  
°C/W  
°C/W  
°C/W  
90  
100  
The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility  
for the use of this information, and all use of such information shall be entirely at the user’s own risk. Prices and specifications are subject to change without notice. No patent rights or  
licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support  
devices and/or systems.  
®
2
OPA620  
SPECIFICATIONS (CONT)  
ELECTRICAL (FULL TEMPERATURE RANGE SPECIFICATIONS)  
At VCC = ±5VDC, RL = 100, and TA = TMIN to TMAX, unless otherwise noted.  
OPA620KP, KU  
TYP  
OPA620SG  
TYP  
PARAMETER  
CONDITIONS  
MIN  
MAX  
MIN  
MAX  
UNITS  
TEMPERATURE RANGE  
Specification: KP, KU  
SG  
Ambient Temperature  
–40  
+85  
–55  
+125  
°C  
°C  
OFFSET VOLTAGE(1)  
Average Drift  
Supply Rejection  
Full Temp.  
0°C to +70°C ±VCC = 4.5V to 5.5V  
Full Temp., ±VCC = 4.5 to 5.5V  
±8  
60  
55  
µV/°C  
dB  
dB  
45  
40  
BIAS CURRENT  
Input Bias Current  
Full Temp., VCM = 0VDC  
Full Temp., VCM = 0VDC  
15  
40  
5
µA  
µA  
OFFSET CURRENT  
Input Offset Current  
0.2  
INPUT VOLTAGE RANGE  
Common-Mode Input Range  
Common-Mode Rejection  
±2.5  
60  
±3.0  
75  
V
dB  
VIN = ±2.5VDC, VO = 0VDC  
OPEN LOOP GAIN, DC  
Open-Loop Voltage Gain  
RL = 100Ω  
RL = 50Ω  
46  
44  
60  
58  
dB  
dB  
RATED OUTPUT  
Voltage Output  
0°C to +70°C, RL = 100Ω  
–40°C to +85°C, RL = 100Ω  
0°C to +70°C, RL = 50Ω  
–40°C to +85°C, RL = 50Ω  
±3.0  
±2.75  
±2.5  
±3.5  
±3.25  
±3.0  
V
V
V
V
±2.25  
±2.7  
POWER SUPPLY  
Current, Quiescent  
IO = 0mA  
21  
25  
mA  
Same specifications as for KP, KU.  
NOTES: (1) Offset Voltage specifications are also guaranteed with units fully warmed up. (2) Parameter is guaranteed by characterization. (3) dBc = dB referred  
to carrier-input signal.  
PIN CONFIGURATION  
Top View  
DIP/SO-8  
No Internal Connection  
Inverting Input  
1
2
3
4
8
7
6
5
No Internal Connection  
Positive Supply (+VCC  
Output  
)
Non-Inverting Input  
Negative Supply (–VCC  
)
No Internal Connection  
ORDERING INFORMATION  
PACKAGE INFORMATION  
PACKAGE DRAWING  
NUMBER(1)  
(
)
(
)
OPA620  
PRODUCT  
PACKAGE  
Basic Model Number  
Performance Grade Code  
K = –40°C to +85°C  
S = –55°C to +125°C  
Package Code  
OPA620KP  
OPA620KU  
OPA620SG  
8-Pin Plastic DIP  
SO-8 Surface Mount  
8-Pin Ceramic DIP  
006  
182  
157  
NOTE: (1) For detailed drawing and dimension table, please see end of data  
sheet, or Appendix C of Burr-Brown IC Data Book.  
G = 8-pin Ceramic DIP  
P = 8-pin Plastic DIP  
U = SO-8 Surface Mount  
ELECTROSTATIC  
ABSOLUTE MAXIMUM RATINGS  
DISCHARGE SENSITIVITY  
Supply ............................................................................................. ±7VDC  
Internal Power Dissipation(1) ....................... See Applications Information  
Differential Input Voltage ............................................................ Total VCC  
Input Voltage Range .................................... See Applications Information  
Storage Temperature Range: SG ................................. –65°C to +150°C  
KP, KU .......................... –40°C to +125°C  
This integrated circuit can be damaged by ESD. Burr-Brown  
recommends that all integrated circuits be handled with  
appropriate precautions. Failure to observe proper handling and  
installation procedures can cause damage.  
Lead Temperature (soldering, 10s) .............................................. +300°C  
(soldering, SO-8, 3s) ...................................... +260°C  
Output Short Circuit to Ground (+25°C) ............... Continuous to Ground  
Junction Temperature (TJ ) ............................................................ +175°C  
ESD damage can range from subtle performance degradation to  
complete device failure. Precision integrated circuits may be more  
susceptible to damage because very small parametric changes  
could cause the device not to meet its published specifications.  
NOTE: (1) Packages must be derated based on specified θ JA. Maximum TJ  
must be observed.  
®
3
OPA620  
TYPICAL PERFORMANCE CURVES (CONT)  
At VCC = ±5VDC, RL = 100, and TA = +25°C, unless otherwise noted.  
AV = +1V/V CLOSED-LOOP  
SMALL-SIGNAL BANDWIDTH  
OPEN-LOOP FREQUENCY RESPONSE  
+4  
AOL  
80  
60  
40  
20  
0
+2  
Gain  
0
–45  
–90  
–135  
–180  
0
–2  
–4  
–45  
–90  
–135  
–180  
Phase  
Open-Loop Phase  
Gain  
Phase  
Margin  
60°  
0
–6  
–8  
PM 60°  
-20  
1k  
10k  
100k  
1M  
10M  
100M  
1G  
1M  
10M  
100M  
1G  
Frequency (Hz)  
Frequency (Hz)  
AV = +2V/V CLOSED-LOOP  
SMALL-SIGNAL BANDWIDTH  
AV = +10V/V CLOSED-LOOP  
SMALL-SIGNAL BANDWIDTH  
+10  
+8  
+24  
+22  
AOL  
AOL  
Gain  
Gain  
0
0
+6  
+4  
+2  
+20  
+18  
+16  
–45  
–90  
–135  
–180  
–45  
–90  
–135  
–180  
Open-Loop Phase  
Open-Loop Phase  
PM 90°  
0
+14  
+12  
PM 70°  
–2  
1M  
10M  
100M  
1G  
1M  
10M  
100M  
1G  
Frequency (Hz)  
Frequency (Hz)  
A V = +1V/V CLOSED-LOOP BANDWIDTH  
vs OUTPUT VOLTAGE SWING  
A V = +2V/V CLOSED-LOOP BANDWIDTH  
vs OUTPUT VOLTAGE SWING  
8
6
4
8
6
4
RL = 50  
RL = 50  
2
0
2
0
1k  
10k  
100k  
1M  
10M  
100M  
1G  
1k  
10k  
100k  
1M  
10M  
100M  
1G  
Frequency (Hz)  
Frequency (Hz)  
®
4
OPA620  
TYPICAL PERFORMANCE CURVES (CONT)  
At VCC = ±5VDC, RL = 100, and TA = +25°C, unless otherwise noted.  
TOTAL INPUT VOLTAGE NOISE SPECTRAL DENSITY  
vs SOURCE RESISTANCE  
A V = +10V/V CLOSED-LOOP BANDWIDTH  
vs OUTPUT VOLTAGE SWING  
8
6
4
100  
10  
RL = 50  
RS = 1k  
RS = 500  
RS = 100  
1
RS = 0Ω  
2
0
0.1  
1k  
10k  
100k  
1M  
10M  
100M  
1G  
100  
1k  
10k  
100k  
Frequency (Hz)  
1M  
10M  
100M  
Frequency (Hz)  
INPUT VOLTAGE AND CURRENT NOISE  
SPECTRAL DENSITY vs TEMPERATURE  
INPUT CURRENT NOISE SPECTRAL DENSITY  
3.1  
2.8  
100  
10  
2.9  
fO = 100kHz  
2.6  
2.3  
2.0  
1.7  
Current Noise  
2.5  
2.2  
1.9  
Voltage Noise  
1
0.1  
–75  
–50  
–25  
0
+25  
+50  
+75  
+100 +125  
100  
1k  
10k  
100k  
1M  
10M  
100M  
Ambient Temperature (°C)  
Frequency (Hz)  
INPUT OFFSET VOLTAGE CHANGE  
DUE TO THERMAL SHOCK  
INPUT OFFSET VOLTAGE WARM-UP DRIFT  
+100  
+1000  
+500  
SG TA = 25°C to TA = 125°C  
Air Environment  
+50  
K Grade  
0
–50  
25°C  
0
–500  
T = 25°C to 70°C  
A
Air Environment  
–100  
–1000  
0
1
2
3
4
5
6
–1  
0
+1  
+3  
+4  
+5  
+2  
Time from Power Turn-on (min)  
Time from Thermal Shock (min)  
®
5
OPA620  
TYPICAL PERFORMANCE CURVES (CONT)  
At VCC = ±5VDC, RL = 100, and TA = +25°C, unless otherwise noted.  
BIAS AND OFFSET CURRENT  
vs INPUT COMMON-MODE VOLTAGE  
BIAS AND OFFSET CURRENT  
vs TEMPERATURE  
25  
20  
21  
18  
0.8  
0.6  
0.8  
0.6  
Bias Current  
Bias Current  
0.4  
0.2  
0
0.4  
0.2  
0
15  
10  
9
15  
12  
9
Offset Current  
Offset Current  
–4  
–3  
–2  
–1  
0
+1  
+2  
+3  
+4  
–75  
–50  
–25  
0
+25  
+50  
+75  
+100 +125  
Common-Mode Voltage (V)  
Ambient Temperature (°C)  
COMMON-MODE REJECTION vs FREQUENCY  
POWER SUPPLY REJECTION vs FREQUENCY  
80  
60  
40  
20  
80  
60  
40  
20  
+ PSR  
VO = 0VDC  
– PSR  
0
0
-20  
-20  
1k  
10k  
100k  
1M  
10M  
100M  
1G  
1k  
10k  
100k  
1M  
10M  
100M  
1G  
Frequency (Hz)  
Frequency (Hz)  
COMMON-MODE REJECTION  
vs INPUT COMMON-MODE VOLTAGE  
SUPPLY CURRENT vs TEMPERATURE  
80  
75  
25  
23  
V
= 0VDC  
O
70  
65  
60  
21  
19  
17  
–5  
–4 –3  
–2 –1  
+1  
+2 +3  
+4  
+5  
0
–75  
–50  
–25  
0
+25  
+50  
+75  
+100 +125  
Common-Mode Voltage (V)  
Ambient Temperature (°C)  
®
6
OPA620  
TYPICAL PERFORMANCE CURVES (CONT)  
At VCC = ±5VDC, RL = 100, and TA = +25°C, unless otherwise noted.  
LARGE-SIGNAL TRANSIENT RESPONSE  
SMALL-SIGNAL TRANSIENT RESPONSE  
+3  
+50  
G = +1V/V  
G = +1V/V  
RL= 50Ω  
RL= 50Ω  
0
0
CL = 15pF  
CL = 15pF  
–50  
–3  
100  
200  
25  
50  
0
0
Time (ns)  
Time (ns)  
SETTLING TIME vs OUTPUT VOLTAGE CHANGE  
G = –1V/V  
SETTLING TIME vs CLOSED-LOOP GAIN  
VO = 2V Step  
160  
140  
120  
100  
80  
100  
80  
0.01%  
60  
40  
20  
0
0.01%  
60  
40  
0.1%  
20  
0
0.1%  
0
2
4
6
8
–1  
–2  
–3  
–4  
–5  
–6  
–7  
–8  
–9 –10  
Output Voltage Change (V)  
Closed-Loop Amplifier Gain (V/V)  
FREQUENCY CHARACTERISTICS vs TEMPERATURE  
A OL , PSR, AND CMR vs TEMPERATURE  
2.0  
1.5  
80  
70  
CMR  
Settling Time  
PSR  
1.0  
0.5  
0
60  
50  
40  
Gain-Bandwidth  
AOL  
Slew Rate  
–75  
–50  
–25  
0
+25  
+50  
+75  
+100 +125  
–75  
–50  
–25  
0
+25  
+50  
+75  
+100 +125  
Temperature (°C)  
Temperature (°C)  
®
7
OPA620  
TYPICAL PERFORMANCE CURVES (CONT)  
At VCC = ±5VDC, RL = 100, and TA = +25°C, unless otherwise noted.  
NTSC DIFFERENTIAL GAIN vs CLOSED-LOOP GAIN  
NTSC DIFFERENTIAL PHASE vs CLOSED-LOOP GAIN  
f = 3.58MHz  
0.5  
1.0  
f = 3.58MHz  
R = 75 (Two Back-Terminated Outputs)  
R = 75 (Two Back-Terminated Outputs)  
L
L
0.4  
0.3  
0.2  
0.1  
0
0.8  
0.6  
0.4  
0.2  
0
VO = 0V to 2.1V  
VO = 0V to 1.4V  
VO = 0V to 2.1V  
VO = 0V to 1.4V  
VO = 0V to 0.7V  
VO = 0V to 0.7V  
1
2
3
4
5
6
7
8
9
10  
1
2
3
4
5
6
7
8
9
10  
Closed-Loop Amplifier Gain (V/V)  
Closed-Loop Amplifier Gain (V/V)  
LARGE-SIGNAL  
SMALL-SIGNAL  
HARMONIC DISTORTION vs FREQUENCY  
HARMONIC DISTORTION vs FREQUENCY  
= +2V/V  
–30  
–30  
G
G
= +2V/V  
VO = 2Vp-p  
VO = 0.5Vp-p  
–40  
–50  
–60  
–70  
–80  
–40  
–50  
–60  
–70  
–80  
RL = 50  
RL = 50Ω  
2f  
2f  
3f  
3f  
100k  
1M  
10M  
100M  
100k  
1M  
10M  
100M  
Frequency (Hz)  
Frequency (Hz)  
1MHz HARMONIC DISTORTION  
vs POWER OUTPUT  
10MHz HARMONIC DISTORTION  
vs POWER OUTPUT  
–30  
–30  
G
= +2V/V  
G
= +2V/V  
RL = 50  
f C = 1MHz  
RL = 50  
f C = 10MHz  
–40  
–50  
–60  
–70  
–80  
–90  
–40  
–50  
–60  
–70  
–80  
–90  
2f  
2f  
3f  
3f  
0.25Vp-p 0.5Vp-p 1Vp-p 2Vp-p  
0.125Vp-p  
–15  
0.125Vp-p  
–15  
0.25Vp-p 0.5Vp-p 1Vp-p 2Vp-p  
–20  
–10  
–5  
0
+5  
+10  
+15  
–20  
–10  
–5  
0
+5  
+10  
+15  
Power Output (dBm)  
Power Output (dBm)  
®
8
OPA620  
Oscillations at frequencies of 200MHz and above can easily  
occur if good grounding techniques are not used. A heavy  
ground plane (2 oz. copper recommended) should connect  
all unused areas on the component side. Good ground planes  
can reduce stray signal pickup, provide a low resistance, low  
inductance common return path for signal and power, and  
can conduct heat from active circuit package pins into  
ambient air by convection.  
APPLICATIONS INFORMATION  
DISCUSSION OF PERFORMANCE  
The OPA620 provides a level of speed and precision not  
previously attainable in monolithic form. Unlike current  
feedback amplifiers, the OPA620’s design uses a “classical”  
operational amplifier architecture and can therefore be used  
in all traditional operational amplifier applications. While it  
is true that current feedback amplifiers can provide wider  
bandwidth at higher gains, they offer many disadvantages.  
The asymmetrical input characteristics of current feedback  
amplifiers (i.e., one input is a low impedance) prevents them  
from being used in a variety of applications. In addition,  
unbalanced inputs make input bias current errors difficult to  
correct. Bias current cancellation through matching of in-  
verting and non-inverting input resistors is impossible  
because the input bias currents are uncorrelated. Current  
noise is also asymmetrical and is usually significantly higher  
on the inverting input. Perhaps most important, settling time  
to 0.01% is often extremely poor due to internal design  
tradeoffs. Many current feedback designs exhibit settling  
times to 0.01% in excess of 10 microseconds even though  
0.1% settling times are reasonable. Such amplifiers are  
completely inadequate for fast settling 12-bit applications.  
Supply bypassing is extremely critical and must always be  
used, especially when driving high current loads. Both  
power supply leads should be bypassed to ground as close as  
possible to the amplifier pins. Tantalum capacitors (1µF to  
10µF) with very short leads are recommended. A parallel  
0.1µF ceramic should be added at the supply pins. Surface  
mount bypass capacitors will produce excellent results due  
to their low lead inductance. Additionally, suppression fil-  
ters can be used to isolate noisy supply lines. Properly  
bypassed and modulation-free power supply lines allow full  
amplifier output and optimum settling time  
performance.  
Points to Remember  
1) Don’t use point-to-point wiring as the increase in wiring  
inductance will be detrimental to AC performance. How-  
ever, if it must be used, very short, direct signal paths are  
required. The input signal ground return, the load ground  
return, and the power supply common should all be  
connected to the same physical point to eliminate ground  
loops, which can cause unwanted feedback.  
The OPA620’s “classical” operational amplifier architecture  
employs true differential and fully symmetrical inputs to  
eliminate these troublesome problems. All traditional circuit  
configurations and op amp theory apply to the OPA620. The  
use of low-drift thin-film resistors allows internal operating  
currents to be laser-trimmed at wafer-level to optimize AC  
performance such as bandwidth and settling time, as well as  
DC parameters such as input offset voltage and drift. The  
result is a wideband, high-frequency monolithic operational  
amplifier with a gain-bandwidth product of 200MHz, a  
0.01% settling time of 25ns, and an input offset voltage  
of 200µV.  
2) Good component selection is essential. Capacitors used in  
critical locations should be a low inductance type with a high  
quality dielectric material. Likewise, diodes used in critical  
locations should be Schottky barrier types, such as HP5082-  
2835 for fast recovery and minimum charge storage.  
Ordinary diodes will not be suitable in RF circuits.  
3) Whenever possible, solder the OPA620 directly into the  
PC board without using a socket. Sockets add parasitic  
capacitance and inductance, which can seriously degrade  
AC performance or produce oscillations. If sockets must be  
used, consider using zero-profile solderless sockets such as  
Augat part number 8134-HC-5P2. Alternately, Teflon® stand-  
offs located close to the amplifier’s pins can be used to  
mount feedback components.  
WIRING PRECAUTIONS  
Maximizing the OPA620’s capability requires some wiring  
precautions and high-frequency layout techniques.  
Oscillation, ringing, poor bandwidth and settling, gain  
peaking, and instability are typical problems plaguing all  
high-speed amplifiers when they are improperly used. In  
general, all printed circuit board conductors should be wide  
to provide low resistance, low impedance signal paths. They  
should also be as short as possible. The entire physical  
circuit should be as small as practical. Stray capacitances  
should be minimized, especially at high impedance nodes,  
such as the amplifier’s input terminals. Stray signal coupling  
from the output or power supplies to the inputs should be  
minimized. All circuit element leads should be no longer  
than 1/4 inch (6mm) to minimize lead inductance, and low  
values of resistance should be used. This will minimize time  
constants formed with the circuit capacitances and will  
eliminate stray, parasitic circuits.  
4) Resistors used in feedback networks should have values  
of a few hundred ohms for best performance. Shunt capaci-  
tance problems limit the acceptable resistance range to about  
1kon the high end and to a value that is within the  
amplifier’s output drive limits on the low end. Metal film  
and carbon resistors will be satisfactory, but wirewound  
resistors (even “non-inductive” types) are absolutely  
unacceptable in high-frequency circuits.  
5) Surface-mount components (chip resistors, capacitors,  
etc) have low lead inductance and are therefore strongly  
recommended. Circuits using all surface-mount components  
with the OPA620KU (SO-8 package) will offer the best AC  
performance. The parasitic package inductance and capaci-  
tance for the SO-8 is lower than the both the Cerdip and  
8-lead Plastic DIP.  
Grounding is the most important application consideration  
for the OPA620, as it is with all high-frequency circuits.  
Teflon® E. I. Du Pont de Nemours & Co.  
®
9
OPA620  
6) Avoid overloading the output. Remember that output  
current must be provided by the amplifier to drive its own  
feedback network as well as to drive its load. Lowest  
distortion is achieved with high impedance loads.  
INPUT PROTECTION  
Static damage has been well recognized for MOSFET  
devices, but any semiconductor device deserves protection  
from this potentially damaging source. The OPA620 incor-  
porates on-chip ESD protection diodes as shown in Figure 2.  
This eliminates the need for the user to add external protec-  
tion diodes, which can add capacitance and degrade AC  
performance.  
7) Don’t forget that these amplifiers use ±5V supplies.  
Although they will operate perfectly well with +5V and  
–5.2V, use of ±15V supplies will destroy the part.  
8) Standard commercial test equipment has not been  
designed to test devices in the OPA620’s speed range.  
Benchtop op amp testers and ATE systems will require a  
special test head to successfully test these amplifiers.  
All pins on the OPA620 are internally protected from ESD  
by means of a pair of back-to-back reverse-biased diodes to  
either power supply as shown. These diodes will begin to  
conduct when the input voltage exceeds either power  
supply by about 0.7V. This situation can occur with loss of  
the amplifier’s power supplies while a signal source is still  
present. The diodes can typically withstand a continuous  
current of 30mA without destruction. To insure long term  
reliability, however, diode current should be externally lim-  
ited to 10mA or so whenever possible.  
9) Terminate transmission line loads. Unterminated lines,  
such as coaxial cable, can appear to the amplifier to be a  
capacitive or inductive load. By terminating a transmission  
line with its characteristic impedance, the amplifier’s load  
then appears purely resistive.  
10) Plug-in prototype boards and wire-wrap boards will not  
be satisfactory. A clean layout using RF techniques is  
essential; there are no shortcuts.  
ESDProtectiondiodesinternally  
connected to all pins.  
+VCC  
OFFSET VOLTAGE ADJUSTMENT  
The OPA620’s input offset voltage is laser-trimmed and  
will require no further adjustment for most applications.  
However, if additional adjustment is needed, the circuit in  
Figure 1 can be used without degrading offset drift with  
temperature. Avoid external adjustment whenever possible  
since extraneous noise, such as power supply noise, can be  
inadvertently coupled into the amplifier’s inverting input  
terminal. Remember that additional offset errors can be  
created by the amplifier’s input bias currents. Whenever  
possible, match the impedance seen by both inputs as is  
shown with R3. This will reduce input bias current errors to  
the amplifier’s offset current, which is typically only 0.2µA.  
External  
Pin  
Internal  
Circuitry  
–VCC  
FIGURE 2. Internal ESD Protection.  
The internal protection diodes are designed to withstand  
2.5kV (using Human Body Model) and will provide ad-  
equate ESD protection for most normal handling proce-  
dures. However, static damage can cause subtle changes in  
amplifier input characteristics without necessarily destroy-  
ing the device. In precision operational amplifiers, this may  
cause a noticeable degradation of offset voltage and drift.  
Therefore, static protection is strongly recommended when  
handling the OPA620.  
+VCC  
R2  
RTrim  
20kΩ  
47kΩ  
OPA620  
OUTPUT DRIVE CAPABILITY  
The OPA620’s design uses large output devices and has  
been optimized to drive 50and 75resistive loads. The  
device can easily drive 6Vp-p into a 50load. This high-  
output drive capability makes the OPA620 an ideal choice  
for a wide range of RF, IF, and video applications. In many  
cases, additional buffer amplifiers are unneeded.  
–VCC  
R1  
(1)R3 = R1 || R2  
VIN or Ground  
Internal current-limiting circuitry limits output current to  
about 150mA at 25°C. This prevents destruction from  
accidental shorts to common and eliminates the need for  
external current-limiting circuitry. Although the device can  
withstand momentary shorts to either power supply, it is not  
recommended.  
Output Trim Range +VCC  
(
R2 ) to –VCC  
RTrim  
(
R2  
RTrim  
)
NOTE: (1) R3 is optional and can be used to cancel offset errors due to input  
bias currents.  
FIGURE 1. Offset Voltage Trim.  
®
10  
OPA620  
Many demanding high-speed applications such as ADC/  
DAC buffers require op amps with low wideband output  
impedance. For example, low output impedance is essential  
when driving the signal-dependent capacitances at the inputs  
of flash A/D converters. As shown in Figure 3, the OPA620  
maintains very low closed-loop output impedance over  
frequency. Closed-loop output impedance increases with  
frequency since loop gain is decreasing with frequency.  
When the output is shorted to ground, PDL = 5V x 150mA =  
750mW. Thus, PD = 230mW + 750mW 1W. Note that the  
short-circuit condition represents the maximum amount of  
internal power dissipation that can be generated. Thus, the  
“Maximum Power Dissipation” curve starts at 1W and is  
derated based on a 175°C maximum junction temperature  
and the junction-to-ambient thermal resistance, θJA, of each  
package. The variation of short-circuit current with tempera-  
ture is shown in Figure 5.  
10  
250  
1
+ISC  
200  
G = +10V/V  
0.1  
150  
– ISC  
G = +1V/V  
G = +2V/V  
100  
0.01  
100  
1k  
10k  
100k  
1M  
10M  
100M  
50  
Frequency (Hz)  
–75  
–50  
–25  
0
+25  
+50  
+75 +100 +125  
FIGURE 3. Small-Signal Output Impedance vs Frequency.  
Ambient Temperature (°C)  
THERMAL CONSIDERATIONS  
FIGURE 5. Short-Circuit Current vs Temperature.  
The OPA620 does not require a heat sink for operation in  
most environments. The use of a heat sink, however, will  
reduce the internal thermal rise and will result in cooler,  
more reliable operation. At extreme temperatures and under  
full load conditions a heat sink is necessary. See “Maximum  
Power Dissipation” curve, Figure 4.  
CAPACITIVE LOADS  
The OPA620’s output stage has been optimized to drive  
resistive loads as low as 50. Capacitive loads, however,  
will decrease the amplifier’s phase margin which may cause  
high frequency peaking or oscillations. Capacitive loads  
greater than 20pF should be buffered by connecting a small  
resistance, usually 5to 25, in series with the output as  
shown in Figure 6. This is particularly important when  
driving high capacitance loads such as flash A/D converters.  
1.2  
Plastic DIP, SO-8  
Packages  
1.0  
0.8  
In general, capacitive loads should be minimized for  
optimum high frequency performance. Coax lines can be  
driven if the cable is properly terminated. The capacitance of  
coax cable (29pF/foot for RG-58) will not load the amplifier  
when the coaxial cable or transmission line is terminated in  
its characteristic impedance.  
Cerdip  
Package  
0.6  
0.4  
0.2  
0
0
+25  
+50  
+75  
+100  
+125  
+150  
(RS typically 5to 25)  
Ambient Temperature (°C)  
FIGURE 4. Maximum Power Dissipation.  
RS  
The internal power dissipation is given by the equation PD =  
DQ + PDL, where PDQ is the quiescent power dissipation and  
OPA620  
P
PDL is the power dissipation in the output stage due to the  
load. (For ±VCC = ±5V, PDQ = 10V x 23mA = 230mW, max).  
For the case where the amplifier is driving a grounded load  
(RL) with a DC voltage (±VOUT) the maximum value of PDL  
occurs at ±VOUT = ±VCC/2, and is equal to PDL, max =  
(±VCC)2/4RL. Note that it is the voltage across the output  
transistor, and not the load, that determines the power  
dissipated in the output stage.  
RL  
CL  
FIGURE 6. Driving Capacitive Loads.  
®
11  
OPA620  
COMPENSATION  
tors, which settle to 0.01% in sufficient time, are scarce and  
expensive. Fast oscilloscopes, however, are more commonly  
available. For best results, a sampling oscilloscope is recom-  
mended. Sampling scopes typically have bandwidths that  
are greater than 1GHz and very low capacitance inputs.  
They also exhibit faster settling times in response to signals  
that would tend to overload a real-time oscilloscope.  
The OPA620 is internally compensated and is stable in unity  
gain with a phase margin of approximately 60°. However,  
the unity gain buffer is the most demanding circuit configu-  
ration for loop stability and oscillations are most likely to  
occur in this gain. If possible, use the device in a noise gain  
of two or greater to improve phase margin and reduce the  
susceptibility to oscillation. (Note that, from a stability  
standpoint, an inverting gain of –1V/V is equivalent to a  
noise gain of 2.) Gain and phase response for other gains are  
shown in the Typical Performance Curves.  
Figure 7 shows the test circuit used to measure settling time  
for the OPA620. This approach uses a 16-bit sampling  
oscilloscope to monitor the input and output pulses. These  
waveforms are captured by the sampling scope, averaged,  
and then subtracted from each other in software to produce  
the error signal. This technique eliminates the need for the  
traditional “false-summing junction,” which adds extra para-  
sitic capacitance. Note that instead of an additional flat-top  
generator, this technique uses the scope’s built-in calibration  
source as the input signal.  
The high-frequency response of the OPA620 in a good  
layout is very flat with frequency. However, some circuit  
configurations such as those where large feedback  
resistances are used, can produce high-frequency gain peak-  
ing. This peaking can be minimized by connecting a small  
capacitor in parallel with the feedback resistor. This capaci-  
tor compensates for the closed-loop, high frequency, transfer  
function zero that results from the time constant formed by  
the input capacitance of the amplifier (typically 2pF after PC  
board mounting), and the input and feedback resistors. The  
selected compensation capacitor may be a trimmer, a fixed  
capacitor, or a planned PC board capacitance. The capaci-  
tance value is strongly dependent on circuit layout and  
closed-loop gain. Using small resistor values will preserve  
the phase margin and avoid peaking by keeping the break  
frequency of this zero sufficiently high. When high closed-  
loop gains are required, a three-resistor attenuator (tee  
network) is recommended to avoid using large value  
resistors with large time constants.  
2pF to 5pF (Adjust for Optimum Settling)  
0 to +2V, f = 1.25MHz  
100  
100Ω  
VIN  
+5VDC  
0 to –2V  
VOUT  
OPA620  
To Active Probe  
(Channel 2)  
–5VDC  
on sampling scope.  
SETTLING TIME  
Settling time is defined as the total time required, from the  
input signal step, for the output to settle to within the  
specified error band around the final value. This error band  
is expressed as a percentage of the value of the output  
transition, a 2V step. Thus, settling time to 0.01% requires  
an error band of ±200µV centered around the final value  
of 2V.  
NOTE: Test fixture built using all surface-mount components. Ground  
plane used on component side and entire fixture enclosed in metal case.  
Both power supplies bypassed with 10µF Tantalum || 0.01µF ceramic  
capacitors. It is directly connected (without cable) to TIME CAL trigger  
source on Sampling Scope (Data Precision's Data 6100 with Model  
640-1 plug-in). Input monitored with Active Probe (Channel 1).  
FIGURE 7. Settling Time Test Circuit.  
Settling time, specified in an inverting gain of one, occurs in  
only 25ns to 0.01% for a 2V step, making the OPA620 one  
of the fastest settling monolithic amplifiers commercially  
available. Settling time increases with closed-loop gain and  
output voltage change as described in the Typical Perform-  
ance Curves. Preserving settling time requires critical  
attention to the details as mentioned under “Wiring Precau-  
tions.” The amplifier also recovers quickly from input  
overloads. Overload recovery time to linear operation from  
a 50% overload is typically only 30ns.  
DIFFERENTIAL GAIN AND PHASE  
Differential Gain (DG) and Differential Phase (DP) are  
among the more important specifications for video applica-  
tions. DG is defined as the percent change in closed-loop  
gain over a specified change in output voltage level. DP is  
defined as the change in degrees of the closed-loop phase  
over the same output voltage change. Both DG and DP are  
specified at the NTSC sub-carrier frequency of 3.58MHz.  
DG and DP increase with closed-loop gain and output  
voltage transition as shown in the Typical Performance  
Curves. All measurements were performed using a Tektronix  
model VM700 Video Measurement Set.  
In practice, settling time measurements on the OPA620  
prove to be very difficult to perform. Accurate measurement  
is next to impossible in all but the very best equipped labs.  
Among other things, a fast flat-top generator and high speed  
oscilloscope are needed. Unfortunately, fast flat-top genera-  
®
12  
OPA620  
DISTORTION  
For this case OPI3P = 40dBm, PO = 4dBm, and the third-  
order IMD = 2(40 – 10) = 72dB below either 4dBm tone.  
The OPA620’s low IMD makes the device an excellent  
choice for a variety of RF signal processing applications.  
The OPA620’s harmonic distortion characteristics into a  
50load are shown vs frequency and power output in the  
Typical Performance Curves. Distortion can be further im-  
proved by increasing the load resistance as illustrated in  
Figure 8. Remember to include the contribution of the  
feedback resistance when calculating the effective load  
resistance seen by the amplifier.  
2-TONE, 3RD ORDER INTERMODULATION  
INTERCEPT vs FREQUENCY  
60  
250  
250Ω  
55  
50  
45  
40  
35  
30  
POUT  
RL  
+
POUT  
RL  
+
10MHz HARMONIC DISTORTION  
vs LOAD RESISTANCE  
–40  
G = +1V/V  
G = +2V/V  
VO = 2Vp-p  
G = +2V/V  
–50  
RL = 400  
RL = 100  
RL = 50Ω  
25  
20  
15  
10  
G = +1V/V  
G = +1V/V  
2f  
G = +2V/V  
RL = 50  
–60  
–70  
–80  
–90  
RL = 100Ω  
RL = 400Ω  
50 60 70  
Frequency (MHz)  
0
10  
20  
30  
40  
80  
90  
100  
3f  
FIGURE 9. 2-Tone, 3rd Order Intermodulation Intercept vs  
Frequency.  
0
100  
200  
300  
400  
500  
Load Resistance ()  
NOISE FIGURE  
FIGURE 8. 10MHz Harmonic Distortion vs Load Resistance.  
The OPA620’s voltage and current noise spectral densities  
are specified in the Typical Performance Curves. For RF  
applications, however, Noise Figure (NF) is often the  
preferred noise specification since it allows system noise  
performance to be more easily calculated. The OPA620’s  
Noise Figure vs Source Resistance is shown in Figure 10.  
Two-tone third-order intermodulation distortion (IM) is an  
important parameter for many RF amplifier applications.  
Figure 9 shows the OPA620’s two-tone third-order IM  
intercept vs frequency. For these measurements, tones were  
spaced 1MHz apart. This curve is particularly useful for  
determining the magnitude of the third-order IM products as  
a function of frequency, load resistance, and gain. For  
example, assume that the application requires the OPA620  
to operate in a gain of +2V/V and drive 2Vp-p (4dBm for  
each tone) into 50at a frequency of 10MHz. Referring to  
Figure 9 we find that the intercept point is +40dBm. The  
magnitude of the third-order IM products can now be easily  
calculated from the expression:  
NOISE FIGURE vs SOURCE RESISTANCE  
25  
NFdB = 10log 
20  
15  
10  
5
Third IMD = 2(OPI3P – PO)  
where OPI3P = third-order output intercept, dBm  
PO = output level/tone, dBm/tone  
Third IMD = third-order intermodulation ratio  
below each output tone, dB  
0
10k  
100k  
10  
100  
1k  
Source Resistance ()  
FIGURE 10. Noise Figure vs Source Resistance.  
®
13  
OPA620  
SPICE MODELS  
operating temperature was used to calculate MTTF at an  
ambient temperature of 25°C. These test results yield MTTF  
of: Cerdip package = 1.31E+9 Hours, Plastic DIP = 5.02E+7  
Hours, and SO-8 = 2.94E+7 Hours. Additional tests such as  
PCT have also been performed. Reliability reports are avail-  
able upon request for each of the package options offered.  
Computer simulation using SPICE is often useful when  
analyzing the performance of analog circuits and systems.  
This is particularly true for Video and RF amplifier circuits  
where parasitic capacitance and inductance can have a major  
effect on circuit performance. A SPICE model using  
MicroSim Corporation’s PSpice is available for the OPA620.  
This simulation model is available through the Burr-Brown  
web site at www.burr-brown.com or by contacting the Burr-  
Brown Applications Department.  
DEMONSTRATION BOARDS  
Demonstration boards are available to speed protyping. The  
8-pin DIP packaged parts may be evaluated using the DEM-  
OPA65XP board while the SO-8 packaged part may be  
evaluated using the DEM-OPA65XU board. Both of these  
boards come partially assembled from your local distributor  
(the external resistors and the amplifier are not included).  
RELIABILITY DATA  
Extensive reliability testing has been performed on the  
OPA620. Accelerated life testing (2000 hours) at maximum  
APPLICATIONS  
390Ω  
390Ω  
75Transmission Line  
75Ω  
VOUT  
OPA620  
Video  
Input  
75Ω  
75Ω  
75Ω  
VOUT  
75Ω  
75Ω  
VOUT  
High output current drive capability (6Vp-p into 50)  
allows three back-terminated 75transmission lines  
to be simultaneously driven.  
75Ω  
FIGURE 11. Video Distribution Amplifier.  
+5V  
R3  
(–)  
D
D
S
2kΩ  
R4  
2kΩ  
OPA620  
*J1 *J2  
(+)  
S
2N5911  
7
OPA620  
4
2
3
6
VOUT  
C2  
R5  
158Ω  
1000pF  
*R1  
*R2  
R2  
158Ω  
2kΩ  
2kΩ  
VOUT  
R1  
OPA620  
–5V  
VIN  
15.8kΩ  
C
Feedback from pin 6 to the (–) FET  
input required for stability.  
1
1000pF  
IB : 1pA  
eN : 6nV/Hz at 1MHz  
fC = 1MHz  
BW = 20kHz at –3dB  
* Select J1, J2 and R1, R2 to set  
inputstagecurrentforoptimum  
performance.  
Gain-Bandwidth : 200MHz  
Slew Rate : 250 V/µs  
Settling Time : 15ns to 0.1%  
Q
= 50  
FIGURE 12. High-Q 1MHz Bandpass Filter.  
FIGURE 13. Low Noise, Wideband FET Input Op Amp.  
®
14  
OPA620  
50or 75Ω  
Transmission Line  
50or 75Ω  
OPA620  
50  
or  
75Ω  
50  
or  
RF  
75Ω  
249Ω  
Differential  
Input  
Differential  
Output  
RG  
499Ω  
RF  
249Ω  
50or 75Ω  
Transmission Line  
OPA620  
50or 75Ω  
50  
50  
or  
75Ω  
or  
75Ω  
1
2
1V/V = (1 + 2R /R )  
125MHz  
500V/µs  
Differential Voltage Gain =  
Bandwidth, –3dB =  
Slew Rate =  
F
G
FIGURE 14. Differential Line Driver for 50or 75Systems.  
OPA620  
RF  
249Ω  
249Ω  
249Ω  
249Ω  
RG  
499Ω  
RF  
OPA620  
249Ω  
249Ω  
OPA620  
Differential Voltage Gain = 2V/V = 1 + 2RF/RG  
FIGURE 15. Wideband, Fast-Settling Instrumentation Amplifier.  
249Ω  
ADS805  
12-Bit,  
150Ω  
10MHz A/D  
Converter  
249Ω  
Single-  
Ended  
Output  
75Ω  
5Ω  
Differential  
Input  
75Ω  
Triax  
Input  
OPA620  
Signal  
Input  
249Ω  
OPA620  
249Ω  
Analog  
10Ω  
Common  
FIGURE 16. Unity Gain Difference Amplifier.  
FIGURE17.DifferentialInputBufferAmplifier (G=2V/V).  
®
15  
OPA620  

相关型号:

OPA620KU

Wideband Precision OPERATIONAL AMPLIFIER
BB

OPA620KU

OPERATIONAL AMPLIFIER
TI

OPA620KU/2K5

Wideband Precision Operational Amplifier 8-SOIC
TI

OPA620SD

Operational Amplifier, 1 Func, 1000uV Offset-Max, BIPolar,
BB

OPA620SG

Wideband Precision OPERATIONAL AMPLIFIER
BB

OPA620SG

OPERATIONAL AMPLIFIER
TI

OPA620SG/883B

Operational Amplifier, 1 Func, 1000uV Offset-Max, BIPolar, CDIP8, CERAMIC, DIP-8
BB

OPA620SGQ

Operational Amplifier, 1 Func, 1000uV Offset-Max, BIPolar, CDIP8,
BB

OPA621

Wideband Precision OPERATIONAL AMPLIFIER
BB

OPA621AD

Operational Amplifier, 1 Func, BIPolar,
BB

OPA621KG

Operational Amplifier, 1 Func, 1000uV Offset-Max, BIPolar, CDIP8, CERAMIC, DIP-8
BB

OPA621KP

Wideband Precision OPERATIONAL AMPLIFIER
BB