CY62137CV30LL-70BVXE 概述
2-Mbit (128K x 16) Static RAM 2兆位( 128K ×16 )静态RAM
CY62137CV30LL-70BVXE 数据手册
通过下载CY62137CV30LL-70BVXE数据手册来全面了解它。这个PDF文档包含了所有必要的细节,如产品概述、功能特性、引脚定义、引脚排列图等信息。
PDF下载CY62137CV30/33 MoBL®
CY62137CV MoBL®
2-Mbit (128K x 16) Static RAM
ultra-low active current. This is ideal for providing More Battery
Life™ (MoBL®) in portable applications such as cellular
telephones. The devices also has an automatic power-down
feature that significantly reduces power consumption by 80%
when addresses are not toggling. The device can also be put
into standby mode reducing power consumption by more than
99% when deselected (CE HIGH or both BLE and BHE are
HIGH). The input/output pins (I/O0 through I/O15) are placed
in a high-impedance state when: deselected (CE HIGH),
outputs are disabled (OE HIGH), both Byte High Enable and
Byte Low Enable are disabled (BHE, BLE HIGH), or during a
write operation (CE LOW, and WE LOW).
Features
• Very high speed
— 55 ns
• Temperature Ranges
— Industrial: - 40°C to + 85°C
— Automotive: - 40°C to + 125°C
• Pin-compatible with the CY62137V
• Ultra-low active power
— Typical active current: 1.5 mA @ f = 1 MHz
— Typical active current: 7 mA @ f = fMax (55 ns speed)
• Low and ultra-low standby power
• Easy memory expansion with CE and OE features
• Automatic power-down when deselected
• CMOS for optimum speed/power
Writing to the device is accomplished by taking Chip Enable
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
(BLE) is LOW, then data from I/O pins (I/O0 through I/O7), is
written into the location specified on the address pins (A0
through A16). If Byte High Enable (BHE) is LOW, then data
from I/O pins (I/O8 through I/O15) is written into the location
specified on the address pins (A0 through A16).
Reading from the device is accomplished by taking Chip
Enable (CE) and Output Enable (OE) LOW while forcing the
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW,
then data from the memory location specified by the address
pins will appear on I/O0 to I/O7. If Byte High Enable (BHE) is
LOW, then data from memory will appear on I/O8 to I/O15. See
the truth table at the back of this data sheet for a complete
description of read and write modes.
• Available in Pb-free and non Pb-free 48-ball FBGA
package
Functional Description[1]
The CY62137CV30/33 and CY62137CV are high-perfor-
mance CMOS static RAMs organized as 128K words by 16
bits. These devices feature advanced circuit design to provide
Logic Block Diagram
DATA IN DRIVERS
A10
A9
A8
A7
A6
A5
A4
A3
A2
128K x 16
RAM Array
I/O0–I/O7
I/O8–I/O15
A1
A0
COLUMN DECODER
BHE
WE
CE
OE
BLE
CE
Power -Down
Circuit
BHE
BLE
Note:
1. For best practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05201 Rev. *G
•
198 Champion Court
•
San Jose, CA 95134-1709
•
408-943-2600
Revised July 21, 2006
[+] Feedback
CY62137CV30/33 MoBL®
CY62137CV MoBL®
Product Portfolio
Power Dissipation
Operating, ICC (mA)
Standby, ISB2
VCC Range (V)
f = 1 MHz
f = fMax
(µA)
Speed
(ns)
Product
Range
Min. Typ.[2] Max.
Typ.[2] Max. Typ.[2] Max. Typ.[2] Max.
CY62137CV30LL Industrial
2.7
3.0
3.3
55
70
70
55
70
1.5
1.5
1.5
1.5
1.5
3
3
3
3
3
7
15
12
15
15
12
2
10
5.5
5.5
7
CY62137CV30LL Automotive
CY62137CV33LL Industrial
2.7
3.0
2.7
3.0
3.3
3.3
3.3
3.6
3.6
2
5
1
15
15
5
CY62137CVSL
Industrial
5.5
Pin Configuration[3, 4]
48-ball VFBGA
Top View
1
4
3
2
5
6
A0
A3
A5
NC
A2
A1
A4
A6
A7
OE
NC
I/O0
BLE
A
B
C
I/O8 BHE
CE
I/O2
VCC
VSS
I/O10
I/O11
I/O12
I/O13
I/O1
I/O3
I/O4
I/O9
V
SS
D
E
F
DNU A16
A14 A15
V
CC
I/O5 I/O6
I/O14
I/O15
NC
A12
A9
A13
A10
G
H
NC
A8
WE
A11
I/O7
NC
Notes:
2. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V = V
, T = 25°C.
A
CC
CC(typ.)
3. NC pins are not connected to the die.
4. E3 (DNU) pin have to be left floating or tied to V to ensure proper operation.
SS
Document #: 38-05201 Rev. *G
Page 2 of 13
[+] Feedback
CY62137CV30/33 MoBL®
CY62137CV MoBL®
Static Discharge Voltage.......................................... > 2001V
(per MIL-STD-883, Method 3015)
Maximum Ratings
(Above which the useful life may be impaired. For user guide-
lines, not tested.)
Latch-up Current.................................................... > 200 mA
Operating Range
Storage Temperature ..................................-65°C to +150°C
Ambient
Temperature TA
Ambient Temperature with
Power Applied..............................................-55°C to +125°C
Device
Range
VCC
Supply Voltage to Ground Potential -0.5V to VCC(max) + 0.5V
CY62137CV30 Industrial
CY62137CV33
-40°C to +85°C 2.7V to 3.3V
3.0V to 3.6V
DC Voltage Applied to Outputs
in High-Z State[5] .................................... -0.5V to VCC + 0.3V
CY62137CV
2.7V to 3.6V
DC Input Voltage[5]................................. -0.5V to VCC + 0.3V
CY62137CV30 Automotive -40°C to +125°C 2.7V to 3.3V
Output Current into Outputs (LOW) .............................20 mA
Electrical Characteristics Over the Operating Range
CY62137CV30-55 CY62137CV30-70
Parameter
VOH
Description
Output HIGH Voltage
Output LOW Voltage
Input HIGH Voltage
Test Conditions
Min. Typ.[2] Max. Min. Typ.[2] Max. Unit
IOH = -1.0 mA
IOL = 2.1 mA
VCC = 2.7V
VCC = 2.7V
2.4
2.4
V
V
V
VOL
0.4
0.4
VIH
2.2
VCC 2.2
+0.3
VCC
+0.3
VIL
IIX
Input LOW Voltage
-0.3
-1
0.8 -0.3
0.8
+1
+2
+1
+2
V
Input Leakage
Current
GND < VI < VCC
Ind’l
Auto
Ind’l
Auto
Ind’l
Auto
Ind’l
Auto
Ind’l
+1
+1
15
3
-1
-2
-1
-2
µA
IOZ
Output Leakage
Current
GND < VO < VCC
Output Disabled
,
-1
µA
ICC
VCC Operating
Supply Current
f = fMax = 1/tRC VCC = 3.3V
IOUT = 0mA
7
1.5
2
5.5
5.5
1.5
1.5
2
12 mA
15
3
CMOS Levels
f = 1 MHz
3
ISB1
Automatic CE
Power-down
Current — CMOS Inputs
10
10
µA
µA
CE > VCC – 0.2V
VIN > VCC – 0.2V or VIN < 0.2V,
f = fMax (Address and Data only),
f=0 (OE, WE, BHE and BLE)
Auto
Ind’l
2
2
15
10
ISB2
Automatic CE
Power-down
Current — CMOS Inputs
2
10
CE > VCC – 0.2V
VIN > VCC – 0.2V or VIN < 0.2V
f = 0, VCC = 3.3V
Auto
2
15
Note:
5. V
= –2.0V for pulse durations less than 20 ns.
IL(min.)
Document #: 38-05201 Rev. *G
Page 3 of 13
[+] Feedback
CY62137CV30/33 MoBL®
CY62137CV MoBL®
Electrical Characteristics Over the Operating Range (continued)
CY62137CV33-55
CY62137CV-70
Parameter
Description
Test Conditions
Min. Typ.[2] Max.
Min. Typ.[2] Max. Unit
VOH
Output HIGH Voltage
IOH = -1.0 mA
VCC = 3.0V
2.4
2.4
2.4
V
V
VCC = 2.7V
VCC = 3.0V
VCC = 2.7V
VOL
Output LOW Voltage
IOL = 2.1 mA
0.4
0.4
0.4
V
V
VIH
VIL
IIX
Input HIGH Voltage
Input LOW Voltage
2.2
-0.3
-1
VCC + 0.3 2.2
VCC + 0.3
0.8
V
0.8
+1
+1
-0.3
-1
V
Input Leakage Current GND < VI < VCC
+1
µA
µA
IOZ
Output Leakage Current GND < VO < VCC, Output
Disabled
-1
-1
+1
ICC
VCC Operating
Supply Current
f = fMax = 1/tRC VCC = 3.6V
IOUT = 0 mA
7
15
3
5.5
1.5
12
3
mA
f = 1 MHz
1.5
CMOS Levels
ISB1
Automatic CE
Power-down
Current —CMOS Inputs
5
15
5
15
µA
CE > VCC – 0.2V
VIN > VCC – 0.2V or VIN < 0.2V,
f = fMax (Address and Data Only),
f=0 (OE, WE, BHE, and BLE)
ISB2
Automatic CE
Power-down
Current —CMOS Inputs
LL
SL
5
5
15
15
5
1
15
5
µA
CE > VCC – 0.2V
VIN > VCC – 0.2V or
VIN < 0.2V, f = 0, VCC = 3.6V
Capacitance[6]
Parameter
Description
Test Conditions
Max.
Unit
pF
CIN
Input Capacitance
Output Capacitance
TA = 25°C, f = 1 MHz, VCC = VCC(typ.)
6
8
COUT
pF
Thermal Resistance[6]
Parameter
Description
Test Conditions
FBGA
Unit
ΘJA
Thermal Resistance
(Junction to Ambient)
Still Air, soldered on a 3 x 4.5 inch,
2-layer printed circuit board
55
°C/W
ΘJC
Thermal Resistance
(Junction to Case)
16
°C/W
Note:
6. Tested initially and after any design or process changes that may affect these parameters.
Document #: 38-05201 Rev. *G
Page 4 of 13
[+] Feedback
CY62137CV30/33 MoBL®
CY62137CV MoBL®
AC Test Loads and Waveforms
R1
ALL INPUT PULSES
VCC
VCC
90%
10%
OUTPUT
90%
10%
GND
Rise TIme: 1 V/ns
R2
30 pF
Fall Time: 1 V/ns
INCLUDING
JIG AND
SCOPE
Equivalent to: THEVENIN EQUIVALENT
RTH
OUTPUT
VTH
Parameters
3.0V
1105
1550
645
3.3V
Unit
Ω
R1
R2
1216
1374
645
Ω
RTH
VTH
Ω
1.75
1.75
V
Data Retention Characteristics (Over the Operating Range)
Parameter
VDR
Description
VCC for Data Retention
Data Retention Current
Conditions
Min. Typ.[4] Max. Unit
1.5
Vcc(max)
V
ICCDR
VCC= 1.5V
CE > VCC – 0.2V,
VIN >VCC – 0.2V or VIN <0.2V
Ind’l
Auto
Ind’l
1
6
8
4
LL
SL
µA
[6]
tCDR
Chip Deselect to Data Retention Time
Operation Recovery Time
0
ns
ns
[7]
tR
tRC
Data Retention Waveform[8]
DATA RETENTION MODE
> 1.5 V
VCC(min.)
VCC(min.)
V
CC
V
DR
t
t
R
CDR
CE or
BHE.BLE
Notes:
7. Full-device AC operation requires linear V ramp from V to V
8. BHE.BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE.
> 100 µs or stable at V > 100 µs.
CC(min.)
CC
DR
CC(min.)
Document #: 38-05201 Rev. *G
Page 5 of 13
[+] Feedback
CY62137CV30/33 MoBL®
CY62137CV MoBL®
Switching Characteristics Over the Operating Range[9]
55 ns
70 ns
Parameter
Read Cycle
Description
Min.
55
Max.
Min.
70
Max.
Unit
tRC
Read Cycle Time
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
tAA
Address to Data Valid
55
70
tOHA
tACE
tDOE
tLZOE
tHZOE
tLZCE
tHZCE
tPU
Data Hold from Address Change
CE LOW to Data Valid
10
10
55
25
70
35
OE LOW to Data Valid
OE LOW to Low-Z[10]
5
10
0
5
10
0
OE HIGH to High-Z[10, 12]
CE LOW to Low-Z[10]
20
20
25
25
CE HIGH to High-Z[10, 12]
CE LOW to Power-up
tPD
CE HIGH to Power-down
BHE/BLE LOW to Data Valid
BHE/BLE LOW to Low-Z[10]
BHE/BLE HIGH to High-Z[10, 12]
55
55
70
70
tDBE
[11]
tLZBE
tHZBE
Write Cycle[13]
tWC
5
5
20
25
Write Cycle Time
55
45
45
0
70
60
60
0
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
tSCE
CE LOW to Write End
Address Set-up to Write End
Address Hold from Write End
Address Set-up to Write Start
WE Pulse Width
tAW
tHA
tSA
0
0
tPWE
tBW
40
50
25
0
45
60
30
0
BHE/BLE Pulse Width
Data Set-up to Write End
Data Hold from Write End
WE LOW to High-Z[10, 12]
WE HIGH to Low-Z[10]
tSD
tHD
tHZWE
tLZWE
20
25
10
10
Notes:
9. Test conditions assume signal transition time of 5 ns or less, timing reference levels of V
/2, input pulse levels of 0 to V
, and output loading of the
CC(typ.)
CC(typ.)
specified I /I and 30 pF load capacitance.
OL OH
10. At any given temperature and voltage condition, t
given device.
is less than t
, t
is less than t
, t
is less than t
, and t
is less than t
for any
HZCE
LZCE HZBE
LZBE HZOE
LZOE
HZWE
LZWE
11. If both byte enables are toggled together this value is 10 ns.
12. t , t , t , and t transitions are measured when the outputs enter a high impedance state.
HZOE HZCE HZBE
HZWE
13. The internal write time of the memory is defined by the overlap of WE, CE = V , BHE and/or BLE = V . All signals must be ACTIVE to initiate a write and any
IL
IL
of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates
the write.
Document #: 38-05201 Rev. *G
Page 6 of 13
[+] Feedback
CY62137CV30/33 MoBL®
CY62137CV MoBL®
Switching Waveforms
Read Cycle No. 1 (Address Transition Controlled)[14, 15]
t
RC
ADDRESS
t
AA
t
OHA
DATA OUT
PREVIOUS DATA VALID
DATA VALID
Read Cycle No. 2 (OE Controlled)[15, 16]
ADDRESS
CE
t
RC
t
PD
HZCE
t
t
ACE
OE
t
HZOE
tDOE
t
LZOE
BHE/BLE
t
HZBE
tDBE
LZBE
t
HIGH
IMPEDANCE
HIGH IMPEDANCE
DATA VALID
DATA OUT
t
LZCE
t
PU
I
CC
V
CC
50%
50%
SUPPLY
CURRENT
I
SB
Notes:
14. Device is continuously selected. OE, CE = V , BHE, BLE = V
.
IL
IL
15. WE is HIGH for read cycle.
16. Address valid prior to or coincident with CE, BHE, BLE transition LOW.
Document #: 38-05201 Rev. *G
Page 7 of 13
[+] Feedback
CY62137CV30/33 MoBL®
CY62137CV MoBL®
Switching Waveforms (continued)
Write Cycle No. 1 (WE Controlled)[13, 17, 18]
t
WC
ADDRESS
CE
t
t
HA
AW
t
SA
t
PWE
WE
t
BW
BHE/BLE
OE
t
SD
t
HD
DATA VALID
DATA I/O
NOTE19
IN
t
HZOE
Write Cycle No. 2 (CE Controlled)[13, 17, 18]
t
WC
ADDRESS
CE
t
SCE
tSA
t
t
HA
AW
tPWE
WE
t
BW
BHE/BLE
OE
t
t
SD
HD
VALID
DATA I/O
DATAIN
NOTE
19
t
HZOE
Notes:
17. Data I/O is high-impedance if OE = V
.
IH
18. If CE goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state.
19. During this period, the I/Os are in output state and input signals should not be applied.
Document #: 38-05201 Rev. *G
Page 8 of 13
[+] Feedback
CY62137CV30/33 MoBL®
CY62137CV MoBL®
Switching Waveforms (continued)
Write Cycle No. 3 (WE Controlled, OE LOW)[18]
.
t
WC
ADDRESS
CE
t
t
HA
AW
t
BW
BHE/BLE
t
SA
t
PWE
WE
t
t
HD
SD
NOTE 19
DATA I/O
DATA VALID
IN
t
t
LZWE
HZWE
Write Cycle No. 4 (BHE/BLE Controlled, OE LOW)[18]
t
WC
ADDRESS
CE
t
t
HA
AW
t
BW
BHE/BLE
WE
t
SA
t
PWE
t
t
HD
SD
NOTE 19
DATA VALID
IN
DATA I/O
t
t
LZWE
HZWE
Document #: 38-05201 Rev. *G
Page 9 of 13
[+] Feedback
CY62137CV30/33 MoBL®
CY62137CV MoBL®
Truth Table
CE
H
X
WE
X
OE
X
BHE
X
BLE
X
Inputs/Outputs
High-Z
Mode
Deselect/Power-down
Deselect/Power-down
Read
Power
Standby (ISB
)
)
X
X
H
H
High-Z
Standby (ISB
L
H
L
L
L
Data Out (I/O0–I/O15
)
Active (ICC
)
)
L
H
L
H
L
High Z (I/O8–I/O15);
Data Out (I/O0–I/O7)
Read
Active (ICC
L
H
L
L
H
Data Out (I/O8–I/O15);
High Z (I/O0–I/O7)
Read
Active (ICC
)
L
L
L
L
X
X
L
L
L
Data In (I/O0–I/O15
)
Write
Write
Active (ICC
)
)
H
High Z (I/O8–I/O15);
Data In (I/O0–I/O7)
Active (ICC
L
L
X
L
H
Data in (I/O8–I/O15);
High Z (I/O0–I/O7)
Write
Active (ICC
)
L
L
L
H
H
H
H
H
H
L
H
L
L
L
High-Z
High-Z
High-Z
Output Disabled
Output Disabled
Output Disabled
Active (ICC
Active (ICC
Active (ICC
)
)
)
H
Ordering Information
Speed
Package
Diagram
Operating
Range
(ns)
Ordering Code
CY62137CV30LL-55BVI
CY62137CV30LL-55BVXI
CY62137CV33LL-55BVI
CY62137CV30LL-70BAI
CY62137CV30LL-70BVI
CY62137CVSL-70BAI
CY62137CVSL-70BAXI
CY62137CV30LL-70BAE
CY62137CV30LL-70BVE
Package Type
55
51-85150 48-ball FBGA (6 x 8 x 1 mm)
48-ball FBGA (6 x 8 x 1 mm) (Pb-free)
48-ball FBGA (6 x 8 x 1 mm)
Industrial
70
51-85096 48-ball FBGA (7 x 7 x 1.2 mm)
51-85150 48-ball FBGA (6 x 8 x 1 mm)
51-85096 48-ball FBGA (7 x 7 x 1.2 mm)
48-ball FBGA (7 x 7 x 1.2 mm) (Pb-free)
51-85096 48-ball FBGA (7 x 7 x 1.2 mm)
51-85150 48-ball FBGA (6 x 8 x 1 mm)
48-ball FBGA (6 x 8 x 1 mm) (Pb-free)
Industrial
Automotive
CY62137CV30LL-70BVXE
Please contact your local Cypress sales representative for availability of these parts
Document #: 38-05201 Rev. *G
Page 10 of 13
[+] Feedback
CY62137CV30/33 MoBL®
CY62137CV MoBL®
Package Diagrams
48-ball FBGA (7 x 7 x 1.2 mm) (51-85096)
BOTTOM VIEW
PIN 1 CORNER
TOP VIEW
Ø0.05 M C
PIN 1 CORNER
ꢀLASER MARKX
Ø0.25 M C A B
Ø0.30 0.05ꢀ4ꢁ8X
1
2
3
4
5
6
6
5
4
3
2
1
A
B
A
B
C
D
C
D
E
F
E
F
G
H
G
H
A
A
1.ꢁ75
0.75
3.75
B
7.00 0.10
7.00 0.10
B
0.15ꢀ48X
51-85096-*F
SEATING PLANE
C
1.20 MA8.
Document #: 38-05201 Rev. *G
Page 11 of 13
[+] Feedback
CY62137CV30/33 MoBL®
CY62137CV MoBL®
Package Diagrams (continued)
48-ball VFBGA (6 x 8 x 1 mm) (51-85150)
BOTTOM VIEW
A1 CORNER
TOP VIEW
Ø0.05 M C
Ø0.25 M C A B
Ø0.30 0.05ꢀ4ꢁ8X
A1 CORNER
1
2
3
4
5
6
6
5
4
3
2
1
A
A
B
C
D
B
C
D
E
E
F
F
G
G
H
H
1.ꢁ75
A
A
0.75
B
6.00 0.10
3.75
B
6.00 0.10
0.15ꢀ48X
51-85150-*D
SEATING PLANE
C
MoBL is a registered trademark and More Battery Life is a trademark of Cypress Semiconductor Corporation. All product and
company names mentioned in this document may be the trademarks of their respective holders.
Document #: 38-05201 Rev. *G
Page 12 of 13
© Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use
of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be
used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its
products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress
products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.
[+] Feedback
CY62137CV30/33 MoBL®
CY62137CV MoBL®
Document History Page
Document Title: CY62137CV30/33 MoBL® and CY62137CV MoBL® 2-Mbit (128K x 16) Static RAM
Document Number: 38-05201
Orig. of
REV. ECN NO. Issue Date Change
Description of Change
New Data Sheet (advance information)
**
112393
114015
02/19/02
04/25/02
GAV
JUI
*A
Added BV package diagram
Changed from Advance Information to Preliminary
*B
*C
117064
118122
07/12/02
09/10/02
MGN
MGN
Changed from Preliminary to Final
Added new part number: CY62137CV with wider voltage (2.7V – 3.6V)
Added new SL power bin for new part number
For TAA = 55 ns, improved tPWE min. from 45 ns to 40 ns
For TAA = 70 ns, improved tPWE min. from 50 ns to 45 ns
For TAA = 70 ns, improved tLZWE min. from 5 ns to 10 ns
*D
118761
09/23/02
MGN
Improved Typ. ICC spec to 7 mA (for 55 ns) and 5.5 mA (for 70 ns)
Improved Max ICC spec to 15 mA (for 55 ns) and 12 mA (for 70 ns)
For TAA = 55 ns, improved tLZWE min. from 5 ns to 10 ns
Changed upper spec. for Supply Voltage to Ground Potential to VCC(max) + 0.5V
Changed upper spec. for DC Voltage Applied to Outputs in High-Z State and DC
Input Voltage to VCC + 0.3V
*E
*F
343877
419237
See ECN
See ECN
PCI
Added Automotive Information in Operating Range, DC and Ordering Information
Table
ZSD
Changed the address of Cypress Semiconductor Corporation on Page #1 from
“3901 North First Street” to “198 Champion Court”
Updated the ordering information table and replaced the Package name column
with Package diagram
*G
486789
See ECN
VKN
Removed part number CY62137CV25 from the product offering
Updated the ordering information table
Document #: 38-05201 Rev. *G
Page 13 of 13
[+] Feedback
CY62137CV30LL-70BVXE 相关器件
型号 | 制造商 | 描述 | 价格 | 文档 |
CY62137CV30LL-70BVXI | CYPRESS | 2M (128K x 16) Static RAM | 获取价格 | |
CY62137CV30LL-70BVXI | ROCHESTER | 128KX16 STANDARD SRAM, 70ns, PBGA48, 6 X 8 MM, 1 MM HEIGHT, LEAD FREE, FBGA-48 | 获取价格 | |
CY62137CV30LL-70BVXIT | CYPRESS | Standard SRAM, 128KX16, 70ns, CMOS, PBGA48, 6 X 8 MM, 1 MM HEIGHT, LEAD FREE, FBGA-48 | 获取价格 | |
CY62137CV30_06 | CYPRESS | 2-Mbit (128K x 16) Static RAM | 获取价格 | |
CY62137CV33 | CYPRESS | 2M (128K x 16) Static RAM | 获取价格 | |
CY62137CV33LL | CYPRESS | 2-Mbit (128K x 16) Static RAM | 获取价格 | |
CY62137CV33LL-55BAI | CYPRESS | 2M (128K x 16) Static RAM | 获取价格 | |
CY62137CV33LL-55BVI | CYPRESS | 2M (128K x 16) Static RAM | 获取价格 | |
CY62137CV33LL-55BVIT | CYPRESS | Standard SRAM, 128KX16, 55ns, CMOS, PBGA48, 6 X 8 MM, 1 MM HEIGHT, FBGA-48 | 获取价格 | |
CY62137CV33LL-70BAI | CYPRESS | 2M (128K x 16) Static RAM | 获取价格 |
CY62137CV30LL-70BVXE 相关文章
- 2024-09-20
- 6
- 2024-09-20
- 9
- 2024-09-20
- 8
- 2024-09-20
- 6