CY7C4292-10ASI [CYPRESS]

64K/128K x 9 Deep Sync FIFOs with Retransmit and Depth Expansion; 64K / 128K ×9深同步FIFO中有重传和深度扩展
CY7C4292-10ASI
型号: CY7C4292-10ASI
厂家: CYPRESS    CYPRESS
描述:

64K/128K x 9 Deep Sync FIFOs with Retransmit and Depth Expansion
64K / 128K ×9深同步FIFO中有重传和深度扩展

先进先出芯片
文件: 总16页 (文件大小:209K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
CY7C4282  
CY7C4292  
64K/128K x 9 Deep Sync FIFOs with  
Retransmit and Depth Expansion  
Features  
Functional Description  
• High-speed, low-power, first-in first-out (FIFO)  
memories  
• 64K × 9 (CY7C4282)  
• 128K × 9 (CY7C4292)  
• 0.5-micron CMOS for optimum speed/power  
• High-speed, near-zero latency (true dual-ported  
memory cell), 100-MHz operation (10-ns read/write  
cycle times)  
The CY7C4282/CY7C4292 are high-speed, low-power, FIFO  
memories with clocked read and write interfaces. All devices  
are nine bits wide. The CY7C4282/CY7C4292 can be  
cascaded to increase FIFO depth. Programmable features  
include Almost Full/Almost Empty flags. These FIFOs provide  
solutions for a wide variety of data buffering needs, including  
high-speed data acquisition, multiprocessor interfaces, video  
and communications buffering.  
These FIFOs have 9-bit input and output ports that are  
controlled by separate clock and enable signals. The input port  
is controlled by a free-running clock (WCLK) and a  
write-enable pin (WEN).  
• Low power  
ICC=40 mA  
ISB = 2 mA  
• Fully asynchronous and simultaneous read and write  
operation  
Retransmit and Synchronous Almost Full/Almost Empty flag  
features are available on these devices.  
• Empty, Full, and Programmable Almost Empty and  
Almost Full status flags  
• TTL-compatible  
• Retransmit function  
Output Enable (OE) pin  
• Independent read and write enable pins  
• Supports free-running 50% duty cycle clock inputs  
• Width-Expansion Capability  
• Depth-Expansion Capability through token-passing  
scheme (no external logic required)  
Depth expansion is possible using the cascade input (XI),  
cascade output (XO), and First Load (FL) pins. The XO pin is  
connected to the XI pin of the next device, and the XO pin of  
the last device should be connected to the XI pin of the first  
device. The FL pin of the first device is tied to VSS and the FL  
pin of all the remaining devices should be tied to VCC  
.
When WEN is asserted, data is written into the FIFO on the  
rising edge of the WCLK signal. While WEN is held active, data  
is continually written into the FIFO on each cycle. The output  
port is controlled in a similar manner by a free-running read  
clock (RCLK) and a read enable pin (REN). In addition, the  
CY7C4282/92 have an output enable pin (OE). The read and  
write clocks may be tied together for single-clock operation or  
the two clocks may be run independently for asynchronous  
read/write applications. Clock frequencies up to 100 MHz are  
achievable.  
• 64-pin 10 × 10 STQFP  
D0-8  
Logic Block Diagram  
INPUT  
REGISTER  
WCLK WEN  
FLAG  
PROGRAM  
REGISTER  
WRITE  
CONTROL  
FF  
FLAG  
EF  
LOGIC  
PAE  
PAF/XO  
Dual Port  
RAM Array  
64K x 9  
WRITE  
POINTER  
128K x 9  
READ  
POINTER  
RESET  
LOGIC  
RS  
THREE-STATE  
OUTPUT REGISTER  
FL/RT  
READ  
CONTROL  
EXPANSION  
LOGIC  
XI/LD  
PAF/XO  
OE  
Q
0 −  
8
RCLK REN  
Cypress Semiconductor Corporation  
Document #: 38-06009 Rev. *B  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Revised August 21, 2003  
CY7C4282  
CY7C4292  
STQFP  
Top View  
Pin Configuration  
Q5  
Q4  
GND  
Q3  
Q2  
VCC  
Q1  
Q0  
GND  
N/C  
FF  
48  
47  
46  
45  
44  
43  
42  
41  
WEN  
RS  
D8  
D7  
D6  
N/C  
N/C  
N/C  
N/C  
N/C  
N/C  
N/C  
D5  
1
2
3
4
5
6
7
8
CY7C4282  
CY7C4292  
40  
39  
9
10  
38  
37  
36  
11  
12  
13  
EF  
OE  
GND  
FL/RT  
N/C  
35  
34  
14  
15  
D4  
D3  
D2  
33  
16  
Selection Guide  
7C4282/92-10  
7C4282/92-15  
7C4282/92-25  
Unit  
MHz  
ns  
Maximum Frequency  
Maximum Access Time  
Minimum Cycle Time  
100  
8
66.7  
10  
15  
4
40  
15  
25  
6
10  
3
ns  
Minimum Data or Enable Set-up  
Minimum Data or Enable Hold  
Maximum Flag Delay  
ns  
0.5  
8
1
1
ns  
10  
40  
15  
40  
ns  
Active Power Supply Current (ICC  
)
Commercial  
Industrial  
40  
45  
mA  
CY7C4282  
CY7C4292  
Density  
64k x 9  
128k x 9  
Package  
64-pin 10x10 STQFP  
64-pin 10x10 STQFP  
Pin Definitions  
Signal  
Name  
Description  
I/O  
Description  
D0 8  
Data Inputs  
Data Outputs  
Write Enable  
I
Data Inputs for 9-bit bus.  
Q0 8  
WEN  
O Data Outputs for 9-bit bus.  
I
I
I
The only write enable when device is configured to have programmable flags. Data is  
written on a LOW-to-HIGH transition of WCLK when WEN is asserted and FF is HIGH.  
REN  
Read Enable  
Write Clock  
Enables the device for Read operation. REN must be asserted LOW to allow a read  
operation.  
WCLK  
The rising edge clocks data into the FIFO when WENis LOW and the FIFO is not Full.When  
LD is asserted, WCLK writes data into the programmable flag-offset register.  
Document #: 38-06009 Rev. *B  
Page 2 of 16  
CY7C4282  
CY7C4292  
Pin Definitions  
Signal  
Name  
Description  
I/O  
Description  
RCLK  
Read Clock  
I
The rising edge clocks data out of the FIFO when REN is LOW and the FIFO is not Empty.  
When LD is LOW, RCLK reads data out of the programmable flag-offset register.  
EF  
Empty Flag  
Full Flag  
O When EF is LOW, the FIFO is empty. EF is synchronized to RCLK.  
O When FF is LOW, the FIFO is full. FF is synchronized to WCLK.  
FF  
PAE  
Programmable  
Almost Empty  
O When PAE is LOW, the FIFO is almost empty based on the almost empty offset value  
programmed into the FIFO. PAE is synchronized to RCLK.  
PAF/XO Programmable  
Almost Full/  
O Dual-Mode Pin. Cascaded – Connected to XI of next device. Not Cascaded – When PAF is  
LOW, the FIFO is almost full based on the almost full offset value programmed into the FIFO.  
PAF is synchronized to WCLK.  
Expansion Output  
FL/RT  
First Load/  
Retransmit  
I
Dual-Mode Pin. Cascaded – The first device in the daisy chain will have FL tied to VSS; all  
other devices will have FL tied to VCC. In standard mode or width expansion, FL is tied  
to VSS on all devices. Not Cascaded Retransmit function is available in stand-alone mode  
by strobing RT.  
XI/LD  
Expansion  
Input/Load  
I
Dual-Mode Pin. Cascaded – Connected to XO of previous device. Not Cascaded – LD is  
used to write or read the programmable flag offset registers. LD must be asserted low during  
reset to enable standalone or width expansion operation. If programmable offset register  
access is not required, LD can be tied to RS directly.  
OE  
RS  
Output Enable  
Reset  
I
I
When OE is LOW, the FIFO’s data outputs drive the bus to which they are connected. If  
OE is HIGH, the FIFO’s outputs are in High Z (high-impedance) state.  
Resets device to empty condition. A reset is required before an initial read or write operation  
after power-up.  
During reset of the FIFO, the state of the XI/LD pin determines  
Functional Description (continued)  
if depth expansion operation is used. For depth expansion  
operation, XI/LD is tied to XO of the next device. See “Depth  
Expansion Configuration” and Figure 3. For standalone or  
width-expansion configuration, the XI/LD pin must be asserted  
low during reset.  
The CY7C4282/92 provides four status pins: Empty, Full,  
Programmable Almost Empty, and Programmable Almost Full.  
The Almost Empty/Almost Full flags are programmable to  
single word granularity. The programmable flags default to  
Empty+7 and Full-7.  
There is a 0-ns hold time requirement for the XI/LD configu-  
ration at the RS deassertion edge. This allows the user to tie  
XI/LD to RS directly for applications that do not require access  
to the flag offset registers.  
The flags are synchronous, i.e., they change state relative to  
either the read clock (RCLK) or the write clock (WCLK). When  
entering or exiting the Empty and Almost Empty states, the  
flags are updated exclusively by the RCLK. The flags denoting  
Almost Full, and Full states are updated exclusively by WCLK.  
The synchronous flag architecture guarantees that the flags  
maintain their status for at least one cycle  
FIFO Operation  
When the WEN is asserted LOW and FF is HIGH, data present  
on the D0–8 pins is written into the FIFO on each rising edge  
of the WCLK signal. Similarly, when the REN is asserted LOW  
and EF is HIGH, data in the FIFO memory will be presented  
on the Q0–8 outputs. New data will be presented on each rising  
edge of RCLK while REN is active. REN must set up tENS  
before RCLK for it to be a valid read function. WEN must occur  
tENS before WCLK for it to be a valid write function.  
All configurations are fabricated using an advanced 0.5µ  
CMOS technology. Input ESD protection is greater than  
2001V, and latch-up is prevented by the use of guard rings.  
Architecture  
The CY7C4282/92 consists of an array of 64K to 128K words  
of 9 bits each (implemented by a dual-port array of SRAM  
cells), a read pointer, a write pointer, control signals (RCLK,  
WCLK, REN, WEN, RS), and flags (EF, PAE, PAF, FF).  
An output enable (OE) pin is provided to three-state the Q0–8  
outputs when OE is asserted. When OE is enabled (LOW),  
data in the output register will be available to the Q0–8 outputs  
after tOE. If devices are cascaded, the OE function will only  
output data on the FIFO that is read enabled.  
Resetting the FIFO  
The FIFO contains overflow circuitry to disallow additional  
writes when the FIFO is full, and underflow circuitry to disallow  
additional reads when the FIFO is empty. An empty FIFO  
maintains the data of the last valid read on its Q0–8 outputs  
even after additional reads occur.  
Upon power-up, the FIFO must be reset with a Reset (RS)  
cycle. This causes the FIFO to enter the Empty condition  
signified by EF being LOW. All data outputs (Q08) go LOW  
tRSF after the rising edge of RS. In order for the FIFO to reset  
to its default state, the user must not read or write while RS is  
LOW. All flags are guaranteed to be valid tRSF after RSis taken  
LOW.  
Document #: 38-06009 Rev. *B  
Page 3 of 16  
CY7C4282  
CY7C4292  
sponding offset registers and the difference between the read  
and write pointers.  
Table 1. Writing the Offset Registers  
Programming  
When LD is held LOW during Reset, this pin is the load (LD)  
enable for flag offset programming. In this configuration, LD  
can be used to access the four 9-bit offset registers contained  
in the CY7C4282/CY7C4292 for writing or reading data to  
these registers.  
WCLK[1]  
LD  
WEN  
Selection  
0
0
Empty Offset (LSB)  
Empty Offset (MSB)  
Full Offset (LSB)  
When the device is configured for programmable flags and  
both LD and WEN are LOW, the first LOW-to-HIGH transition  
of WCLK writes data from the data inputs to the empty offset  
least significant bit (LSB) register. The second, third, and  
fourth LOW-to-HIGH transitions of WCLK store data in the  
empty offset most significant bit (MSB) register, full offset LSB  
register, and full offset MSB register, respectively, when LD  
and WEN are LOW. The fifth LOW-to-HIGH transition of  
WCLK while LD and WEN are LOW writes data to the empty  
LSB register again. Figure 1 shows the registers sizes and  
default values for the various device types.  
Full Offset (MSB)  
0
1
1
0
No Operation  
Write Into FIFO  
1
1
No Operation  
64K × 9  
128K × 9  
0
0
8
8
8
8
7
7
8
8
8
8
7
The number formed by the empty offset least significant bit  
register and empty offset most significant bit register is  
referred to as n and determines the operation of PAE. PAE is  
synchronized to the LOW-to-HIGH transition of RCLK by one  
flip-flop and is LOW when the FIFO contains n or fewer unread  
words. PAE is set HIGH by the LOW-to-HIGH transition of  
RCLK when the FIFO contains (n + 1) or greater unread words.  
Empty Offset (LSB) Reg.  
Default Value= 007h  
Empty Offset (LSB) Reg.  
Default Value= 007h  
0
0
(MSB)  
(MSB)  
Default Value= 000h  
Default Value= 000h  
The number formed by the full offset least significant bit  
register and full offset most significant bit register is referred to  
as m and determines the operation of PAF. PAF is synchro-  
nized to the LOW-to-HIGH transition of WCLK by one flip-flop  
and is set LOW when the number of unread words in the FIFO  
is greater than or equal to CY7C4282 (64K – m) and  
CY7C4292 (128K – m). PAF is set HIGH by the LOW-to-HIGH  
transition of WCLK when the number of available memory  
locations is greater than m.  
0
0
7
7
Full Offset (LSB) Reg  
Default Value= 007h  
Full Offset (LSB) Reg  
Default Value= 007h  
0
0
7
(MSB)  
Default Value= 000h  
(MSB)  
Default Value = 000h  
Flag Operation  
Figure 1. Offset Register Location and Default Values  
It is not necessary to write to all the offset registers at one time.  
A subset of the offset registers can be written; then by bringing  
the LD input HIGH, the FIFO is returned to normal read and  
write operation. The next time LD is brought LOW, a write  
operation stores data in the next offset register in sequence.  
The CY7C4282/CY7C4292 devices provide four flag pins to  
indicate the condition of the FIFO contents. All flags operate  
synchronously.  
Full Flag  
The contents of the offset registers can be read to the data  
outputs when LD is LOW and REN is LOW. LOW-to-HIGH  
transitions of RCLK read register contents to the data outputs.  
Writes and reads should not be performed simultaneously on  
the offset registers.  
The Full Flag (FF) will go LOW when device is Full. Write  
operations are inhibited whenever FF is LOW regardless of the  
state of WEN. FF is synchronized to WCLK, i.e., it is exclu-  
sively updated by each rising edge of WCLK.  
Empty Flag  
Programmable Flag (PAE, PAF) Operation  
The Empty Flag (EF) will go LOW when the device is empty.  
Read operations are inhibited whenever EF is LOW,  
regardless of the state of REN. EF is synchronized to RCLK,  
i.e., it is exclusively updated by each rising edge of RCLK.  
Whether the flag offset registers are programmed as  
described in Table 1 or the default values are used, the  
programmable almost-empty flag (PAE) and programmable  
almost-full flag (PAF) states are determined by their corre-  
Note:  
1. The same selection sequence applies to reading from the registers. REN is enabled and a read is performed on the LOW-to-HIGH transition of RCLK.  
Document #: 38-06009 Rev. *B  
Page 4 of 16  
CY7C4282  
CY7C4292  
Programmable Almost Empty/Almost Full Flag  
The CY7C4282/CY7C4292 features programmable Almost  
Empty and Almost Full Flags. Each flag can be programmed  
(described in the Programming section) a specific distance  
from the corresponding boundary flags (Empty or Full). When  
the FIFO contains the number of words or fewer for which the  
flags have been programmed, the PAF or PAE will be  
asserted, signifying that the FIFO is either Almost Full or  
Almost Empty. See Table 2 for a description of programmable  
flags.  
Table 2. Status Flags  
Number of Words in FIFO  
CY7C4282  
CY7C4292  
FF  
H
H
H
H
L
PAF  
H
PAE  
L
EF  
L
0
0
1 to n[2]  
1 to n[2]  
H
L
H
H
H
H
(n + 1) to (65536 (m + 1))  
(65536 m)[3] to 65535  
65536  
(n + 1) to (131072 (m + 1))  
(131072 m)[3] to 131071  
131072  
H
H
L
H
L
H
mitted also. The full depth of the FIFO can be repeatedly  
retransmitted.  
Retransmit  
The retransmit feature is beneficial when transferring packets  
of data. It enables the receipt of data to be acknowledged by  
the receiver and retransmitted if necessary.  
Width-Expansion Configuration  
Word width may be increased simply by connecting the corre-  
sponding input controls signals of multiple devices.  
A composite flag should be created for each of the end-point  
status flags (EF and FF). The partial status flags (PAE and  
PAF) can be detected from any one device. Figure 2 demon-  
strates a 18-bit word width by using two CY7C4282/92. Any  
word width can be attained by adding additional  
CY7C4282/92.  
The Retransmit (RT) input is active in the stand-alone and  
width expansion modes. The retransmit feature is intended for  
use when a number of writes equal to or less than the depth  
of the FIFO have occurred and at least one word has been  
read since the last RS cycle. A HIGH pulse on RT resets the  
internal read pointer to the first physical location of the FIFO.  
WCLK and RCLK may be free running but must be disabled  
during and tRTR after the retransmit pulse. With every valid  
read cycle after retransmit, previously accessed data is read  
and the read pointer is incriminated until it is equal to the write  
pointer. Flags are governed by the relative locations of the  
read and write pointers and are updated during a retransmit  
cycle. Data written to the FIFO after activation of RT are trans-  
When the CY7C4282/92 is in a Width-Expansion Configu-  
ration, the Read Enable (REN) control input can be grounded  
(see Figure 2). In this configuration, the Load (LD) pin is set to  
LOW at Reset so that the pin operates as a control to load and  
read the programmable flag offsets.  
Notes:  
2. n = Empty Offset (n = 7 default value).  
3. m = Full Offset (m = 7 default value).  
Document #: 38-06009 Rev. *B  
Page 5 of 16  
CY7C4282  
CY7C4292  
RESET(RS)  
RESET(RS)  
DATA IN (D)  
18  
9
9
READ CLOCK (RCLK)  
WRITE CLOCK(WCLK)  
WRITE ENABLE(WEN)  
READ ENABLE (REN)  
OUTPUT ENABLE (OE)  
PROGRAMMABLE (PAF)  
LOAD (LD)  
PROGRAMMABLE(PAE)  
HALF FULL FLAG (HF)  
CY7C4282/92  
CY7C4282/92  
EMPTY FLAG (EF)  
EF  
FF  
FF  
EF  
DATA OUT (Q)  
9
18  
FULL FLAG (FF)  
9
FIRST LOAD (FL)  
EXPANSION IN (XI)  
FIRST LOAD (FL)  
EXPANSION IN (XI)  
Figure 2. Block Diagram of 64K × 9/128K × 9 1M Deep Sync FIFO Memory Used  
in a Width Expansion Configuration  
Document #: 38-06009 Rev. *B  
Page 6 of 16  
CY7C4282  
CY7C4292  
Depth Expansion Configuration  
The CY7C4282/92 can easily be adapted to applications  
requiring more than 64K/128K words of buffering. Figure 3  
shows Depth Expansion using three CY7C4282/92s. Maximum  
depth is limited only by signal loading. Follow these steps:  
1. The first device must be designated by grounding the First  
Load (FL) control input.  
2. All other devices must have FL in the HIGH state.  
3. The Expansion Out (XO) pin of each device must be tied to  
the Expansion In (XI) pin of the next device.  
4. EF and FF composite flags are created by O-Ring together  
each individual respective flag.  
XO  
RCLK  
WCLK  
WEN  
RS  
REN  
OE  
7C4282  
7C4292  
D
Q
VCC  
FL  
FF  
EF  
XI  
XO  
RCLK  
REN  
OE  
WCLK  
WEN  
RS  
7C4282  
DATAIN (D)  
DATA OUT (Q)  
D
Q
7C4292  
VCC  
FL  
FF  
EF  
XI  
WRITECLOCK(WCLK)  
WRITEENABLE(WEN)  
READCLOCK(RCLK)  
READENABLE(REN)  
XO  
WCLK  
WEN  
RCLK  
REN  
RESET(RS)  
OUTPUTENABLE (OE)  
RS 7C4282  
OE  
7C4292  
D
Q
FF  
EF  
FF  
EF  
FL  
XI  
FIRST LOAD (FL)  
Figure 3. Block Diagram of 64Kx9/128Kx9 One Meg Deep Sync FIFO Memory  
with Programmable Flags used in Depth Expansion Configuration  
Document #: 38-06009 Rev. *B  
Page 7 of 16  
CY7C4282  
CY7C4292  
Maximum Ratings[4]  
DC Input Voltage.........................................−0.5V to VCC +0.5V  
Output Current into Outputs (LOW)............................. 20 mA  
(Above which the useful life may be impaired. For user guide-  
lines, not tested.)  
Static Discharge Voltage...........................................> 2001V  
(per MIL-STD-883, Method 3015)  
Storage Temperature .......................................65°C to +150°C  
Latch-up Current.....................................................> 200 mA  
Ambient Temperature with  
Power Applied....................................................55°C to +125°C  
Operating Range  
Supply Voltage to Ground Potential .................−0.5V to +7.0V  
Range  
Commercial  
Industrial[5]  
Ambient Temperature  
0°C to +70°C  
VCC  
DC Voltage Applied to Outputs  
in High-Z State..............................................−0.5V to VCC+0.5V  
5V ± 10%  
5V ± 10%  
40°C to +85°C  
Electrical Characteristics Over the Operating Range[6]  
7C4282/9210 7C4282/9215 7C4282/9225  
Parameter  
VOH  
Description  
Test Conditions  
VCC = Min.,  
OH = 2.0 mA  
VCC = Min.,  
OL = 8.0 mA  
Min.  
Max.  
Min.  
Max.  
Min.  
Max.  
Unit  
Output HIGH Voltage  
2.4  
2.4  
2.4  
V
I
VOL  
Output LOW Voltage  
0.4  
0.4  
0.4  
V
I
VIH  
VIL  
IIX  
Input HIGH Voltage  
Input LOW Voltage  
Input Leakage Current  
2.0  
0.5  
10  
10  
VCC  
0.8  
2.0  
0.5  
10  
10  
VCC  
0.8  
2.0  
0.5  
10  
10  
VCC  
0.8  
V
V
VCC = Max.  
+10  
+10  
+10  
+10  
+10  
+10  
µA  
µA  
IOZL  
IOZH  
Output OFF,  
High Z Current  
OE > VIH,  
VSS < VO< VCC  
[7]  
ICC1  
Active Power Supply  
Current  
Com’l  
Ind  
40  
45  
2
40  
2
40  
2
mA  
mA  
mA  
mA  
[8]  
ISB  
Average Standby  
Current  
Com’l  
Ind  
2
Capacitance[9]  
Parameter  
Description  
Input Capacitance  
Output Capacitance  
Test Conditions  
Max.  
Unit  
CIN  
TA = 25°C, f = 1 MHz,  
VCC = 5.0V  
5
7
pF  
pF  
COUT  
AC Test Loads and Waveforms[10, 11]  
R11.1K Ω  
5V  
ALL INPUT PULSES  
OUTPUT  
3.0V  
GND  
90%  
10%  
90%  
10%  
R2  
680Ω  
C
L
INCLUDING  
JIG AND  
3 ns  
3 ns  
SCOPE  
Equivalentto:  
THÉVENIN EQUIVALENT  
410  
OUTPUT  
1.91V  
Notes:  
4. The voltage on any input or I/O pin cannot exceed the power pin during power-up.  
5. TA is the “instant on” case temperature.  
6. See the last page of this specification for Group A subgroup testing information.  
7. Input signals switch from 0V to 3V with a rise/fall time of less than 3 ns, clocks and clock enables switch at maximum frequency 20Mhz, while data inputs switch  
at 10 MHz. Outputs are unloaded.  
8. All inputs = VCC 0.2V, except WCLK and RCLK (which are switching at frequency = 0 MHz). All outputs are unloaded.  
9. Tested initially and after any design or process changes that may affect these parameters.  
10. CL = 30 pF for all AC parameters except for tOHZ  
.
11. CL = 5 pF for tOHZ  
.
Document #: 38-06009 Rev. *B  
Page 8 of 16  
CY7C4282  
CY7C4292  
Switching Characteristics Over the Operating Range  
7C4282/92-10 7C4282/92-15 7C4282/92-25  
Parameter  
tS  
Description  
Clock Cycle Frequency  
Min.  
Max.  
100  
8
Min.  
Max.  
66.7  
10  
Min.  
Max.  
40  
Unit  
MHz  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tA  
Data Access Time  
2
10  
4.5  
4.5  
3
2
15  
6
2
25  
10  
10  
6
15  
tCLK  
tCLKH  
tCLKL  
tDS  
Clock Cycle Time  
Clock HIGH Time  
Clock LOW Time  
6
Data Set-up Time  
4
tDH  
Data Hold Time  
0.5  
3
1
1
tENS  
tENH  
tRS  
Enable Set-up Time  
4
6
Enable Hold Time  
Reset Pulse Width[12]  
0.5  
10  
8
1
1
15  
10  
10  
25  
15  
15  
tRSS  
tRSR  
tRSF  
tPRT  
tRTR  
tOLZ  
tOE  
Reset Set-up Time  
Reset Recovery Time  
8
Reset to Flag and Output Time  
Retransmit Pulse Width  
Retransmit Recovery Time  
Output Enable to Output in Low Z[13]  
Output Enable to Output Valid  
Output Enable to Output in High Z[13]  
Write Clock to Full Flag  
Read Clock to Empty Flag  
Clock to Programmable Almost-Full Flag  
Clock to Programmable Almost-Full Flag  
10  
15  
25  
60  
90  
0
60  
90  
0
60  
90  
0
3
7
7
8
8
8
8
3
8
3
12  
12  
15  
15  
15  
15  
tOHZ  
tWFF  
tREF  
tPAF  
tPAE  
tSKEW1  
3
3
8
3
10  
10  
10  
10  
Skew Time between Read Clock and Write Clock  
for Empty Flag and Full Flag  
5
6
10  
18  
tSKEW2  
Skew Time between Read Clock and Write Clock  
for Almost-Empty Flag and Almost-Full Flag  
10  
15  
ns  
Notes:  
12. Pulse widths less than minimum values are not allowed.  
13. Values guaranteed by design, not currently tested.  
Document #: 38-06009 Rev. *B  
Page 9 of 16  
CY7C4282  
CY7C4292  
Switching Waveforms  
Write Cycle Timing  
t
CLK  
t
t
CLKL  
CLKH  
WCLK  
t
t
DH  
DS  
D –D  
0
17  
t
ENH  
t
ENS  
WEN  
FF  
NO OPERATION  
t
t
WFF  
WFF  
[14]  
t
SKEW1  
RCLK  
REN  
Read Cycle Timing  
t
CLK  
t
t
CLKL  
CLKH  
RCLK  
t
t
ENH  
ENS  
REN  
EF  
NO OPERATION  
t
REF  
t
REF  
t
A
VALID DATA  
Q –Q  
0
17  
t
OLZ  
t
OHZ  
t
OE  
OE  
[15]  
t
SKEW1  
WCLK  
WEN  
Notes:  
14. SKEW1 is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH during the current clock cycle. If the time between the rising  
edge of RCLK and the rising edge of WCLK is less than tSKEW1, then FF may not change state until the next WCLK rising edge.  
t
15. tSKEW1 is also the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF will go HIGH during the current clock cycle. It the time between the  
rising edge of WCLK and the rising edge of RCLK is less than tSKEW2, then EF may not change state until the next RCLK rising edge.  
Document #: 38-06009 Rev. *B  
Page 10 of 16  
CY7C4282  
CY7C4292  
Switching Waveforms (continued)  
Reset Timing [16]  
t
RSS  
[17]  
LD  
t
RS  
RS  
t
RSR  
REN,WEN  
t
RSF  
RSF  
RSF  
EF,PAE  
FF,PAF  
t
t
[18]  
OE=1  
Q
Q
8
0 –  
OE=0  
First Data Word Latency after Reset with Simultaneous Read and Write  
WCLK  
t
DS  
D –D  
D
0
(FIRSTVALIDWRITE)  
D
1
D
2
D
3
D
4
0
8
t
ENS  
[19]  
FRL  
t
WEN  
t
SKEW1  
RCLK  
t
REF  
EF  
REN  
[20]  
t
A
t
A
Q –Q  
0
D
0
D
1
8
t
OLZ  
t
OE  
OE  
4282–9  
Note:  
16. The clocks (RCLK, WCLK) can be free-running during reset.  
17. For standalone or width expansion configuration only.  
18. After reset, the outputs will be LOW if OE = 0 and three-state if OE=1.  
19. When tSKEW1 > minimum specification, tFRL (maximum) = tCLK + tSKEW2. When tSKEW1 < minimum specification, tFRL (maximum) = either 2*tCLK + tSKEW1 or tCLK + tSKEW1  
.
The Latency Timing applies only at the Empty Boundary (EF = LOW).  
20. The first word is available the cycle after EF goes HIGH, always.  
Document #: 38-06009 Rev. *B  
Page 11 of 16  
CY7C4282  
CY7C4292  
Switching Waveforms (continued)  
Empty Flag Timing  
WCLK  
t
t
DS  
DS  
DATA WRITE 2  
DATA WRITE 1  
D –D  
0
8
t
t
ENH  
ENH  
t
ENS  
t
ENS  
WEN  
[19]  
[19]  
t
t
FRL  
FRL  
RCLK  
t
t
t
t
t
SKEW1  
REF  
REF  
REF  
SKEW1  
EF  
REN  
LOW  
OE  
t
A
DATA IN OUTPUT REGISTER  
DATA READ  
Q –Q  
0
8
Full Flag Timing  
NO WRITE  
NO WRITE  
WCLK  
[14]  
[14]  
SKEW1  
t
t
DS  
DATA WRITE  
t
SKEW1  
DATA WRITE  
D –D  
0
8
t
t
t
WFF  
WFF  
WFF  
FF  
WEN  
RCLK  
REN  
t
t
ENH  
ENH  
t
t
ENS  
ENS  
LOW  
OE  
t
A
t
A
DATA READ  
NEXT DATA READ  
DATA IN OUTPUT REGISTER  
Q –Q  
0
8
Document #: 38-06009 Rev. *B  
Page 12 of 16  
CY7C4282  
CY7C4292  
Switching Waveforms (continued)  
Programmable Almost Empty Flag Timing  
t
t
CLKL  
CLKH  
WCLK  
t
t
ENH  
ENS  
WEN  
PAE  
N + 1 WORDS  
IN FIFO  
Note [22]  
23  
Note  
t
PAE  
[21]  
t
t
PAE  
SKEW2  
RCLK  
REN  
t
ENS  
t
t
ENH  
ENS  
Programmable Almost Full Flag Timing  
24  
Note  
t
t
CLKL  
CLKH  
WCLK  
t
t
ENS ENH  
WEN  
t
PAF  
FULL M WORDS  
PAF  
[25]  
IN FIFO  
FULL (M+1)WORDS  
IN FIFO  
[26]  
t
t
PAF  
SKEW2  
RCLK  
REN  
t
ENS  
t
t
ENS ENH  
Note:  
21.  
t
SKEW2 is the minimum time between a rising WCLK and a rising RCLK edge for PAE to change state during that clock cycle. If the time between the edge of WCLK and the rising  
RCLK is less than tSKEW2, then PAE may not change state until the next RCLK.  
22. PAE offset = n.  
23. If a read is preformed on this rising edge of the read clock, there will be Empty + (n1) words in the FIFO when PAE goes LOW  
24. If a write is performed on this rising edge of the write clock, there will be Full (m1) words of the FIFO when PAF goes LOW.  
25. 16,384 m words for CY7C4282, 32,768 m words for CY4292.  
26.  
t
SKEW2 is the minimum time between a rising RCLK edge and a rising WCLK edge for PAF to change during that clock cycle. If the time between the rising edge of RCLK and  
the rising edge of WCLK is less than tSKEW2, then PAF may not change state until the next WCLK.  
Document #: 38-06009 Rev. *B  
Page 13 of 16  
CY7C4282  
CY7C4292  
Switching Waveforms (continued)  
WriteProgrammable Registers  
t
CLK  
t
t
CLKL  
CLKH  
WCLK  
t
t
ENS  
ENH  
LD  
t
ENS  
WEN  
t
t
DH  
DS  
D –D  
0
8
PAE OFFSET  
LSB  
PAE OFFSET  
MSB  
PAF OFFSET  
LSB  
PAF OFFSET  
MSB  
Read Programmable Registers  
t
CLK  
t
t
CLKL  
CLKH  
RCLK  
LD  
t
t
ENS  
ENH  
t
ENS  
PAF OFFSET  
MSB  
REN  
t
A
PAF OFFSET  
LSB  
UNKNOWN  
PAE OFFSET LSB  
PAE OFFSET MSB  
Q –Q  
0
15  
Retransmit Timing [27, 28, 29]  
FL/RT  
t
PRT  
t
RTR  
REN/WEN  
EF/FF  
Notes:  
27. Clocks are free running in this case.  
28. The flags may change state during Retransmit as a result of the offset of the read and write pointers, but flags will be valid at tRTR  
.
29. For the synchronous PAE and PAF flags, an appropriate clock cycle is necessary after tRTR to update these flags.  
Document #: 38-06009 Rev. *B  
Page 14 of 16  
CY7C4282  
CY7C4292  
Ordering Information  
64K x 9 Deep Sync FIFO  
Speed  
Package  
Name  
Operating  
Range  
(ns)  
Ordering Code  
Package Type  
10  
CY7C4282-10ASC  
CY7C4282-10ASI  
CY7C4282-15ASC  
CY7C4282-25ASC  
A64  
A64  
A64  
A64  
64-Lead 10x10 Thin Quad Flatpack  
64-Lead 10x10 Thin Quad Flatpack  
64-Lead 10x10 Thin Quad Flatpack  
64-Lead 10x10 Thin Quad Flatpack  
Commercial  
Industrial  
15  
25  
Commercial  
Commercial  
128K x 9 Deep Sync FIFO  
Speed  
Package  
Name  
Operating  
Range  
(ns)  
Ordering Code  
Package Type  
10  
CY7C4292-10ASC  
CY7C4292-10ASI  
CY7C4292-15ASC  
CY7C4292-25ASC  
A64  
A64  
A64  
A64  
64-Lead 10x10 Thin Quad Flatpack  
64-Lead 10x10 Thin Quad Flatpack  
64-Lead 10x10 Thin Quad Flatpack  
64-Lead 10x10 Thin Quad Flatpack  
Commercial  
Industrial  
15  
25  
Commercial  
Commercial  
Package Diagram  
64-Pin Thin Plastic Quad Flat Pack (10 x 10 x 1.4 mm) A64  
51-85051-*A  
All product and company names mentioned in this document are the trademarks of their respective holders.  
Document #: 38-06009 Rev. *B  
Page 15 of 16  
© Cypress Semiconductor Corporation, 2003. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use  
of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize  
its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress  
Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.  
CY7C4282  
CY7C4292  
Document History Page  
Document Title: CY7C4282/CY7C4292 64K/128K × 9 Deep Sync FIFOs with Retransmit and Depth Expansion  
Document Number: 38-06009  
Orig. of  
REV.  
**  
ECN NO. Issue Date Change  
Description of Change  
106470  
122261  
127855  
07/17/01  
12/26/02  
08/25/03  
SZV  
RBI  
Changed from Spec Number: 38-00594 to 38-06009  
Added power-up requirements to Maximum Ratings Information  
*A  
*B  
FSG  
Removed Preliminary  
Switching Waveforms section: “Empty Flag Timing” tSKEW2 changed to  
tSKEW1 (typo)  
Document #: 38-06009 Rev. *B  
Page 16 of 16  

相关型号:

CY7C4292-15ASC

64K/128K x 9 Deep Sync FIFOs with Retransmit and Depth Expansion
CYPRESS

CY7C4292-15ASI

FIFO, 128KX9, 10ns, Synchronous, CMOS, PQFP64, 10 X 10 MM, TQFP-64
CYPRESS

CY7C4292-25ASC

64K/128K x 9 Deep Sync FIFOs with Retransmit and Depth Expansion
CYPRESS

CY7C4292V

64K/128Kx9 Low Voltage Deep Sync FIFOs w/ Retransmit & Depth Expansion
CYPRESS

CY7C4292V-10ASC

64K/128Kx9 Low Voltage Deep Sync FIFOs w/ Retransmit & Depth Expansion
CYPRESS

CY7C4292V-10ASXC

FIFO, 128KX9, 8ns, Synchronous, CMOS, PQFP64
CYPRESS

CY7C4292V-15ASC

64K/128Kx9 Low Voltage Deep Sync FIFOs w/ Retransmit & Depth Expansion
CYPRESS

CY7C4292V-15ASCT

暂无描述
CYPRESS

CY7C4292V-15ASI

64K/128Kx9 Low Voltage Deep Sync FIFOs w/ Retransmit & Depth Expansion
CYPRESS

CY7C4292V-25ASC

64K/128Kx9 Low Voltage Deep Sync FIFOs w/ Retransmit & Depth Expansion
CYPRESS

CY7C429A-10JC

x9 Asynchronous FIFO
ETC

CY7C429A-10PC

FIFO, 2KX9, 10ns, Asynchronous, CMOS, PDIP28, 0.300 INCH, PLASTIC, DIP-28
CYPRESS