MB88154APNF-G-113-JNERE1 [CYPRESS]

Spread Spectrum Clock Generator;
MB88154APNF-G-113-JNERE1
型号: MB88154APNF-G-113-JNERE1
厂家: CYPRESS    CYPRESS
描述:

Spread Spectrum Clock Generator

时钟 光电二极管 外围集成电路 晶体
文件: 总24页 (文件大小:531K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
The following document contains information on Cypress products. The document has the series  
name, product name, and ordering part numbering with the prefix “MB”. However, Cypress will  
offer these products to new and existing customers with the series name, product name, and  
ordering part number with the prefix “CY”.  
How to Check the Ordering Part Number  
1. Go to www.cypress.com/pcn.  
2. Enter the keyword (for example, ordering part number) in the SEARCH PCNS field and click  
Apply.  
3. Click the corresponding title from the search results.  
4. Download the Affected Parts List file, which has details of all changes  
For More Information  
Please contact your local sales office for additional information about Cypress products and  
solutions.  
About Cypress  
Cypress is the leader in advanced embedded system solutions for the world's most innovative  
automotive, industrial, smart home appliances, consumer electronics and medical products.  
Cypress' microcontrollers, analog ICs, wireless and USB-based connectivity solutions and reliable,  
high-performance memories help engineers design differentiated products and get them to market  
first. Cypress is committed to providing customers with the best support and development  
resources on the planet enabling them to disrupt markets by creating new product categories in  
record time. To learn more, go to www.cypress.com.  
MB88154A  
Spread Spectrum Clock Generator  
MB88154Ais a clock generator for EMI (Electro Magnetic Interference) reduction. The peak of unnecessary radiation noise (EMI) can  
be attenuated by making the oscillation frequency slightly modulate periodically with the internal modulator. It corresponds to both of  
the center spread which modulates input frequency as Middle Centered and down spread which modulates so as not to exceed input  
frequency.  
Features  
Input frequency : 16.6 MHz to 67 MHz  
Output frequency: 16.6 MHz to 67 MHz (One time input frequency)  
Modulation rate can select from 0.5%, 1.0%,  
1.5% or 1.0%, 2.0%, 3.0%. (For center spread / down spread.)  
Equipped with crystal oscillation circuit: Range of oscillation 16.6 MHz to 48 MHz  
The external clock can be input: 16.6 MHz to 67 MHz  
Modulation clock output duty : 40% to 60%  
Modulation clock cycle-cycle jitter : Less than 100 ps  
Low current consumption by CMOS process : 5.0 mA (24 MHz : Typ-sample, no load)  
Power supply voltage : 3.3 V 0.3 V  
Operating temperature : 40 °C to +85 °C  
Package : SOP 8-pin  
Cypress Semiconductor Corporation  
Document Number: 002-08252 Rev. *B  
198 Champion Court  
San Jose, CA 95134-1709  
408-943-2600  
Revised December 12, 2017  
MB88154A  
Contents  
PRODUCT LINEUP ................................................................. 3  
PIN ASSIGNMENT .................................................................. 3  
PIN DESCRIPTION ................................................................. 3  
I/O CIRCUIT TYPE .................................................................. 4  
OUTPUT CLOCK DUTY CYCLE (TDCC, TDCR = TB/TA) . 13  
INPUT FREQUENCY (FIN = 1/TIN) ..................................... 13  
OUTPUT SLEW RATE (SR) ................................................ 13  
CYCLE-CYCLE JITTER (TJC = | TN TN + 1 |) ................. 14  
MODULATION WAVEFORM ................................................ 15  
LOCK-UP TIME ..................................................................... 16  
OSCILLATION CIRCUIT ....................................................... 17  
INTERCONNECTION CIRCUIT EXAMPLE .......................... 18  
EXAMPLE CHARACTERISTICS .......................................... 19  
ORDERING INFORMATION ................................................. 20  
HANDLING DEVICES ............................................................. 5  
Preventing Latch-up ......................................................... 5  
Handling unused pins ....................................................... 5  
The attention when the external clock is used ................. 5  
Power supply pins ............................................................ 5  
Oscillation circuit .............................................................. 5  
BLOCK DIAGRAM .................................................................. 6  
PIN SETTING .......................................................................... 7  
ABSOLUTE MAXIMUM RATINGS ........................................ 9  
RECOMMENDED OPERATING CONDITIONS .................... 10  
ELECTRICAL CHARACTERISTICS .................................... 11  
PACKAGE DIMENSION ....................................................... 21  
Document History ................................................................ 22  
Sales, Solutions, and Legal Information ........................... 23  
Document Number: 002-08252 Rev. *B  
Page 2 of 23  
MB88154A  
1. Product Lineup  
MB88154A has two kinds of input frequency, and three kinds of modulation type (center/down spread), total six line-ups.  
Product  
Input/Output Frequency  
16.6 MHz to 40 MHz  
33 MHz to 67 MHz  
Modulation Type  
MB88154A-103  
MB88154A-112  
MB88154A-113  
Down spread  
Center spread  
16.6 MHz to 40 MHz  
2. Pin Assignment  
TOP VIEW  
CKOUT  
VDD  
1
2
3
4
8
7
6
5
SEL1  
REFOUT  
SEL0  
MB88154A  
VSS  
XIN  
XOUT  
SOB008  
3. Pin Description  
Pin Name  
CKOUT  
VDD  
I/O  
O
I
Pin No.  
Description  
1
2
3
4
5
6
7
8
Modulated clock output pin  
Power supply voltage pin  
GND pin  
VSS  
XIN  
Crystal resonator connection pin/clock input pin  
Crystal resonator connection pin  
Modulation rate setting pin  
XOUT  
SEL0  
O
I
REFOUT  
SEL1  
O
I
Non-modulated clock output pin  
Modulation rate setting pin  
Document Number: 002-08252 Rev. *B  
Page 3 of 23  
MB88154A  
4. I/O Circuit Type  
Pin  
Circuit Type  
Remarks  
SEL0  
SEL1  
CMOS hysteresis input  
CKOUT  
REFOUT  
CMOS output  
IOL = 3 mA  
Note : For XIN and XOUT pins, refer to “Oscillation Circuit”  
Document Number: 002-08252 Rev. *B  
Page 4 of 23  
MB88154A  
5. Handling Devices  
5.1 Preventing Latch-up  
A latch-up can occur if, on this device, (a) a voltage higher than VDD or a voltage lower than VSS is applied to an input or output pin or  
(b) a voltage higher than the rating is applied between VDD pin and VSS pin. The latch-up, if it occurs, significantly increases the power  
supply current and may cause thermal destruction of an element. When you use this device, be very careful not to exceed the  
maximum rating.  
5.2 Handling Unused Pins  
Do not leave an unused input pin open, since it may cause a malfunction. Handle by, using a pull-up or pull-down resistor.  
Unused output pin should be opened.  
5.3 The Attention When the External Clock is Used  
Input the clock to XIN pin, and XOUT pin should be opened when you use the external clock.  
Please pay attention so that an overshoot and an undershoot do not occur to an input clock of XIN pin.  
5.4 Power Supply Pins  
Please design connecting the power supply pin of this device by as low impedance as possible from the current supply source.  
We recommend connecting electrolytic capacitor (about 10 μF) and the ceramic capacitor (about 0.01 μF) in parallel between VSS  
pin and VDD pin near the device, as a bypass capacitor.  
5.5 Oscillation Circuit  
Noise near the XIN and XOUT pins may cause the device to malfunction. Design printed circuit boards so that electric wiring of XIN  
or XOUT pin and the resonator do not intersect other wiring.  
Design the printed circuit board that surrounds the XIN and XOUT pins with ground.  
Document Number: 002-08252 Rev. *B  
Page 5 of 23  
MB88154A  
6. Block Diagram  
VDD  
2
8
6
1
SEL1  
CKOUT  
Modulation rate  
setting  
Modulation  
clock output  
SEL0  
PLL block  
Reference  
clock  
XOUT  
5
4
Reference clock output  
7
REFOUT  
XIN  
Rf = 1 MΩ  
3
VSS  
1
M
V/I  
conversion  
Charge  
pump  
Phase  
compare  
IDAC  
ICO  
Modulation  
Clock  
output  
1
N
Reference  
clock  
Loop filter  
Modulation  
rate setting/  
Modulation  
enable setting  
1
L
Modulation  
logic  
MB88154A PLL block  
A glitchless IDAC (current output D/A converter) provides precise modulation, thereby dramatically reducing  
EMI.  
Document Number: 002-08252 Rev. *B  
Page 6 of 23  
MB88154A  
7. Pin Setting  
SEL 0, SEL 1 Modulation Rate Setting  
Modulation Rate  
SEL1  
SEL0  
MB88154A-103  
Down Spread  
1.0%  
MB88154A-112, MB88154A-113  
Center Spread  
0.5%  
L
L
L
H
L
2.0%  
3.0%  
1.0%  
H
H
1.5%  
H
No spread  
No spread  
Notes:  
The modulation rate can be changed at the level of the pin. Spectrum does not spread when “H” level is set to SEL0 and SEL1 pins.  
The clock with low jitter can be obtained.  
When changing the modulation rate setting, the stabilization wait time for the modulation clock is required. The stabilization wait  
time for the modulation clock take the maximum value of “ Electrical Characteristics AC Characteristics Lock-Up time”.  
Center Spread  
Spectrum is spread (modulated) by centering on the input frequency.  
Modulation width 3.0%  
Radiation level  
1.5%  
+1.5%  
Frequency  
Input frequency  
Modulation rate center spread example of 1.5%  
Document Number: 002-08252 Rev. *B  
Page 7 of 23  
MB88154A  
Down Spread  
Spectrum is spread (modulated) below the input frequency.  
Modulation width 3.0%  
Radiation level  
3.0%  
Frequency  
Frequency in modulation off  
Modulation width down spread example of 3.0%  
Document Number: 002-08252 Rev. *B  
Page 8 of 23  
MB88154A  
8. Absolute Maximum Ratings  
Rating  
Parameter  
Symbol  
Unit  
Min  
0.5  
VSS 0.5  
VSS 0.5  
55  
Max  
+ 4.0  
VDD + 0.5  
VDD + 0.5  
+ 125  
Power supply voltage*  
Input voltage*  
VDD  
VI  
V
V
Output voltage*  
VO  
TST  
TJ  
V
Storage temperature  
°C  
°C  
Operation junction  
temperature  
40  
+ 125  
Output current  
Overshoot  
IO  
14  
+ 14  
VDD + 1.0 (tOVER 50 ns)  
mA  
V
VIOVER  
VIUNDER  
Undershoot  
VSS 1.0 (tUNDER 50 ns)  
V
* : The parameter is based on VSS = 0.0 V.  
WARNING:  
Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in  
excess of absolute maximum ratings. Do not exceed these ratings.  
Overshoot/Undershoot  
tUNDER 50 ns  
VIOVER VDD + 1.0 V  
VDD  
VSS  
Input pin  
VIUNDER VSS 1.0 V  
tOVER 50 ns  
Document Number: 002-08252 Rev. *B  
Page 9 of 23  
MB88154A  
9. Recommended Operating Conditions  
(VSS = 0.0 V)  
Value  
Typ  
3.3  
Parameter  
Symbol  
Pin  
Conditions  
Unit  
Max  
Min  
3.0  
Power supply voltage  
“H” level input voltage  
“L” level input voltage  
VDD  
VIH  
VIL  
VDD  
3.6  
V
V
V
XIN,  
SEL0,  
SEL1  
VDD × 0.80  
VSS  
VDD + 0.3  
VDD × 0.20  
Input clock duty cycle  
Input clock through rate  
tDCI  
XIN  
XIN  
16.6 MHz to 67 MHz  
40  
50  
60  
%
SRIN  
Input frequency  
40 MHz to 67 MHz  
0.0475×fin−  
V/ns  
1.75  
Operating temperature  
Ta  
40  
+ 85  
°C  
WARNING:  
The recommended operating conditions are required in order to ensure the normal operation of the semiconductor  
device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.  
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these  
ranges may adversely affect reliability and could result in device failure.  
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet.  
Users considering application outside the listed conditions are advised to contact their representatives beforehand.  
Input clock duty cycle (tDCI = tb/ta)  
ta  
tb  
1.5 V  
XIN  
Input clock through rate (SRIN)  
VDD × 0.80  
VDD × 0.20  
XIN  
trin  
tfin  
Note : SRIN = (VDD × 0.80 VDD × 0.20) /trin, SRIN = (VDD × 0.80 VDD × 0.20) /tfin  
Document Number: 002-08252 Rev. *B  
Page 10 of 23  
MB88154A  
10. Electrical Characteristics  
DC Characteristics  
(Ta = −40 °C to + 85 °C, VDD = 3.3 V 0.3 V, VSS = 0.0 V)  
Value  
Parameter  
Symbol  
Pin  
Conditions  
Unit  
Min  
Typ  
Max  
Power supply current  
ICC  
VDD  
no load capacitance at 24  
MHz output  
5.0  
7.0  
mA  
Output voltage  
VOH  
VOL  
ZO  
CKOUT,  
REFOUT  
“H” level output  
IOH = − 3 mA  
“L” level output  
IOL = 3 mA  
VDD 0.5  
70  
VDD  
0.4  
V
V
VSS  
Output impedance  
Input capacitance  
CKOUT,  
REFOUT  
16.6 MHz to 67 MHz  
Ω
CIN  
XIN,  
SEL0,  
SEL1  
Ta = + 25 °C,  
VDD = VI = 0.0 V,  
f = 1 MHz  
16  
pF  
Document Number: 002-08252 Rev. *B  
Page 11 of 23  
MB88154A  
AC Characteristics  
(Ta = −40 °C to + 85 °C, VDD = 3.3 V 0.3 V, VSS = 0.0 V)  
Value  
Parameter  
Symbol  
Pin  
Conditions  
Unit  
Min  
16.6  
40  
Typ  
Max  
40  
Oscillation frequency  
fx  
XIN,  
XOUT  
Fundamental oscillation  
3rd over-tone oscillation  
MB88154A-103/113  
MB88154A-112  
MHz  
48  
Input frequency  
fin  
XIN  
16.6  
33  
40  
MHz  
MHz  
V/ns  
67  
Output frequency  
fOUT  
SR  
CKOUT,  
REFOUT  
MB88154A-103/113  
MB88154A-112  
16.6  
33  
40  
67  
Output slew rate  
CKOUT,  
REFOUT  
0.4 V to 2.4 V  
load capacitance 15 pF  
0.3  
2.0  
Output clock duty cycle  
tDCC  
tDCR  
CKOUT  
REFOUT  
CKOUT  
1.5 V  
1.5 V  
40  
fin/2280  
(2280)  
60  
%
%
tDCI 10*  
fin/2640  
(2640)  
tDCI + 10*  
fin/1920  
(1920)  
Modulation frequency  
(Number of input clocks  
per modulation)  
fMOD (nMOD)  
MB88154A-103/113  
kHz  
(clks)  
MB88154A-112  
fin/4400  
(4400)  
fin/3800  
(3800)  
fin/3200  
(3200)  
Lock-Up time  
tLK  
CKOUT  
CKOUT  
2
5
ms  
Cycle-cycle jitter  
tJC  
No load capacitance,  
Ta = +25 °C, VDD = 3.3 V  
100  
ps-rms  
* : Duty of the REFOUT output is guaranteed only for the following A and B because it depends on tDCI of input clock duty.  
A. Resonator : When resonator is connected with XIN and XOUT and oscillates normally.  
B. External clock input : The input level is Full - swing (VSS VDD).  
<Definition of modulation frequency and number of input clocks per modulation>  
fout (Output frequency)  
Modulation wave form  
t
f
MOD (Min)  
fMOD (Max)  
t
Clock count  
nMOD (Max)  
Clock count  
nMOD (Min)  
MB88154A contains the modulation period to realize the efficient EMI reduction.  
The modulation period fMOD depends on the input frequency and changes between fMOD (Min) and fMOD (Max) .  
Furthermore, the average value of fMOD equals the typical value of the electrical characteristics.  
Document Number: 002-08252 Rev. *B  
Page 12 of 23  
MB88154A  
11. Output Clock Duty Cycle (tDCC, tDCR = tb/ta)  
ta  
tb  
1.5 V  
CKOUT,  
REFOUT  
12. Input Frequency (fin = 1/tin)  
tin  
0.8 VDD  
XIN  
13. Output Slew Rate (SR)  
2.4 V  
0.4 V  
CKOUT,  
REFOUT  
t
r
tf  
Note : SR = (2.40.4) /tr, SR = (2.40.4) /tf  
Document Number: 002-08252 Rev. *B  
Page 13 of 23  
MB88154A  
14. Cycle-cycle Jitter (tJC = | tn tn + 1 |)  
CKOUT  
tn  
tn+1  
Note : Cycle-cycle jitter is defined the difference between a certain cycle and immediately after  
(or, immediately before) .  
Document Number: 002-08252 Rev. *B  
Page 14 of 23  
MB88154A  
15. Modulation Waveform  
1.5% modulation rate, Example of center spread  
CKOUT  
output frequency  
+ 1.5 %  
Frequency at modulation OFF  
Time  
1.5 %  
fMOD  
1.0% modulation rate, Example of down spread  
CKOUT  
output freqquency  
Frequency at modulation OFF  
Time  
0.5 %  
1.0 %  
fMOD  
Document Number: 002-08252 Rev. *B  
Page 15 of 23  
MB88154A  
16. Lock-up Time  
3.0 V  
Internal clock  
stabilization wait time  
VDD  
XIN  
VIH  
Setting pin  
SEL0,  
tLK  
(lock-up time )  
SEL1  
CKOUT  
If the setting pin is fixed at the “H” or “L” level, the maximum time after the power is turned on until the set clock signal is output from  
CKOUT pin is (the stabilization wait time of input clock to XIN pin) + (the lock-up time “tLK”). For the input clock stabilization time,  
check the characteristics of the resonator or oscillator used.  
Note : When the pin setting is changed, the CKOUT pin output clock stabilization time is required. Until the output clock signal  
becomes stable, the output frequency, output clock duty cycle, modulation period, and cycle-cycle jitter cannot be guaranteed.  
It is therefore advisable to perform processing such as cancelling a reset of the device at the succeeding stage after  
the lock-up time.  
Document Number: 002-08252 Rev. *B  
Page 16 of 23  
MB88154A  
17. Oscillation Circuit  
The left side of figures below shows the connection example about general resonator. The oscillation circuit has the built-in feedback  
resistance (Rf) . The value of capacity (C1 and C2) is required adjusting to the most suitable value of an individual resonator.  
The right side of figures below shows the example of connecting for the 3rd over-tone resonator. The value of capacity (C1, C2 and  
C3) and inductance (L1) is needed adjusting to the most suitable value of an individual resonator. The most suitable value is different  
by individual resonator. Please refer to the resonator manufacturer which use for the most suitable value. When an external clock is  
used (the resonator is not used) , input the clock to XIN pin and do not connect anything with XOUT.  
When using a resonator  
MB88154A LSI Internal  
Rf (1 MΩ)  
Rf (1 MΩ)  
XIN Pin  
XIN Pin  
XOUT Pin  
XOUT Pin  
MB88154A LSI External  
L1  
C1  
C2  
C1  
C2  
C3  
Normal resonator  
3rd over-tone resonator  
When using an external clock  
MB88154A LSI Internal  
XOUT Pin  
Rf (1 MΩ)  
XIN Pin  
MB88154A LSI External  
External clock  
OPEN  
Note : Note that a jitter characteristic of an input clock may cause an affect a cycle-cycle jitter characteristic.  
Document Number: 002-08252 Rev. *B  
Page 17 of 23  
MB88154A  
18. Interconnection Circuit Example  
SEL1  
R2  
1
2
3
4
8
7
6
5
MB88154A  
R
1
+
SEL0  
ENS  
C4  
C3  
Xtal  
C1  
C2  
C1, C2  
C3  
: Oscillation stabilization capacitance (refer to “ Oscillation Circuit”.)  
: Capacitor of 10 μF or higher  
C4  
: Capacitor about 0.01 μF (connect a capacitor of good high frequency property  
(ex. laminated ceramic capacitor) to close to this device.)  
R1, R2  
: Impedance matching resistor for board pattern  
Document Number: 002-08252 Rev. *B  
Page 18 of 23  
MB88154A  
19. Example Characteristics  
The condition of the examples of the characteristic is shown as follows: Input frequency = 20 MHz (Output frequency = 20 MHz :  
Using MB88154A-113), Power - supply voltage = 3.3 V, None load capacity.  
Modulation rate =  
1.5% (center spread)  
Spectrum analyzer HP4396B is connected with CKOUT. The result of the measurement with RBW = 1 kHz (ATT use for 6dB).  
CH B Spectrum  
10 dB /REF 0 dBm  
No modulation  
6.18 dBm  
Avg  
4
modulation 1.5 %  
26.03 dBm  
SWP 2.505 s  
SPAN 4 MHZ  
RBW# 1 kHZ  
CENTER 20 MHZ  
VBW 1 kHZ  
ATT 6 dB  
Document Number: 002-08252 Rev. *B  
Page 19 of 23  
MB88154A  
20. Ordering Information  
Modulation  
type  
Part number  
Input/Output frequency  
Package  
Remarks  
MB88154APNF-G-112-JNE1  
MB88154APNF-G-113-JNE1  
MB88154APNF-G-103-JNEFE1  
MB88154APNF-G-112-JNEFE1  
MB88154APNF-G-113-JNEFE1  
MB88154APNF-G-103-JNERE1  
MB88154APNF-G-112-JNERE1  
MB88154APNF-G-113-JNERE1  
33 MHz to 67 MHz  
16.6 MHz to 40 MHz  
16.6 MHz to 40 MHz  
33 MHz to 67 MHz  
16.6 MHz to 40 MHz  
16.6 MHz to 40 MHz  
33 MHz to 67 MHz  
16.6 MHz to 40 MHz  
Center  
8-pin plastic SOP  
(SOB008)  
Down  
Emboss taping  
(EF type)  
Center  
Down  
Emboss taping  
(ER type)  
Center  
Document Number: 002-08252 Rev. *B  
Page 20 of 23  
MB88154A  
21. Package Dimension  
0.25  
H D  
ꢃ;  
4
D
5
4
E1 E  
45°  
INDEX AREA  
0.25  
H D  
ꢃ;  
h
0.20  
C A-B D  
SIDE VIEW  
5
BOTTOM VIEW  
TOP VIEW  
A
DETAIL A  
A2  
L2  
ș
GAUGE  
PLANE  
A
SEATING  
PLANE  
C
A'  
c
e
0.10  
A-B  
b
A1  
L
L1  
10  
SECTION A-A'  
b
0.13  
C
D
8
SIDE VIEW  
DETAIL A  
127(6  
ꢁꢂ $/', 0(16, 21ꢂ $5ꢂ, ꢂ 0, //, 0(7( ꢁ  
ꢁꢂ ', 0(16, 21, 1 $1ꢂ 7 2/(5$1&, 1 ꢂ 3( ꢂꢂ $6 0ꢂ < ꢁ ꢅ ꢇꢇ ꢁ  
DIMENSIONS  
SYMBOL  
A
MIN. NOM. MAX.  
1.75  
ꢁꢂ ', 0(16, 21, 1 , 1&/ 8'ꢂ 02/ ꢂ )/$6  ', 0(16, 21, 1 ꢂ (ꢂ '2(ꢂ 12, 1&/ 8'(  
ꢂꢂꢂ, 17(5/($ ꢂ )/$6 ꢂ 2ꢂ 3527586, 2 , 17(5/($ ꢂ )/$6 ꢂ 2ꢂ 3527586, 216  
ꢂꢂꢂꢂ 6+$/ꢂ 12ꢂ (;&(( ꢂ ꢁ ꢂ Pꢂ 3( ꢂ 6, ' ꢂ ꢂ DQ(', 0(16, 2ꢂ $5ꢂ '(7(50, 1('  
0.25  
1.50  
0.05  
1.30  
A1  
A2  
D
ꢂꢂꢂꢂ $ꢂ '$78 ꢂ  
1.40  
ꢁꢂ 7+ꢂ 3$&.$*ꢂ 7 2ꢂ 0$ %ꢂ 6 0$//( ꢂ 7+$ ꢂ 7+ꢂ 3$&.$*ꢂ %277 2 ꢁ  
ꢂꢂꢂꢂ ', 0(16, 21, 1 ꢂꢂ ꢂ DQ(ꢂ $5ꢂ '(7(50, 1( $ꢂ 7+ꢂ 287(50267  
ꢂꢂꢂꢂ (;75( 0(2 7+ꢂ 3/$67, ꢂ %2'ꢂ (;&/ 86, 9 2ꢂ 02/ )/$6 ꢉ  
ꢂꢂꢂꢂ 7+ꢂ %$ ꢂ %855 ꢂ *$7 %855ꢂ $1ꢂ, 17(5/($ ꢂ )/$6 %8, 1&/ 8', 1*  
ꢂꢂꢂꢂ $1ꢂ 0, 6 0$7&ꢂ %(7 :(( ꢂ 7+ꢂ 7 2ꢂ $1ꢂ %277 2 ꢂ 2ꢂ 7+ꢂ 3/$67, ꢂ %2' ꢁ  
5.05 BSC.  
6.00 BSC.  
3.90 BSC  
E
E
1
ꢁꢂ '$780ꢂ  
ꢂ ꢂ ꢂ 7 ꢂ %'(7(50, 1( $'$78 ꢂ ꢁ  
ș
0°  
0.15  
0.36  
0.45  
8°  
ꢁꢂ ꢍ , ꢂ 7+ꢂ 0$;, 08 180%( ꢂ 2ꢂ 7(50, 1$ꢂ 326, 7, 21ꢂ ) 2ꢂ 7+ꢂ 63(&, ), ('  
ꢂꢂꢂꢂꢂ 3$&.$*ꢂ /(1*7 ꢁ  
0.25  
0.52  
0.75  
c
b
L
L
L
e
h
ꢁꢂ 7+ꢂ ', 0(16, 2ꢂ $33/ ꢂ 7 7+ꢂ )/$ꢂ 6(&7, 2 27+ꢂ /($ ꢂ %(7 :(( ꢂ  PP  
ꢂꢂꢂꢂ 7 ꢂ ꢁ ꢃꢅ P )52 ꢂ 7+ꢂ /($ 7,  
0.44  
0.60  
ꢁꢂ ', 0(16, 2 E '2(ꢂ 12, 1&/ 8'ꢂ 7+ꢂ '$ 0%$ ꢂ 3527586, 2 ꢂ $// 2 :$%/(  
ꢂꢂꢂꢂ '$ 0%$ ꢂ 3527586, 2ꢂ 6+$/ꢂ %ꢂ P 7 27$ꢂ, ꢂ (;&(627+ꢂ E ', 0(16, 21  
ꢂꢂꢂꢂ $ꢂ 0$;, 08 ꢂ 0$7(5, $ꢂ &21', 7, 2 ꢁ  
1.05 REF  
0.25 BSC  
1
ꢂꢂꢂꢂ 7+ꢂ '$ 0%$ ꢂ 0$ꢂ 12%ꢂ / 2&$7( ꢂ 2ꢂ 7+ꢂ / 2 :( ꢂ 5$', 8ꢂ 27+ꢂ ) 22ꢁ  
2
ꢁꢂ 7+, ꢂ &+$ 0)( ꢂ )($785, ꢂ 237, 21$ ꢁꢂ / , ꢂ, ꢂ 12ꢂ 35(6(1 7+( ꢂ ꢂ 3, ꢂ ꢀ  
ꢂꢂꢂ, '(17, ), ( 086 %ꢂ / 2&$7( ꢂ :, 7+, ꢂ 7+ꢂ, 1'(ꢂ $5(ꢂ, 1', &$7('  
1.27 BSC.  
0.40 BSC.  
ꢂ ꢍ $ꢀ, '(), 1( ꢂ $ꢂ 7+ꢂ 9(57, &$ꢂ ', 67$1&ꢂ )52 ꢂ 7+ꢂ 6($7, 1 3/$1ꢂ 7 2  
ꢂꢂꢂꢂꢂꢂꢂ 7+ꢂ / 2 :(6ꢂꢂ 32, 1ꢂ 2ꢂ 7+ꢂ 3$&.$*ꢂ %2'ꢂ (;&/ 8', 1 7+ꢂ /, ꢂ $1ꢂ 25  
ꢂꢂꢂꢂꢂꢂꢂ 7+(50$ꢂ (1+$1&( 0(1ꢂ 2ꢂ &$9, 7 ꢂ '2 : 3$&.$*ꢂ &21), *85$7, 21 ꢁ  
002-15856 **  
11. JEDEC SPECIFICATION NO. REF : N/A  
Document Number: 002-08252 Rev. *B  
Page 21 of 23  
MB88154A  
Document History  
Spansion Publication Number: DS04-29129-2E  
Document Title: MB88154A Spread Spectrum Clock Generator  
Document Number: 002-08252  
Orig. of  
Change  
Submission  
Date  
Revision  
ECN  
Description of Change  
**  
TAOA  
TAOA  
06/29/2009 Initial Release  
*A  
5563140  
12/22/2016 Updated to Cypress Template  
Deleated EOL part number: MB88154A-101/102/111  
12/12/2017 Updated Package Dimensions: Updated to Cypress format.  
Changed the package name from FPT-8P-M02 to SOB008.  
*B  
5991372  
TAOA  
Document Number: 002-08252 Rev. *B  
Page 22 of 23  
MB88154A  
Sales, Solutions, and Legal Information  
Worldwide Sales and Design Support  
Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. To find the office  
closest to you, visit us at Cypress Locations.  
Products  
PSoC® Solutions  
ARM® Cortex® Microcontrollers  
cypress.com/arm  
cypress.com/automotive  
cypress.com/clocks  
cypress.com/interface  
cypress.com/iot  
PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6  
Automotive  
Cypress Developer Community  
Clocks & Buffers  
Interface  
Forums | WICED IOT Forums | Projects | Video | Blogs |  
Training | Components  
Internet of Things  
Memory  
Technical Support  
cypress.com/memory  
cypress.com/mcu  
cypress.com/support  
Microcontrollers  
PSoC  
cypress.com/psoc  
cypress.com/pmic  
cypress.com/touch  
cypress.com/usb  
Power Management ICs  
Touch Sensing  
USB Controllers  
Wireless Connectivity  
cypress.com/wireless  
© Cypress Semiconductor Corporation, 2007-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document,  
including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries  
worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other  
intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress  
hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to  
modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users  
(either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as  
provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation  
of the Software is prohibited.  
TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE  
OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent  
permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any  
product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is  
the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products  
are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or  
systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the  
device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably  
expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim,  
damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other  
liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.  
Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in  
the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.  
Document Number: 002-08252 Rev. *B  
Revised December 12, 2017  
Page 23 of 23  

相关型号:

MB88154PNF-G-102-JN-EFE1

Spread Spectrum Clock Generator
FUJITSU

MB88154PNF-G-102-JN-ERE1

Spread Spectrum Clock Generator
FUJITSU

MB88154PNF-G-102-JNE1

Spread Spectrum Clock Generator
FUJITSU

MB88154PNF-G-103-JN-EFE1

Spread Spectrum Clock Generator
FUJITSU

MB88154PNF-G-103-JN-ERE1

Spread Spectrum Clock Generator
FUJITSU

MB88154PNF-G-103-JNE1

Spread Spectrum Clock Generator
FUJITSU

MB88154PNF-G-112-JN-EFE1

Spread Spectrum Clock Generator
FUJITSU

MB88154PNF-G-112-JN-ERE1

Spread Spectrum Clock Generator
FUJITSU

MB88154PNF-G-112-JNE1

Spread Spectrum Clock Generator
FUJITSU

MB88154PNF-G-113-JN-EFE1

Spread Spectrum Clock Generator
FUJITSU

MB88154PNF-G-113-JN-ERE1

Spread Spectrum Clock Generator
FUJITSU

MB88154PNF-G-113-JNE1

Spread Spectrum Clock Generator
FUJITSU