7P256FLG0301I15 [ETC]
Peripheral Miscellaneous ; 周边其他\n型号: | 7P256FLG0301I15 |
厂家: | ETC |
描述: | Peripheral Miscellaneous
|
文件: | 总13页 (文件大小:128K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
PCMCIA Flash Memory Card
FLG Series
PCMCIA Flash Memory Card
General Description
256KILOBYTE through 5 MEGABYTE (Intel based)
Features
• Low cost Low/Medium Density Linear Flash
Card
WEDC’s FLG Series Flash memory cards offer low/medium
density linear Flash solid state storage solutions for code and
data storage, high performance disk emulation and execute in
place (XIP) applications in mobile PC and dedicated
(embedded) equipment.
• Supports 5V systems with 12V VPP.
• Based on Intel CMOS Components
• Fast Read Performance
FLG series cards conform to PCMCIA international standard.
- 150ns Maximum Access Time
The card’s control logic provides the system interface and
controls the internal Flash memories. Card can be
read/written in byte-wide or word-wide mode which allows
for flexible integration into various systems. Combined with
file management software, such as Flash Translation Layer
(FTL), FLG Flash cards provide removable high-performance
disk emulation.
• x8/ x16 Data Interface
• Quick-Pulse Programming Algorithm
- typical 10µs Byte-Program
• 100,000 Erase/Program Cycles
• PC Card Standard Type I Form Factor
The FLG series cards contain separate 2kB EEPROM
memory for Card Information Structure (CIS) which can be
used for easy identification of card characteristics.
The WEDC FLG series is based on Intel 28F010 or 28F020
Flash memories.
Note: Standard options include attribute memory. Cards
without attribute memory are available. Cards are also
available with or without a hardware write protect switch.
Architecture Overview
WEDC’s FLG series is designed to support from 2 to 20, 1Mb or 2MB components, providing a wide range of
density options. Cards are based on the 28F010 (1Mb) or 28F020 components which work with 5V Vcc / 12V Vpp
applications. Device codes are B4h and BDh respectively. Systems should be able to recognize both codes. Cards
utilizing the1Mb components provide densities ranging from 256KB to 2.5MB in 256KB increments, cards utilizing
2Mb components provide densities ranging from 512KB to 5MB in 512KB increments.
In support of the PC Card 95 standard for word wide access devices are paired. Write, read and erase operations can
be performed as either a word or byte wide operation . By multiplexing A0, CE1# and CE2#, 8-bit hosts can access
all data on data lines DQ0 - DQ7. The FLG series cards conform to the PC Card Standard (PCMCIA) and JEIDA,
providing electrical and physical compatibility. The PC Card form factor offers an industry standard pinout and
mechanical outline, allowing density upgrades without system design changes.
WEDC’s standard cards are shipped with WEDC’s Logo. Cards are also available with blank housings (no Logo).
The blank housings are available in both a recessed (for label) and flat housing. Please contact WEDC sales
representative for further information on Custom artwork.
1
August 2000 Rev. 3 - ECO #13132
PC Card Products
PCMCIA Flash Memory Card
FLG Series
Block Diagram
Vcc
Vpp2
Vpp1
Device Pair 9
Device 19
Device 18
CSH9
CSL9
Array Address
ADDRESS
BUFFER
ADDRESS BUS
A1-A21(22)
A1-A17(18)
Bus
Control
Address
Bus
Vcc
WE#
OE#
CSH9
CSH0
C9
High
C0
Control Logic
PCMCIA
Interface
CE2#
CE1#
Device Pair 1
C9
Low
C0
CSL9
CSL0
REG#
A0
WP
Device 3
Device 2
Device 0
CSH1
Ctrl Att enable
CSL1
CSL0
Device Pair 0
Device 1
Vcc
Attrib. Mem
CSH0
CIS
EEPROM 2kB
WR#
RD#
Q0-Q7
DATA
BUS
Q8-Q15
DATA
BUS
Q0-Q7
control
Vcc
I/O buffer
DATA
BUS
D0-D7
DATA
BUS
D8-D15
SUPPORTED COMPONENTS (max 20 X):
28F010 - max 2.5MB
28F020 - max 5MB
Manuf ID Device ID
Device type
CD1#
28F010
89
B4
H
H
CD2#
GND
28F020
89
BD
H
H
WAIT#
BVD1
BVD2
Vcc
Vcc
VS1
VS2
open
open
2
August 2000 Rev. 3 - ECO #13132
PC Card Products
PCMCIA Flash Memory Card
FLG Series
Pinout
Pin Signal name I/O
Function
Ground
Data bit 3
Data bit 4
Data bit 5
Active
Pin Signal name I/O
Function
Ground
Card Detect 1
Data bit 11
Data bit 12
Data bit 13
Data bit 14
Data bit 15
Card Enable 2
Voltage Sense 1
Reserved
Active
LOW
1
2
3
4
5
6
7
8
GND
DQ3
DQ4
DQ5
DQ6
DQ7
CE1#
A10
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
GND
CD1#
DQ11
DQ12
DQ13
DQ14
DQ15
CE2#
VS1
RFU
RFU
A17
A18
A19
A20
A21
Vcc
Vpp2
A22
A23
A24
A25
VS2
RST
Wait#
RFU
REG#
BVD2
BVD1
DQ8
DQ9
DQ10
CD2#
GND
I/O
I/O
I/O
I/O
I/O
I
I
O
I/O
I/O
I/O
I/O
I
Data bit 6
Data bit 7
Card enable 1
Address bit 10
Output enable
Address bit 11
Address bit 9
Address bit 8
Address bit 13
Address bit 14
Write Enable
Ready/Busy
Supply Voltage
Prog. Voltage
Address bit 16
Address bit 15
Address bit 12
Address bit 7
Address bit 6
Address bit 5
Address bit 4
Address bit 3
Address bit 2
Address bit 1
Address bit 0
Data bit 0
LOW
LOW
I
O
LOW
N.C.
9
OE#
A11
I
I
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
A9
A8
A13
A14
WE#
I
I
I
I
I
O
Reserved
I
I
I
I
I
Address bit 17
Address bit 18
Address bit 19
Address bit 20
Address bit 21
Supply Voltage
Prog. Voltage
Address bit 22
Address bit 23
Address bit 24
Address bit 25
Voltage Sense 2
Card Reset
Extended Bus cycle
Reserved
Attrib Mem Select
Bat. Volt. Detect 2
Bat. Volt. Detect 1
Data bit 8
256KB(2)
512KB(2)
1MB(2)
2MB(2)
4MB(2,3)
LOW
N.C.
RDY/BSY
#
Vcc
Vpp1
A16
A15
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
WP
GND
I
I
I
I
I
I
I
I
I
I
I
I
I
O
I
8MB(2,3)
N.C.
N.C.
N.C.
N.C.
N.C.
LOW(1)
O
I
O
O
I/O
I/O
O
I
I
(1)
(1)
I/O
I/O
I/O
O
Data bit 1
Data bit 2
Write Potect
Ground
Data bit 9
Data bit 10
Card Detect 2
Ground
HIGH
O
LOW
Notes:
1. Wait#, BVD1 and BVD2 are driven high for compatibility
2. Shows density for which specified address bit is MSB. Higher order address bits are
no connects (i.e. 4MB A21 is MSB A22 - A25 are NC).
3. For the 3MB card the memory will wrap at the 4MB boundary, for the 5MB card the memory
will wrap at the 8MB boundary.
Mechanical
Interconnect area
1.6mm ± 0.05
(0.063”)
3.0mm MIN
10.0mm MIN
(0.400”)
1.0mm ± 0.05
(0.039”)
Substrate area
54.0mm ± 0.10
(2.126”)
85.6mm ± 0.20
(3.370”)
1.0mm ± 0.05
(0.039”)
10.0mm MIN
(0.400”)
3.3mm ± T1 (0.130”)
T1=0.10mm interconnect area
T1=0.20mm substrate area
3
August 2000 Rev. 3 - ECO #13132
PC Card Products
PCMCIA Flash Memory Card
FLG Series
Card Signal Description
Symbol
Type
Name and Function
INPUT
A0 through A25 enable direct addressing of up to
ADDRESS INPUTS:
A0 - A25
64MB of memory on the card. Signal A0 is not used in word access mode.
The memory will wrap at the card density boundary (see PINOUT, note 3).
The system should not try to access memory beyond the card density.
A25 is the most significant bit. A23 – A25 are not connected.
INPUT/OUTPUT
INPUT
DQ0 THROUGH DQ15 constitute the bi-
directional databus. DQ0 – DQ7 constitute the lower (even) byte and DQ8
– DQ15 the upper (odd) byte. DQ15 is the MSB.
DATA INPUT/OUTPUT:
DQ0 - DQ15
CE1#, CE2#
OE#
CE1# enables even byte accesses, CE2#
CARD ENABLE 1 AND 2:
enables odd byte accesses. Multiplexing A0, CE1# and CE2# allows 8-bit
hosts to access all data on DQ0 - DQ7.
INPUT
Active low signal gating read data from the memory
OUTPUT ENABLE:
card.
INPUT
N.C.
Active low signal gating write data to the memory card.
WRITE ENABLE:
WE#
RDY/BSY#
Indicates status of internally timed erase or
READY/BUSY OUTPUT:
program algorithms. This signal is not connected.
OUTPUT
OUTPUT
Provide card insertion detection. These signals
are internally connected to ground on the card. The host shall monitor
these signals to detect card insertion (pulled-up on host side).
Write protect reflects the status of the Write Protect
switch on the memory card. WP set to high = write protected, providing
internal hardware write lockout to the Flash array.
CARD DETECT 1 and 2:
CD1#, CD2#
WRITE PROTECT:
WP
If card does not include optional write protect switch, this signal will be
pulled low internally indicating write protect = "off".
Provides programming voltages
PROGRAM/ERASE POWER SUPPLY:
12.0V for lower byte (D0 – D7) memory components.
VPP1
VPP2
Provides programming voltages
12.0V for upper byte (D8 – D15) memory components.
PROGRAM/ERASE POWER SUPPLY:
(5.0V).
CARD POWER SUPPLY:
CARD GROUND
VCC
GND
REG#
INPUT
Active low signal, enables access to
ATTRIBUTE MEMORY SELECT :
Attribute Memory Plane, occupied by Card Information Structure and Card
Registers.
N.C.
Active high signal for placing cards in Power-on default state.
RESET:
This signal is not connected.
RST
OUTPUT
OUTPUT
OUTPUT
This signal is pulled high internally for compatibility. No wait states
are generated.
WAIT:
WAIT#
These signals are pulled high to maintain
BATTERY VOLTAGE DETECT:
SRAM card compatibility.
BVD1, BVD2
VS1, VS2
Notifies the host socket of the card's VCC
VOLTAGE SENSE:
requirements. VS1 and VS2 are open to indicate a 5V card.
RESERVED FOR FUTURE USE
NO INTERNAL CONNECTION TO CARD:
floating
RFU
N.C.
pin may be driven or left
Functional Truth Table
READ function
Common Memory
Attribute Memory
Function Mode
/CE2 /CE1 A0
/OE /WE
/REG D15-D8
D7-D0
High-Z
Even-Byte
Odd-Byte
/REG D15-D8
D7-D0
High-Z
Even-Byte
Standby Mode
Byte Access (8 bits)
High-Z
High-Z
High-Z
High-Z
High-Z
H
H
H
L
H
L
L
L
H
X
L
H
X
X
X
L
L
L
L
X
H
H
H
H
X
H
H
H
H
X
L
L
L
L
High-Z Not Valid
Word Access (16 bits)
Odd-Byte Only Access
Odd-Byte Even-Byte
Not Valid Even-Byte
Odd-Byte
High-Z
Not Valid
High-Z
L
WRITE function
*
Standby Mode
Byte Access (8 bits)
X
X
X
X
X
X
X
X
X
X
H
H
H
L
H
L
L
L
H
X
L
H
X
X
X
H
H
H
H
X
L
L
L
L
X
H
H
H
H
X
L
L
L
L
Even-Byte
Odd-Byte
Even-Byte
X
Even-Byte
X
Word Access (16 bits)
Odd-Byte Only Access
Odd-Byte Even-Byte
Odd-Byte
X
L
* Require proper programming voltages (Vpp1, Vpp2). Program or Erase with an invalid Vpp should not be attempted.
4
August 2000 Rev. 3 - ECO #13132
PC Card Products
PCMCIA Flash Memory Card
FLG Series
Absolute Maximum Ratings (1)
Note:
(1) Stress greater than those listed under
“Absolute Maximum ratings” may cause
permanent damage to the device. This is a
stress rating only and functional operation at
these or any other conditions greater than
those indicated in the operational sections of
this specification is not implied. Exposure to
absolute maximum rating conditions for
extended periods may affect reliability.
Operating Temperature TA (ambient)
Commercial
Industrial
Storage Temperature
Commercial
Industrial
0°C to +60 °C
-40°C to +85 °C
-30°C to +80 °C
-40°C to +85 °C
-0.5V to VCC+0.5V
-0.5V to +7.0V
Voltage on any pin relative to VSS
VCC supply Voltage relative to VSS
DC Characteristics (1)
Typ(3)
Symbol Parameter
VCC Read Current
Density
Notes
Max Units Test Conditions
All
All
All
All
All
10
1.0
8.0
5.0
10
30
10
30
15
30
mA VCC = VCCmax
tcycle = 150ns,CMOS levels
mA Programming in Progress
I
CCR
VCC Program Current
VPP Program Current
VCC Erase Current
VPP Erase Current
VCC Standby Current
I
CCW
Vpp = 12V
Vpp = 12V
mA Vpp=VppH Programming
in Progress
mA Erasure in Progress
I
PPW
I
CCE
mA Vpp=VppH Erasure in
Progress
I
PPE
256KB
512KB
1MB
VCC = VCCmax
Control Signals = VCC
CMOS levels
I
CCS
100
(CMOS)
µA
2MB
3MB
4MB
5MB
CMOS Test Conditions: VCC = 5V ± 5%, VIL = VSS ± 0.2V, VIH = VCC ± 0.2V
Notes:
1. All currents are RMS values unless otherwise specified. ICCR, ICCW and ICCE are based on Byte wide operations.
For 16 bit operation values are double.
2. Control Signals: CE1#, CE2#, OE#, WE#, REG#.
3. Typical: VCC = 5V, T = +25ºC.
Symbol
Parameter
Notes
Min
Max
Units
Test Conditions
Input Leakage Current
1
±1.0
µA
VCC = VCCMAX
Vin =VCC or VSS
VCC = VCCMAX
Vout =VCC or VSS
I
I
LI
Output Leakage Current
Input Low Voltage
1
1
±10
0.8
µA
V
LO
0
V
IL
Input High Voltage
Output Low Voltage
Output High Voltage
1
1
1
1
0.7VCC
VCC+0.5
0.4
V
V
V
V
V
V
V
V
IH
IOL = 3.2mA
IOH = -2.0mA
OL
OH
LKO
VCC-0.4
2.5
VCC
VCC Erase/Program
Lock Voltage
Notes:
1. Values are the same for byte and word wide modes for all card densities.
2. Exceptions: Leakage currents on CE1#, CE2#, OE#, REG# and WE# will be < 500 µA when VIN = GND due to
internal pull-up resistors.
5
August 2000 Rev. 3 - ECO #13132
PC Card Products
PCMCIA Flash Memory Card
FLG Series
AC Characteristics
Read Timing Parameters
150ns
200ns
SYMBOL
(PCMCIA)
tC(R)
Parameter
Min
Max
Min
Max
Unit
Read Cycle Time
150
200
ns
ns
ns
ns
ns
ns
ns
ns
ns
ta(A)
Address Access Time
Card Enable Access Time
Output Enable Access Time
Address Setup Time
150
150
75
20
0
200
200
100
20
0
ta(CE)
ta(OE)
tsu(A)
tsu(CE)
th(A)
Card Enable Setup Time
Address Hold Time
20
20
0
20
20
0
th(CE)
tv(A)
Card Enable Hold Time
Output Hold from Address
Change
tdis(CE)
tdis(OE)
ten(CE)
ten(OE)
Output Disable Time from CE#
60
60
60
60
ns
ns
ns
ns
Output Disable Time from OE#
Output Enable Time from CE#
Output Enable Time from OE#
5
5
5
5
Note: AC timing diagrams and characteristics are guaranteed to meet or exceed PCMCIA 2.1 specifications.
Read Timing Diagram
tc(R)
th(A)
ta(A)
A[25::0], /REG
/CE1, /CE2
tv(A)
ta(CE)
tsu(CE)
NOTE 1
NOTE 1
th(CE)
ta(OE)
tsu(A)
tdis(CE)
/OE
tdis(OE)
ten(OE)
D[15::0]
DATA VALID
Note: Signal may be high or low in this area.
6
August 2000 Rev. 3 - ECO #13132
PC Card Products
PCMCIA Flash Memory Card
FLG Series
Write Timing Parameters
150ns
200ns
Min Max
200
SYMBOL
Parameter
(PCMCIA)
Unit
Min
Max
tCW
Write Cycle Time
Write Pulse Width
Address Setup Time
150
80
ns
ns
ns
ns
tw(WE)
tsu(A)
120
20
20
tsu(A-WEH) Address Setup Time for WE#
100
100
tsu(CE-
Card Enable Setup Time for WE#
WEH)
100
100
ns
tsu(D-WEH) Data Setup Time for WE#
50
20
20
50
20
20
60
60
5
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
th(D)
Data Hold Time
trec(WE)
tdis(WE)
tdis(OE)
ten(WE)
ten(OE)
Write Recover Time
Output Disable Time from WE#
Output Disable Time from OE#
Output Enable Time from WE#
Output Enable Time from OE#
60
60
5
5
5
tsu(OE-WE) Output Enable Setup from WE#
th(OE-WE) Output Enable Hold from WE#
10
10
0
10
10
0
tsu(CE)
th(CE)
Card Enable Setup Time from OE#
Card Enable Hold Time
20
20
Note: AC timing diagrams and characteristics are guaranteed to meet or exceed PCMCIA 2.1 specifications.
Write Timing Diagram
tc(W )
A [2 5 ::0 ], /R E G
ts u (A -W E H )
tre c (W E )
th (C E )
ts u (C E -W E H )
tsu (C E )
/C E 1 , /C E 2
N O T E
1
N O T E
1
/O E
th (O E -W E )
th (D )
tw (W E )
ts u (A )
/W E
tsu (O E -W E )
ts u (D -W E H )
D [1 5 ::0 ](D in )
N O T E
2
D A T A IN P U T
td is (W E )
td is(O E )
te n (O E )
te n (W E )
N O T E
2
D [1 5 ::0 ](D o u t)
Notes:
1. Signal may be high or low in this area.
2. When the data I/O pins are in the output state, no signals shall be applied to the
data pins (D15 - D0) by the host system.
7
August 2000 Rev. 3 - ECO #13132
PC Card Products
PCMCIA Flash Memory Card
FLG Series
Data Write and Erase Performance
VCC = 5V ± 5%, Vpp1 = Vpp2=12.0V, TA = 25ºC
Parameter
Notes
Min Typ(1) Max Units
28F010 1,2,4
2
12.5
Chip Program Time
sec
sec
28F020 1,2,4
28F010 1,3,4
28F020 1,3,4
4
1
2
25
10
30
Chip Erase Time
Notes:
1. Typical: Nominal voltages and TA = 25ºC.
2. Minimum byte programming time excluding system overhead is 16 µs (10µs program + 6µs write recovery),
while maximum is 400µs/byte (16 µs x 25 loops allowed by algorithm). Max chip programming time is
specified lower than the worst case allowed by the programming algorithm since most bytes program
significantly faster than the worst case byte.
3. Excludes 00H Programming prior to Erasure.
4. Excludes System-Level Overhead.
8
August 2000 Rev. 3 - ECO #13132
PC Card Products
PCMCIA Flash Memory Card
FLG Series
CIS Information for FLG Series Cards
Address
00H
Value
01H
03H
53H
52H
0CH
05H
0DH
06H
2DH
0EH
4DH
FFH
18H
02H
89H
B4H
BDH
17H
03H
42H
01H
FFH
1EH
06H
02H
11H
01H
01H
01H
01H
Description
Address
4AH
Value
32H
35H
36H
35H
31H
32H
30H
30H
31H
30H
30H
32H
30H
30H
33H
30H
30H
34H
30H
30H
35H
46H
4CH
47H
30H
32H
30H
36H
2DH
2DH
2DH
31H
35H
20H
00H
43H
4FH
50H
59H
52H
49H
47H
48H
54H
Description
2
CISTPL_DEVICE
02H
TPL_LINK
4CH
5
04H
FLASH = 150ns (device writable)
4EH
6
FLASH = 200ns (device writable)
5
06H
CARD SIZE: 256KB
512KB
1
2
1MB
0
2MB
0
3MB
1
0
0
2
0
0
3
0
0
4
0
0
5
F
4MB
5MB
08H
0AH
0CH
0EH
10H
END OF DEVICE
CISTPL_JEDEC_C
TPL_LINK
INTEL - ID
INTEL
INTEL
28F010 - ID
28F020 - ID
12H
14H
16H
18H
1AH
1CH
1EH
20H
22H
24H
26H
28H
2AH
CISTPL_DEVICE_A
TPL_LINK
EEPROM - 200ns
Device Size = 2KBytes
END OF TUPLE
CISTPL_DEVICEGEO
TPL_LINK
50H
52H
54H
56H
58H
L
G
DGTPL_BUS
0
DGTPL_EBS
2
DGTPL_RBS
0
DGTPL_WBS
6
DGTPL_PART
5AH
5CH
5EH
60H
62H
64H
66H
68H
6AH
6CH
6EH
70H
72H
74H
76H
78H
-
FLASH DEVICE
NON-INTERLEAVED
CISTPL_MANFID
TPL_LINK(04H)
TPLMID_MANF: LSB
TPLMID_MANF: MSB
-
-
2CH
2EH
30H
32H
34H
36H
38H
3AH
3CH
3EH
40H
42H
44H
46H
48H
1
20H
04H
F6H
01H
00H
00H
15H
47H
05H
00H
45H
44H
49H
37H
50H
5
SPACE
EDI
EDI
END TEXT
LSB: Number Not Assigned
C
O
P
Y
R
I
MSB: Number Not Assigned
CISTPL_VERS1
TPL_LINK
TPLLV1_MAJOR
TPLLV1_MINOR
E
D
I
G
H
T
7
P
9
August 2000 Rev. 3 - ECO #13132
PC Card Products
PCMCIA Flash Memory Card
FLG Series
CIS Information for FLG Series Cards -(Cont.)
Address
7AH
Value
20H
45H
4CH
45H
43H
54H
52H
4FH
Description
SPACE
7CH
7EH
80H
E
L
E
C
T
82H
84H
86H
R
O
88H
8AH
8CH
N
I
4EH
49H
8EH
90H
92H
94H
96H
98H
9AH
9CH
9EH
A0H
A2H
A4H
A6H
A8H
AAH
ACH
AEH
B0H
B2H
B4H
B6H
B8H
BAH
BCH
BEH
C0H
C2H
C4H
C6H
C8H
CAH
DCH
C
43H
20H
44H
45H
53H
49H
47H
4EH
53H
20H
49H
4EH
43H
4FH
52H
50H
4FH
52H
41H
54H
45H
44H
20H
00H
31H
39H
39H
37H
00H
FFH
FFH
00H
SPACE
D
E
S
I
G
N
S
SPACE
I
N
C
O
R
P
O
R
A
T
E
D
SPACE
END TEXT
1
9
9
7
END TEXT
END OF LIST
CISTPL_END
INVALID ADDRESS
10
August 2000 Rev. 3 - ECO #13132
PC Card Products
PCMCIA Flash Memory Card
FLG Series
PRODUCT MARKING
WED7P001FLG0200C15 C995 9915
EDI
Date code
Lot code / trace number
Part number
Company Name
Note:
Some products are currently marked with our pre-merger company name/acronym (EDI). During our
transition period, some products will also be marked with our new company name/acronym (WED).
Starting October 2000 all PCMCIA products will be marked only with the WED prefix.
PART NUMBERING
7P001FLG0200C15
Card access time
15
25
150ns
250ns
Temperature range
C
I
Commercial 0°C to +70°C
Industrial -40°C to +85°C
Packaging option
00
Standard, type 1
Card family and version
- See Card Family and Version Info. for details (next page)
Card capacity
001
1MB
PC card
P
Standard PCMCIA
R
Ruggedized PCMCIA
Card technology
7
8
FLASH
SRAM
11
August 2000 Rev. 3 - ECO #13132
PC Card Products
PCMCIA Flash Memory Card
FLG Series
Card Family and Version Information
FLG 01-FLG04
Based on 28F010
FLG01
No Attribute Memory, no Write Protect
With Attribute Memory, no Write Protect
No Attribute Memory, with Write Protect
With Attribute Memory, with Write Protect
FLG02
FLG03
FLG04
Example P/N 7P XXX FLG 02 SS T ZZ
FLG 05-FLG08 Based on 28F020
FLG05
FLG06
FLG07
FLG08
No Attribute Memory, no Write Protect
With Attribute Memory, no Write Protect
No Attribute Memory, with Write Protect
With Attribute Memory, with Write Protect
Example P/N 7P XXX FLG 06 SS T ZZ
Ordering Information
7P XXX FLGYY SS T ZZ
where
XXX:
256 1)
512
001
256KB
512KB
1MB
002
2MB
3MB
4MB
5MB
003 2)
004 2)
005 2)
1) available only with 28F010
2) available only with 28F020
FLGYY:
SS:
Card Version (See Card Family and Version Information)
00
01
02
WEDC Silkscreen
Blank Housing, Type I
Blank Housing, Type I Recessed
T:
C
I**
Commercial
Industrial
ZZ:
15
20
150ns
200ns
Note: Options with intermediate memory capacities, without attribute memory and with hardware write
protect switch are available.
** Denotes advanced information.
12
August 2000 Rev. 3 - ECO #13132
PC Card Products
PCMCIA Flash Memory Card
FLG Series
Revision History:
Rev Level Description
Date
rev 0
rev 1
rev 2
initial release
March 6, 1998
May 27, 1999
May 31, 2000
Logo change
Added Page 11
Changed Page Header
rev 3
Corrected Timing Errors August 1, 2000
on pg. 6 & 7
White Electronic Designs Corporation
One Research Drive, Westborough, MA 01581, USA
tel: (508) 366 5151
fax: (508) 836 4850
www.whiteedc.com
13
August 2000 Rev. 3 - ECO #13132
PC Card Products
相关型号:
©2020 ICPDF网 联系我们和版权申明