74ACT251SCTR [FAIRCHILD]
Multiplexer, ACT Series, 1-Func, 8 Line Input, 1 Line Output, Complementary Output, CMOS, PDSO16, SOIC-16;型号: | 74ACT251SCTR |
厂家: | FAIRCHILD SEMICONDUCTOR |
描述: | Multiplexer, ACT Series, 1-Func, 8 Line Input, 1 Line Output, Complementary Output, CMOS, PDSO16, SOIC-16 复用器 |
文件: | 总9页 (文件大小:100K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
November 1988
Revised November 1999
74AC251 • 74ACT251
8-Input Multiplexer with 3-STATE Output
General Description
Features
The AC/ACT251 is a high-speed 8-input digital multiplexer.
It provides, in one package, the ability to select one bit of
data from up to eight sources. It can be used as universal
function generator to generate any logic function of four
variables. Both true and complementary outputs are pro-
vided.
■ ICC reduced by 50%
■ Multifunctional capability
■ On-chip select logic decoding
■ Inverting and noninverting 3-STATE outputs
■ Outputs source/sink 24 mA
■ ACT251 has TTL-compatible inputs
Ordering Code:
Order Number Package Number
Package Description
74AC251SC
74AC251SJ
M16A
M16D
MTC16
N16E
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow Body
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
74AC251MTC
74AC251PC
74ACT251SC
74ACT251MTC
74ACT251PC
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow Body
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
M16A
MTC16
N16E
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Logic Symbols
Connection Diagram
IEEE/IEC
Pin Descriptions
Pin Names
Description
S0–S2
OE
I0–I7
Z
Select Inputs
3-STATE Output Enable Input
Multiplexer Inputs
3-STATE Multiplexer Output
Complementary 3-STATE Multiplexer Output
Z
FACT is a trademark of Fairchild Semiconductor Corporation.
© 1999 Fairchild Semiconductor Corporation
DS009945
www.fairchildsemi.com
Functional Description
Truth Table
This device is a logical implementation of a single-pole, 8-
position switch with the switch position controlled by the
state of three Select inputs, S0, S1, S2. Both true and com-
Inputs
Outputs
OE
S2
S1
S0
Z
Z
plementary outputs are provided. The Output Enable input
(OE) is active LOW. When it is activated, the logic function
provided at the output is:
H
L
L
L
L
L
L
L
L
X
L
X
L
X
L
Z
I0
I1
I2
I3
I4
I5
I6
I7
Z
I0
I1
I2
I3
I4
I5
I6
I7
Z = OE •
(I0 • S0 • S1 • S2 + I1• S0 • S1 • S2
2 • S0 • S1 • S2 + I3 • S0 • S1 • S2
+
L
L
H
L
I
+
L
H
H
L
I4 • S0 • S1 • S2 + I5 • S0 • S1 • S2
I6 • S0 • S1 • S2 + I7 • S0 • S1 • S2)
+
L
H
L
H
H
H
H
When the Output Enable is HIGH, both outputs are in the
high impedance (High Z) state. This feature allows multi-
plexer expansion by tying the outputs of up to 128 devices
together. When the outputs of the 3-STATE devices are
tied together, all but one device must be in the high imped-
ance state to avoid high currents that would exceed the
maximum ratings. The Output Enable signals should be
designed to ensure there is no overlap in the active-LOW
portion of the enable voltages.
L
H
L
H
H
H
H = HIGH Voltage Level
L = LOW Voltage Level
X = Immaterial
Z = High Impedance
Logic Diagram
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.
www.fairchildsemi.com
2
Absolute Maximum Ratings(Note 1)
Recommended Operating
Conditions
Supply Voltage (VCC
)
−0.5V to +7.0V
DC Input Diode Current (IIK
VI = −0.5V
)
Supply Voltage (VCC
)
−20 mA
+20 mA
AC
2.0V to 6.0V
4.5V to 5.5V
0V to VCC
VI = VCC + 0.5V
ACT
DC Input Voltage (VI)
−0.5V to VCC + 0.5V
Input Voltage (VI)
Output Voltage (VO)
DC Output Diode Current (IOK
)
0V to VCC
V
V
O = −0.5V
−20 mA
+20 mA
Operating Temperature (TA)
Minimum Input Edge Rate (∆V/∆t)
AC Devices
−40°C to +85°C
O = VCC + 0.5V
DC Output Voltage (VO)
DC Output Source
−0.5V to VCC + 0.5V
V
IN from 30% to 70% of VCC
or Sink Current (IO)
±50 mA
VCC @ 3.3V, 4.5V, 5.5V
Minimum Input Edge Rate (∆V/∆t)
ACT Devices
125 mV/ns
125 mV/ns
DC VCC or Ground Current
per Output Pin (ICC or IGND
)
±50 mA
Storage Temperature (TSTG
Junction Temperature (TJ)
PDIP
)
−65°C to +150°C
V
IN from 0.8V to 2.0V
VCC @ 4.5V, 5.5V
140°C
Note 1: Absolute maximum ratings are those values beyond which damage
to the device may occur. The databook specifications should be met, with-
out exception, to ensure that the system design is reliable over its power
supply, temperature, and output/input loading variables. Fairchild does not
recommend operation of FACT circuits outside databook specifications.
DC Electrical Characteristics for AC
T
A = +25°C
TA = −40°C to +85°C
VCC
(V)
Symbol
VIH
Parameter
Units
Conditions
VOUT = 0.1V
Typ
1.5
Guaranteed Limits
Minimum HIGH Level
Input Voltage
3.0
4.5
5.5
3.0
4.5
5.5
3.0
4.5
5.5
2.1
3.15
3.85
0.9
2.1
3.15
3.85
0.9
2.25
2.75
1.5
V
or VCC − 0.1V
VIL
Maximum LOW Level
Input Voltage
VOUT = 0.1V
2.25
2.75
2.99
4.49
5.49
1.35
1.65
2.9
1.35
1.65
2.9
V
V
or VCC − 0.1V
VOH
Minimum HIGH Level
Output Voltage
4.4
4.4
IOUT = −50 µA
5.4
5.4
V
IN = VIL or VIH
IOH = −12 mA
OH = −24 mA
IOH = −24 mA (Note 2)
3.0
4.5
5.5
3.0
4.5
5.5
2.56
3.86
4.86
0.1
2.46
3.76
4.76
0.1
V
V
I
VOL
Maximum LOW Level
Output Voltage
0.002
0.001
0.001
0.1
0.1
IOUT = 50 µA
0.1
0.1
VIN = VIL or VIH
3.0
4.5
5.5
5.5
0.36
0.36
0.36
±0.1
0.44
0.44
0.44
±1.0
IOL = 12 mA
V
IOL = 24 mA
IOL = 24 mA (Note 2)
VI = VCC, GND
VI (OE) = VIL, VIH
VI = VCC, VGND
IIN (Note 4) Maximum Input Leakage Current
µA
µA
IOZ
Maximum 3-STATE
Current
5.5
±0.25
±2.5
VO = VCC, GND
IOLD
IOHD
Minimum Dynamic
5.5
5.5
5.5
75
mA
mA
µA
V
OLD = 1.65V Max
Output Current (Note 3)
−75
40.0
VOHD = 3.85V Min
IN = VCC or GND
ICC (Note 4) Maximum Quiescent Supply Curent
4.0
V
Note 2: All outputs loaded; thresholds on input associated with output under test.
Note 3: Maximum test duration 2.0 ms, one output loaded at a time.
Note 4: IIN and ICC @ 3.0V are guaranteed to be less than or equal to the respective limit @ 5.5V VCC
.
3
www.fairchildsemi.com
DC Electrical Characteristics for ACT
T
A = +25°C
TA = −40°C to +85°C
VCC
(V)
Symbol
Parameter
Units
Conditions
Typ
1.5
Guaranteed Limits
VIH
Minimum HIGH Level
Input Voltage
4.5
5.5
4.5
5.5
4.5
5.5
2.0
2.0
2.0
0.8
0.8
4.4
5.4
V
OUT = 0.1V
or VCC − 0.1V
OUT = 0.1V
or VCC − 0.1V
V
V
V
1.5
2.0
0.8
0.8
4.4
5.4
VIL
Maximum LOW Level
Input Voltage
1.5
V
1.5
VOH
Minimum HIGH Level
Output Voltage
4.49
5.49
I
OUT = −50 µA
V
IN = VIL or VIH
4.5
5.5
4.5
5.5
3.86
4.86
0.1
3.76
4.76
0.1
V
V
V
IOH = −24 mA
I
I
OH = −24 mA (Note 5)
OUT = 50 µA
VOL
Maximum LOW Level
Output Voltage
0.001
0.001
0.1
0.1
V
IN = VIL or VIH
4.5
5.5
0.36
0.36
0.44
0.44
IOL = 24 mA
IOL = 24 mA (Note 5)
IIN
Maximum Input
Leakage Current
Maximum 3-STATE
Current
5.5
5.5
5.5
±0.1
±0.5
±1.0
±5.0
1.5
µA
µA
VI = VCC, GND
VI = VIL, VIH
IOZ
V
O = VCC, GND
ICCT
Maximum
0.6
mA
VI = VCC − 2.1V
ICC/Input
IOLD
IOHD
ICC
Minimum Dynamic
Output Current (Note 6)
Maximum Quiescent
Supply Current
5.5
5.5
75
mA
mA
V
V
V
OLD = 1.65V Max
OHD = 3.85V Min
IN = VCC
−75
5.5
4.0
40.0
µA
or GND
Note 5: All outputs loaded; thresholds on input associated with output under test.
Note 6: Maximum test duration 2.0 ms, one output loaded at a time.
AC Electrical Characteristics for AC
VCC
TA = +25°C
TA = −40°C to +85°C
C
L = 50 pF
C
L = 50 pF
Symbol
Parameter
(V)
(Note 7)
3.3
Units
Min
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
Typ
11.5
8.5
11.0
8.0
10.0
7.0
9.0
6.5
7.5
5.5
7.5
5.5
8.5
7.0
7.0
5.5
Max
17.5
12.5
17.5
12.5
14.0
10.0
14.0
10.0
11.0
8.0
Min
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
Max
tPLH
Propagation Delay
19.0
13.5
19.0
13.5
15.5
11.0
15.5
11.0
12.0
9.0
ns
ns
ns
ns
ns
ns
ns
ns
Sn to Z or Z
5.0
tPHL
tPLH
tPHL
tPZH
tPZL
tPHZ
tPLZ
Propagation Delay
Sn to Z or Z
3.3
5.0
Propagation Delay
In to Z or Z
3.3
5.0
Propagation Delay
In to Z or Z
3.3
5.0
Output Enable Time
OE to Z or Z
3.3
5.0
Output Enable Time
OE to Z or Z
3.3
11.0
8.0
12.0
9.0
5.0
Output Disable Time
OE to Z or Z
3.3
11.5
9.5
13.0
10.0
12.0
8.5
5.0
Output Disable Time
OE to Z or Z
3.3
11.0
8.0
5.0
Note 7: Voltage Range 3.3 is 3.3V ± 0.3V.
Voltage Range 5.0 is 5.0V ± 0.5V
www.fairchildsemi.com
4
AC Electrical Characteristics for ACT
VCC
TA = +25°C
TA = −40°C to +85°C
CL = 50 pF
CL = 50 pF
Symbol
Parameter
(V)
Units
(Note 8)
Min
Typ
Max
Min
Max
tPLH
Propagation Delay
5.0
5.0
5.0
5.0
5.0
5.0
5.0
5.0
2.5
7.0
7.5
5.5
6.5
5.0
4.5
6.0
4.5
15.5
2.0
2.5
2.0
2.5
1.5
1.5
2.0
1.5
17.0
18.5
13.0
14.0
9.0
ns
ns
ns
ns
ns
ns
ns
ns
Sn to Z or Z
tPHL
tPLH
tPHL
tPZH
tPZL
tPHZ
tPLZ
Propagation Delay
2.5
2.5
2.5
1.5
1.5
2.0
1.5
16.5
12.0
12.5
8.5
Sn to Z or Z
Propagation Delay
In to Z or Z
Propagation Delay
In to Z or Z
Output Enable Time
OE to Z or Z
Output Enable Time
OE to Z or Z
8.5
9.5
Output Disable Time
OE to Z or Z
12.0
8.5
13.0
9.0
Output Disable Time
OE to Z or Z
Note 8: Voltage Range 5.0 is 5.0V ±0.5V
Capacitance
Symbol
Parameter
Typ
Units
Conditions
CIN
Input Capacitance
4.5
pF
pF
V
V
CC = OPEN
CC = 5.0V
CPD
Power Dissipation Capacitance
70.0
5
www.fairchildsemi.com
Physical Dimensions inches (millimeters) unless otherwise noted
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow Body
Package Number M16A
www.fairchildsemi.com
6
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
16-Lead Small Outline Package (SOP), EIAJ Type II, 5.3mm Wide
Package Number M16D
7
www.fairchildsemi.com
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
16-Lead Thin Shrink Small Outline Packge (TSSOP), JEDEC MO-153, 4.4mm Wide
Package Number MTC16
www.fairchildsemi.com
8
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
Package Number N16E
Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and
Fairchild reserves the right at any time without notice to change said circuitry and specifications.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD
SEMICONDUCTOR CORPORATION. As used herein:
1. Life support devices or systems are devices or systems
which, (a) are intended for surgical implant into the
body, or (b) support or sustain life, and (c) whose failure
to perform when properly used in accordance with
instructions for use provided in the labeling, can be rea-
sonably expected to result in a significant injury to the
user.
2. A critical component in any component of a life support
device or system whose failure to perform can be rea-
sonably expected to cause the failure of the life support
device or system, or to affect its safety or effectiveness.
www.fairchildsemi.com
9
www.fairchildsemi.com
相关型号:
74ACT251SCX_NL
Multiplexer, ACT Series, 1-Func, 8 Line Input, 1 Line Output, Complementary Output, CMOS, PDSO16, 0.150 INCH, MS-012, SOIC-16
FAIRCHILD
74ACT251SC_NL
Multiplexer, ACT Series, 1-Func, 8 Line Input, 1 Line Output, Complementary Output, CMOS, PDSO16, 0.150 INCH, LEAD FREE, MS-012, SOIC-16
FAIRCHILD
74ACT251SJ
IC ACT SERIES, 8 LINE TO 1 LINE MULTIPLEXER, COMPLEMENTARY OUTPUT, PDSO16, 0.300 INCH, EIAJ, PLASTIC, SOIC-16, Multiplexer/Demultiplexer
TI
74ACT251SJQR
IC ACT SERIES, 8 LINE TO 1 LINE MULTIPLEXER, COMPLEMENTARY OUTPUT, PDSO16, EIAJ, SOIC-16, Multiplexer/Demultiplexer
TI
74ACT251SJX
ACT SERIES, 8 LINE TO 1 LINE MULTIPLEXER, COMPLEMENTARY OUTPUT, PDSO16, 0.300 INCH, EIAJ, PLASTIC, SOIC-16
TI
74ACT253DC
Multiplexer, ACT Series, 2-Func, 4 Line Input, 1 Line Output, True Output, CMOS, CDIP16, CERAMIC, DIP-16
FAIRCHILD
74ACT253DCQR
Multiplexer, ACT Series, 2-Func, 4 Line Input, 1 Line Output, True Output, CMOS, CDIP16, CERAMIC, DIP-16
FAIRCHILD
©2020 ICPDF网 联系我们和版权申明