GS84036GB-180T [GSI]
Cache SRAM, 128KX36, 8ns, CMOS, PBGA119, BGA-119;型号: | GS84036GB-180T |
厂家: | GSI TECHNOLOGY |
描述: | Cache SRAM, 128KX36, 8ns, CMOS, PBGA119, BGA-119 静态存储器 内存集成电路 |
文件: | 总31页 (文件大小:627K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
GS84018/32/36T/B-180/166/150/100
180Mhz - 100Mhz
TQFP, BGA
Commercial Temp
Industrial Temp
256K x 18, 128K x 32, 128K x 36
3.3V VDD
4Mb Sync Burst SRAMs
3.3V & 2.5V I/O
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Features
• FT pin for user configurable flow through or pipelined operation.
• Single Cycle Deselect (SCD) Operation.
Flow Through / Pipeline Reads
The function of the Data Output register can be controlled by the user
via the FT mode pin/bump (pin 14 in the TQFP and bump 5R in the
BGA, ) . Holding the FT mode pin/bump low places the RAM in Flow
through mode, causing output data to bypass the Data Output
Register. Holding FT high places the RAM in Pipelined Mode,
activating the rising edge triggered Data Output Register.
• 3.3V +10%/-5% Core power supply
• 2.5V or 3.3V I/O supply.
• LBO pin for linear or interleaved burst mode.
• Internal input resistors on mode pins allow floating mode pins.
• Default to Interleaved Pipelined Mode.
• Byte write (BW) and/or global write (GW) operation.
• Common data inputs and data outputs.
• Clock Control, registered, address, data, and control.
• Internal Self-Timed Write cycle.
• Automatic power-down for portable applications.
• JEDEC standard 100-lead TQFP or 119 Bump BGA package.
SCD Pipelined Reads
The GS84018/32/36 is an SCD (Single Cycle Deselect) pipelined
synchronous SRAM. DCD (Dual Cycle Deselect) versions are also
available.SCD SRAMs pipeline deselect commands one stage less
than read commands. SCD RAMs begin turning off their outputs
immediately after the deselect command has been captured in the
input registers.
-180
-166
-150
-100
tCycle 5.5ns
6.0ns
3.5ns
6.6ns
3.8ns
10ns
4.5ns
Byte Write and Global Write
Pipeline
3-1-1-1
tKQ
IDD
3.2ns
Byte write operation is performed by using byte write enable (BW)
input combined with one or more individual byte write signals (Bx). In
addition, Global Write (GW) is available for writing all bytes at one
time, regardless of the Byte Write control inputs.
330mA 310mA 275mA 190mA
tKQ
tCycle
IDD
8ns
10ns
8.5ns
10ns
10ns
10ns
12ns
15ns
Flow Through
2-1-1-1
190mA 190mA 190mA 140mA
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High) of
the ZZ signal, or by stopping the clock (CK). Memory data is retained
during Sleep mode.
Functional Description
Core and Interface Voltages
Applications
The GS84018/32/36 operates on a 3.3V power supply and all inputs/
outputs are 3.3V and 2.5V compatible. Separate output power (VDDQ)
pins are used to de-couple output noise from the internal circuit.
The GS84018/32/36 is a 4,718,592 bit (4,194,304 bit for x32 version)
high performance synchronous SRAM with a 2 bit burst address
counter. Although of a type originally developed for Level 2 Cache
applications supporting high performance CPU’s, the device now
finds application in synchronous SRAM applications ranging from
DSP main store to networking chip set support. The GS84018/32/36
is available in a JEDEC standard 100-lead TQFP or 119 Bump BGA
package.
Controls
Addresses, data I/O’s, chip enables (E1, E2, E3), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx, BW, GW) are
synchronous and are controlled by a positive edge triggered clock
input (CK). Output enable (G) and power down control (ZZ) are
asynchronous inputs. Burst cycles can be initiated with either ADSP
or ADSC inputs. In Burst mode, subsequent burst addresses are
generated internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or interleave order
with the Linear Burst Order (LBO) input. The Burst function need not
Rev: 2.05 6/2000
1/31
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
GS84018/32/36T/B-180/166/150/100
GS84018 100 Pin TQFP Pinout
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81
A17
NC
NC
VDDQ
VSS
NC
NC
NC
1
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
2
3
VDDQ
4
VSS
NC
NC
DQB1
DQB2
VSS
VDDQ
DQB3
DQB4
FT
5
NC
6
DQA9
DQA8
DQA7
VSS
VDDQ
DQA6
DQA5
VSS
NC
VDD
7
8
9
256K x 18
Top View
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
VDD
NC
VSS
ZZ
DQA4
DQA3
VDDQ
VSS
DQA2
DQA1
NC
NC
VSS
VDDQ
NC
NC
DQB5
DQB6
VDDQ
VSS
DQB7
DQB8
DQB9
NC
VSS
VDDQ
NC
NC
NC
NC
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
Rev: 2.05 6/2000
2/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
GS84032 100 Pin TQFP Pinout
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81
NC
NC
1
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
DQB8
DQB7
VDDQ
VSS
DQC8
2
DQC7
VDDQ
3
4
VSS
DQC6
DQC5
DQC4
DQC3
VSS
VDDQ
DQC2
DQC1
FT
5
DQB6
DQB5
DQB4
DQB3
VSS
VDDQ
DQB2
DQB1
VSS
NC
VDD
6
7
8
9
128K x 32
Top View
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
VDD
NC
VSS
ZZ
DQA1
DQA2
VDDQ
VSS
DQA3
DQA4
DQA5
DQA6
VSS
VDDQ
DQA7
DQA8
NC
DQD1
DQD2
VDDQ
VSS
DQD3
DQD4
DQD5
DQD6
VSS
VDDQ
DQD7
DQD8
NC
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
Rev: 2.05 6/2000
3/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
GS84036 100 Pin TQFP Pinout
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81
DQB9
DQB8
DQB7
VDDQ
VSS
DQB6
DQB5
DQB4
DQB3
VSS
VDDQ
DQB2
DQB1
VSS
NC
VDD
DQC9
DQC8
1
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
2
DQC7
VDDQ
3
4
VSS
DQC6
DQC5
DQC4
DQC3
VSS
VDDQ
DQC2
DQC1
FT
5
6
7
8
9
128K x 36
Top View
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
VDD
NC
VSS
ZZ
DQA1
DQA2
VDDQ
VSS
DQD1
DQD2
VDDQ
VSS
DQD3
DQD4
DQD5
DQD6
VSS
VDDQ
DQD7
DQD8
DQD9
DQA3
DQA4
DQA5
DQA6
VSS
VDDQ
DQA7
DQA8
DQA9
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
Rev: 2.05 6/2000
4/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
TQFP Pin Description
Pin Location
Symbol Type
Description
37, 36
A0, A1
A2-16
A17
I
I
I
Address field LSB’s and Address Counter preset Inputs
35, 34, 33, 32, 100, 99, 82, 81,44, 45, 46,
47, 48, 49, 50
Address Inputs
80
Address Inputs (x18 versions)
52, 53, 56, 57, 58, 59, 62, 63
68, 69, 72, 73, 74, 75, 78, 79
2, 3, 6, 7, 8, 9, 12, 13
DQA1-DQA8
DQB1-DQB8
DQC1-DQC8
DQD1-DQD8
I/O
I/O
Data Input and Output pins. (x32, x36 Version)
18, 19, 22, 23, 24, 25, 28, 29
DQA9, DQB9,
DQC9, DQD9
51, 80, 1, 30
Data Input and Output pins. (x36 Version)
No Connect (x32 Version)
51, 80, 1, 30
NC
58, 59, 62, 63, 68, 69, 72, 73, 74
8, 9, 12, 13, 18, 19, 22, 23, 24
DQA1-DQA9
DQB1-DQB9
I/O
-
Data Input and Output pins. (x18 Version)
51, 52, 53, 56, 57
75, 78, 79
NC
No Connect (x18 Version)
1, 2, 3, 6, 7
25, 28, 29, 30
87
BW
I
I
Byte Write. Writes all enabled bytes. Active Low.
93, 94
BA, BB
Byte Write Enable for DQA, DQB Data I/O’s. Active Low.
Byte Write Enable for DQC, DQD Data I/O’s. Active Low.
(x32, x36 Version)
95, 96
BC, BD
I
95, 96
NC
CK
-
I
I
I
I
I
I
I
I
I
I
I
I
I
-
No Connect (x18 Version)
Clock Input Signal. Active High.
Global Write Enable. Writes all bytes. Active Low.
Chip Enable. Active Low.
89
88
GW
98, 92
E1, E3
E2
97
Chip Enable. Active High.
86
G
Output Enable. Active Low.
83
ADV
ADSP, ADSC
ZZ
Burst address counter advance enable. Active Low.
Address Strobe (Processor, Cache Controller). Active Low.
Sleep Mode control. Active High.
Flow Through or Pipeline mode. Active Low.
Linear Burst Order mode. Active Low.
Core power supply.
84, 85
64
14
31
FT
LBO
VDD
15, 41, 65, 91
5,10,17, 21, 26, 40, 55, 60, 67, 71, 76, 90
4, 11, 20, 27, 54, 61, 70, 77
16, 38, 39, 42, 43, 66
VSS
I/O and Core Ground.
VDDQ
NC
Output driver power supply.
No Connect.
Rev: 2.05 6/2000
5/31
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
.
GS84018/32/36T/B-180/166/150/100
GS84018 Pad Out
119 Bump BGA - Top View
1
2
3
4
ADSP
ADSC
VDD
NC
5
6
7
A
B
C
D
E
F
VDDQ
NC
A6
A7
A8
A9
VDDQ
NC
E2
A4
A15
A14
VSS
VSS
VSS
NC
VSS
NC
VSS
BA
E3
NC
A5
A3
A16
NC
DQB1
NC
NC
VSS
VSS
VSS
BB
DQA9
NC
NC
DQB2
NC
E1
DQA8
VDDQ
DQA6
NC
VDDQ
NC
G
DQA7
NC
DQB3
NC
VDD
DQB5
NC
ADV
GW
VDD
CK
G
H
J
DQB4
VDDQ
NC
VSS
NC
VSS
NC
VSS
VSS
VSS
LBO
A11
NC
DQA5
VDD
NC
VDDQ
DQA4
NC
K
L
DQB6
VDDQ
DQB8
NC
NC
DQA3
NC
DQB7
NC
BW
A1
VSS
VSS
VSS
FT
VDDQ
NC
M
N
P
R
T
DQA2
NC
DQB9
A2
A0
DQA1
NC
NC
VDD
NC
A13
NC
A10
A12
NC
A17
ZZ
VDDQ
NC
NC
NC
VDDQ
U
Rev: 2.05 6/2000
6/31
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
.
GS84018/32/36T/B-180/166/150/100
GS84032 Pad Out
119 Bump BGA - Top View
1
2
3
4
ADSP
ADSC
VDD
NC
5
6
7
A
B
C
D
E
F
VDDQ
NC
A6
A7
A8
A9
VDDQ
NC
E2
A4
A15
A14
VSS
VSS
VSS
BB
E3
NC
A5
A3
A16
NC
DQC4
DQC3
VDDQ
DQC2
DQC1
VDDQ
DQD1
DQD2
VDDQ
DQD3
DQD4
NC
NC
VSS
VSS
VSS
BC
NC
DQB4
DQB3
VDDQ
DQB2
DQB1
VDDQ
DQA1
DQA2
VDDQ
DQA3
DQA4
NC
DQC8
DQC7
DQC6
DQC5
VDD
DQD5
DQD6
DQD78
DQD8
NC
E1
DQB8
DQB7
DQB6
DQB5
VDD
DQA5
DQA6
DQA7
DQA8
NC
G
ADV
GW
VDD
CK
G
H
J
VSS
NC
VSS
BD
VSS
NC
VSS
BA
K
L
NC
VSS
VSS
VSS
LBO
A10
NC
BW
A1
VSS
VSS
VSS
FT
M
N
P
R
T
A0
A2
VDD
A11
NC
A13
NC
NC
A12
NC
NC
ZZ
VDDQ
NC
NC
VDDQ
U
Rev: 2.05 6/2000
7/31
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
.
GS84018/32/36T/B-180/166/150/100
GS84036Pad Out
119 Bump BGA - Top View
1
2
3
4
ADSP
ADSC
VDD
NC
5
6
7
A
B
C
D
E
F
VDDQ
NC
A6
A7
A8
A9
VDDQ
NC
E2
A4
A15
A14
VSS
VSS
VSS
BB
E3
NC
A5
A3
A16
NC
DQC4
DQC3
VDDQ
DQC2
DQC1
VDDQ
DQD1
DQD2
VDDQ
DQD3
DQD4
NC
DQC9
DQC8
DQC7
DQC6
DQC5
VDD
VSS
VSS
VSS
BC
DQB9
DQB8
DQB7
DQB6
DQB5
VDD
DQB4
DQB3
VDDQ
DQB2
DQB1
VDDQ
DQA1
DQA2
VDDQ
DQA3
DQA4
NC
E1
G
ADV
GW
VDD
CK
G
H
J
VSS
NC
VSS
BD
VSS
NC
VSS
BA
DQD5
DQD6
DQD78
DQD8
DQD9
A2
DQA5
DQA6
DQA7
DQA8
DQA9
A13
K
L
NC
VSS
VSS
VSS
LBO
A10
NC
BW
A1
VSS
VSS
VSS
FT
M
N
P
R
T
A0
VDD
A11
NC
NC
NC
A12
NC
NC
ZZ
VDDQ
NC
NC
VDDQ
U
Rev: 2.05 6/2000
8/31
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
.
GS84018/32/36T/B-180/166/150/100
BGA Pin Description
Pin Location
Symbol
Type
Description
N4, P4
A0, A1
I
Address field LSB’s and Address Counter Preset Inputs.
A2, A3, A5, A6, B3, B5, C2, C3, C5,
C6, R2, R6, T3, T5
An
I
Address Inputs
T4
An
NC
An
Address Input (x32/36 Versions)
No Connect (x32/36 Versions)
Address Input (x18 Version)
T2, T6
T2, T6
-
I
K7, K6, L7, L6, M6, N7, N6, P7
H7, H6, G7, G6, F6, E7, E6, D7
H1, H2, G1, G2, F2, E1, E2, D1
K1, K2, L1, L2, M2, N1, N2, P1
DQA1-DQA8
DQB1-DQB8
DQC1-DQC8
DQD1-DQD8
I/O
Data Input and Output pins. (x32/36 Versions)
Data Input and Output pins. (x36 Version)
DQA9, DQB9,
DQC9, DQD9
P6, D6, D2, P2
I/O
P6, D6, D2, P2
L5, G5, G3, L3
NC
-
I
No Connect (x32 Version)
BA, BB, BC, BD
Byte Write Enable for DQA, DQB, DQC, DQD I/O’s. Active Low. ( x36 Version)
P7, N6, L6, K7, H6, G7, F6, E7, D6
D1, E2, G2, H1, K2, L1, M2, N1, P2
DQA1-DQA9
DQB1-DQB9
I/O
Data Input and Output pins. (x18 Version)
Byte Write Enable for DQA, DQB I/O’s. Active Low. ( x18 Version)
No Connect
L5, G3
BA, BB
I
B1, C1, R1, T1, U2, J3, U3, D4, L4,
U4, J5, U5, U6, B7, C7, R7
NC
-
P6, N7, M6, L7, K6, H7, G6, E6, D7,
D2, B1, E1, F2, G1, H2, K1, L2, N2,
P1, G5, L3, T4
NC
-
No Connect (x18 Version)
K4
CK
BW
I
I
I
I
I
I
I
I
I
I
I
I
Clock Input Signal. Active High.
Byte Write. Writes all enabled bytes. Active Low.
Global Write Enable. Writes all bytes. Active Low.
Chip Enable. Active Low.
M4
H4
GW
E4, B6
E1, E3
E2
B2
Chip Enable. Active High.
F4
G
Output Enable. Active Low.
G4
ADV
ADSP, ADSC
ZZ
Burst address counter advance enable. Active Low.
Address Strobe (Processor, Cache Controller). Active Low.
Sleep Mode control. Active High.
A4, B4
T7
R5
R3
FT
Flow Through or Pipeline mode. Active Low.
Linear Burst Order mode. Active Low.
Core power supply.
LBO
VDD
J2, C4, J4, R4, J6
D3, E3, F3, H3, K3, M3, N3, P3, D5,
E5, F5, H5, K5, M5, N5, P5
VSS
I
I
I/O and Core Ground.
A1, F1, J1, M1, U1, A7, F7, J7, M7,
U7
VDDQ
Output driver power supply.
Rev: 2.05 6/2000
9/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
GS84018/32/36 Block Diagram
Register
A0-An
D
Q
A0
A1
A0
A1
D0
D1
Q0
Q1
Counter
Load
A
LBO
ADV
Memory
Array
CK
ADSC
ADSP
Q
D
Register
GW
BW
BA
D
Q
Register
36
36
D
Q
BB
BC
BD
4
Register
D
Q
Register
D
Q
Register
D
Q
Register
E1
E3
E2
D
Q
Register
D
Q
FT
G
1
Power Down
Control
DQx0-DQx9
ZZ
Note: Only x36 version shown for simplicity.
Rev: 2.05 6/2000
10/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Mode Pin Functions
Mode Name
Pin Name State
Function
Linear Burst
Interleaved Burst
Flow Through
Pipeline
L
LBO
Burst Order Control
H or NC
L
Output Register Control
FT
H or NC
L or NC
Active
Power Down Control
Note:
ZZ
Standby, IDD = ISB
H
There are pull up devices on LBO and FT pins and a pull down device on the ZZ pin, so those input pins can be unconnected and the chip will
operate in the default states as specified in the above tables.
Burst Counter Sequences
Linear Burst Sequence
Interleaved Burst Sequence
A[1:0] A[1:0] A[1:0] A[1:0]
A[1:0] A[1:0] A[1:0] A[1:0]
1st address
2nd address
3rd address
4th address
00
01
10
11
01
10
11
00
10
11
00
01
11
00
01
10
1st address
2nd address
3rd address
4th address
00
01
10
11
01
00
11
10
10
11
00
01
11
10
01
00
Note: The burst counter wraps to initial state on the 5th clock.
Note: The burst counter wraps to initial state on the 5th clock.
Byte Write Truth Table
Function
Read
GW
H
BW
H
L
B
A
B
B
B
C
B
D
Notes
1
X
H
L
X
H
H
L
X
X
Read
H
H
H
H
L
H
H
H
H
L
1
Write byte A
Write byte B
Write byte C
Write byte D
Write all bytes
Write all bytes
H
L
2, 3
H
L
H
H
H
L
2, 3
H
L
H
H
L
2, 3, 4
2, 3, 4
2, 3, 4
H
L
H
L
H
L
L
L
X
X
X
X
X
Note:
1. All byte outputs are active in read cycles regardless of the state of Byte Write Enable inputs.
2. Byte Write Enable inputs BA, BB, BC and/or BD may be used in any combination with BW to write single or multiple bytes.
3. All byte I/O’s remain High-Z during all write operations regardless of the state of Byte Write Enable inputs.
4. Bytes “C” and “D” are only available on the x32 and x36 versions.
Rev: 2.05 6/2000
11/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Synchronous Truth Table
State
2
3
4
Diagram
Operation
Address Used
E1
ADSP ADSC ADV
E
W
DQ
5
Key
Deselect Cycle, Power Down
Deselect Cycle, Power Down
Deselect Cycle, Power Down
Read Cycle, Begin Burst
Read Cycle, Begin Burst
Write Cycle, Begin Burst
Read Cycle, Continue Burst
Read Cycle, Continue Burst
Write Cycle, Continue Burst
Write Cycle, Continue Burst
Read Cycle, Suspend Burst
Read Cycle, Suspend Burst
Write Cycle, Suspend Burst
Write Cycle, Suspend Burst
Note:
None
None
X
X
H
L
X
X
L
L
X
L
X
X
X
X
X
X
L
X
X
X
X
F
T
F
F
T
T
F
F
T
T
High-Z
F
F
T
T
T
X
X
X
X
X
X
X
X
High-Z
None
X
L
L
H
L
High-Z
External
External
External
Next
R
X
L
Q
Q
D
Q
Q
D
D
Q
Q
D
D
R
L
L
X
H
X
H
X
H
X
H
H
H
H
X
H
X
H
X
H
X
W
L
CR
CR
CW
CW
H
H
H
H
H
H
H
H
Next
L
Next
L
Next
L
Current
Current
Current
Current
H
H
H
H
1. X = Don’t Care, H = High, L = Low.
2. E = T (True) if E2 = 1 and E3 = 0; E = F (False) if E2 = 0 or E3 = 1.
3. W = T (True) and F (False) is defined in the Byte Write Truth Table preceding.
4. G is an asynchronous input. G can be driven high at any time to disable active output drivers. G low can only enable active drivers (shown
as “Q” in the Truth Table above).
5. All input combinations shown above are tested and supported. Input combinations shown in gray boxes need not be used to accomplish
basic synchronous or synchronous burst operations and may be avoided for simplicity.
6. Tying ADSP high and ADSC low allows simple non-burst synchronous operations. See BOLD items above.
7. Tying ADSP high and ADV low while using ADSC to load new addresses allows simple burst operations. See ITALIC items above.
Rev: 2.05 6/2000
12/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Simplified State Diagram
X
Deselect
W
R
W
R
X
R
X
First Write
First Read
CW
CR
CR
W
R
R
X
Burst Write
X
Burst Read
CR
CR
CW
Notes:
1. The diagram shows only supported (tested) synchronous state transitions. The diagram presumes G is tied Low.
2. The upper portion of the diagram assumes active use of only the Enable (E1, E2, E3) and Write (BA, BB, BC, BD, BW and GW) control inputs
and that ADSP is tied high and ADSC is tied low.
3. The upper and lower portions of the diagram together assume active use of only the Enable, Write and ADSC control inputs and assumes
ADSP is tied high and ADV is tied low.
Rev: 2.05 6/2000
13/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Simplified State Diagram with G
X
Deselect
W
R
W
R
X
W
R
X
First Write
First Read
CR
CW
CW
CR
W
R
R
W
X
Burst Write
X
Burst Read
CR
CR
CW
CW
Notes:
1. The diagram shows supported (tested) synchronous state transitions plus supported transitions that depend upon the use of G.
2. Use of “Dummy Reads” (Read Cycles with G High) may be used to make the transition from Read cycles to Write cycles without passing
through a Deselect cycle. Dummy Read cycles increment the address counter just like normal Read cycles.
3. Transitions shown in grey tone assume G has been pulsed high long enough to turn the RAM’s drivers off and for incoming data to meet
Data Input Set Up Time.
Rev: 2.05 6/2000
14/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Absolute Maximum Ratings
(All voltages reference to VSS
)
Symbol
VDD
Description
Value
Unit
V
Voltage on VDD Pins
-0.5 to 4.6
VDDQ
VCK
Voltage in VDDQ Pins
-0.5 to VDD
V
Voltage on Clock Input Pin
Voltage on I/O Pins
-0.5 to 6
V
VI/O
-0.5 to VDDQ+0.5 (≤ 4.6 V max.)
V
VIN
Voltage on Other Input Pins
Input Current on Any Pin
Output Current on Any I/O Pin
Package Power Dissipation
Storage Temperature
-0.5 to VDD+0.5 (≤ 4.6 V max.)
V
IIN
+/- 20
+/- 20
mA
mA
W
IOUT
PD
TSTG
TBIAS
1.5
oC
oC
-55 to 125
-55 to 125
Temperature Under Bias
Note:
Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended
Operating Conditions. Exposure to conditions exceeding the Absolute Maximum Ratings, for an extended period of time, may affect reliability of
this component.
Recommended Operating Conditions
Parameter
Symbol
VDD
VDDQ
VIH
Min.
Typ.
Max.
Unit
Notes
Supply Voltage
3.135
2.375
1.7
3.3
2.5
---
3.6
VDD
V
V
I/O Supply Voltage
Input High Voltage
Input Low Voltage
1
2
2
3
3
VDD+0.3
V
VIL
-0.3
0
---
0.8
70
85
V
TA
Ambient Temperature (Commercial Range Versions)
25
25
°C
°C
TA
Ambient Temperature (Industrial Range Versions)
Note:
-40
1. Unless otherwise noted, all performance specifications quoted are evaluated for worst case at both 2.75V ≤ VDDQ ≤ 2.375V (i.e. 2.5V I/O)
and 3.6V ≤ VDDQ ≤ 3.135V (i.e. 3.3V I/O) and quoted at whichever condition is worst case.
2. This device features input buffers compatible with both 3.3V and 2.5V I/O drivers.
3. Most speed grades and configurations of this device are offered in both Commercial and Industrial Temperature ranges. The part number of
Industrial Temperature Range versions end the character “I”. Unless otherwise noted, all performance specifications quoted are evaluated
for worst case in the temperature range marked on the device.
4. Input Under/overshoot voltage must be -2V > Vi < VDD+2V with a pulse width not to exceed 20% tKC.
Rev: 2.05 6/2000
15/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Undershoot Measurement and Timing
Overshoot Measurement and Timing
VIH
20% tKC
VDD+-2.0V
50%
VSS
50%
VDD
VSS-2.0V
20% tKC
VIL
Capacitance
(TA=25oC, f=1MHZ, VDD=3.3V)
Parameter
Symbol
CI
Test conditions
Typ.
Max.
Unit
VDD=3.3V
VIN=0V
Control Input Capacitance
Input Capacitance
3
4
6
4
5
7
pF
pF
pF
CIN
COUT
VOUT=0V
Output Capacitance
Note: This parameter is sample tested.
Package Thermal Characteristics
Rating
Layer Board
Symbol
RΘJA
TQFP Max
BGA Max
Unit
Notes
Junction to Ambient (at 200 lfm)
Junction to Ambient (at 200 lfm)
Junction to Case (TOP)
single
four
40
24
9
38
21
5
°C/W
°C/W
°C/W
1,2,4
1,2,4
3,4
RΘJA
RΘJC
Notes:
Notes:
1. Junction temperature is a function of SRAM power dissipation, package thermal resistance, mounting board temperature, ambient. Temper-
ature air flow, board density, and PCB thermal resistance.
2. SCMI G-38-87.
3. Average thermal resistance between die and top surface, MIL SPEC-883, Method 1012.1.
4. For x18 configuration, consult factory.
Rev: 2.05 6/2000
16/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
AC Test Conditions
Parameter
Conditions
Input high level
Input low level
2.3V
0.2V
Input slew rate
1V/ns
Input reference level
Output reference level
Output load
1.25V
1.25V
Fig. 1& 2
Notes:
1. Include scope and jig capacitance.
2. Test conditions as specified with output loading as shown in Fig. 1 unless otherwise noted.
3. Output Load 2 for tLZ, tHZ, tOLZ and tOHZ
.
4. Device is deselected as defined by the Truth Table.
Output Load 2
2.5V
Output Load 1
DQ
225Ω
DQ
30pF*
50Ω
VT=1.25V
5pF*
225Ω
* Distributed Test Jig Capacitance
DC Electrical Characteristics
Parameter
Symbol
Test Conditions
Min
Max
Input Leakage Current
(except mode pins)
IIL
VIN = 0 to VDD
-1uA
1uA
V
DD ≥ VIN ≥ VIH
-1uA
-1uA
1uA
IINZZ
IINM
IOL
ZZ Input Current
0V ≤ VIN ≤ VIH
300uA
V
DD ≥ VIN ≥ VIL
-300uA
-1uA
1uA
1uA
Mode Pin Input Current
Output Leakage Current
0V ≤ VIN ≤ VIL
Output Disable,
VOUT = 0 to VDD
-1uA
1uA
VOH
VOH
VOL
IOH = - 4mA, VDDQ=2.375V
IOH = - 4mA, VDDQ=3.135V
IOL = 4mA
Output High Voltage
Output High Voltage
Output Low Voltage
1.7V
2.4V
0.4V
Rev: 2.05 6/2000
17/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Operating Currents
-180
-166
-150
-100
Parameter Test Conditions Symbol
0 to
70°C
-40 to
85°C
0 to
70°C
-40 to
85°C
0 to
70°C
-40 to
85°C 70°C
0 to
-40 to
85°C
IDD
Pipeline
Device Selected;
All other inputs
≥VIH or ≤ VIL
330mA 340mA 310mA 320mA 275mA 285mA 190mA 200mA
190mA 200mA 190mA 200mA 190mA 200mA 140mA 150mA
30mA 40mA 30mA 40mA 30mA 40mA 30mA 40mA
30mA 40mA 30mA 40mA 30mA 40mA 30mA 40mA
120mA 130mA 110mA 120mA 105mA 115mA 80mA 90mA
80mA 90mA 80mA 90mA 80mA 90mA 65mA 75mA
Operating
Current
IDD
Flow-Thru
Output open
ISB
Pipeline
Standby
Current
ZZ ≥ VDD - 0.2V
ISB
Flow-Thru
IDD
Pipeline
Device Deselected;
All other inputs
≥ VIH or ≤ VIL
Deselect
Current
IDD
Flow-Thru
Rev: 2.05 6/2000
18/31
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
.
GS84018/32/36T/B-180/166/150/100
AC Electrical Characteristics
-180
-166
-150
-100
Parameter
Symbol
Unit
Min Max Min Max Min Max Min Max
Clock Cycle Time
Clock to Output Valid
Clock to Output Invalid
Clock to Output in Low-Z
Clock Cycle Time
tKC
tKQ
5.5
---
---
3.2
---
6.0
---
---
3.5
---
6.7
---
---
3.8
---
10
---
---
4.5
---
---
---
12.0
---
---
---
---
5
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Pipeline
tKQX
1.5
1.5
10.0
---
1.5
1.5
10.0
---
1.5
1.5
10.0
---
1.5
1.5
15.0
---
tLZ1
tKC
---
---
---
---
---
---
Clock to Output Valid
Clock to Output Invalid
Clock to Output in Low-Z
Clock HIGH Time
tKQ
8.0
---
8.5
---
10.0
---
Flow-
Thru
tKQX
3.0
3.0
1.3
1.5
1.5
---
3.0
3.0
1.3
1.5
1.5
---
3.0
3.0
1.5
1.7
1.5
---
3.0
3.0
2
tLZ1
tKH
tKL
---
---
---
---
---
---
Clock LOW Time
---
---
---
2.2
1.5
---
tHZ1
tOE
Clock to Output in High-Z
G to Output Valid
3.2
3.2
---
3.5
3.5
---
3.8
3.8
---
5
tOLZ1
G to output in Low-Z
0
0
0
0
---
tOHZ1
tS
G to output in High-Z
Setup time
---
1.5
0.5
5
3.2
---
---
---
---
1.5
0.5
5
3.5
---
---
---
---
1.5
0.5
5
3.8
---
---
---
---
2.0
0.5
5
5
ns
ns
ns
ns
---
---
---
Hold time
tH
tZZS2
ZZ setup time
tZZH2
tZZR
ZZ hold time
ZZ recovery
1
---
---
1
---
---
1
---
---
1
---
---
ns
ns
20
20
20
20
Notes:
1. These parameters are sampled and are not 100% tested
2. ZZ is an asynchronous signal. However, In order to be recognized on any given clock cycle, ZZ must meet the specified setup and hold
times as specified above.
Rev: 2.05 6/2000
19/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Write Cycle Timing
Single Write
Burst Write
Deselected
Write
CK
tH
tS
ADSP is blocked by E1 inactive
tKC
tKL
tKH
ADSP
tS tH
ADSC initiated write
ADSC
tH
tS
ADV
ADV must be inactive for ADSP Write
tH
tS
WR2
WR3
WR1
A0-An
tS tH
GW
BW
tH
tS
tS
tH
WR3
WR1
WR2
BA - BD
tS
tH
tH
E1 masks ADSP
E1
tS
Deselected with E2
E2
tS tH
E2 and E3 only sampled with ADSP or ADSC
E3
G
tS
Write specified byte for 2a and all bytes for 2b, 2c& 2d
D2c D2d D3a
tH
Hi-Z
DQA - DQD
D1a
D2a
D2b
Rev: 2.05 6/2000
20/31
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
.
GS84018/32/36T/B-180/166/150/100
Flow Through Read Cycle Timing
Single Read
Burst Read
tKL
CK
tS
tKH
tH
ADSP is blocked by E1 inactive
tKC
ADSP
ADSC
ADV
tS tH
ADSC initiated read
tH
tS
Suspend Burst
Suspend Burst
tS
tH
RD1
RD2
RD3
A0-An
GW
tS
tS
tH
tH
BW
BA - BD
E1
tH
tS
E1 masks ADSP
tS tH
E2 and E3 only sampled with ADSP or ADSC
Deselected with E2
E2
tS
tH
E3
G
tOHZ
tOE
tKQX
tKQX
tOLZ
Q2b
Q2c
Q3a
Q1a
Q2a
Q2d
DQA-DQD
Hi-Z
tLZ
tHZ
tKQ
Rev: 2.05 6/2000
21/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Flow Through Read-Write Cycle Timing
Single Write
Burst Read
Single Read
CK
tS tH
tKC
ADSP is blocked by E inactive
ADSC initiated read
tKH tKL
ADSP
tS tH
ADSC
ADV
tS tH
tS
tH
RD2
RD1
WR1
A0-An
tS
tS
tH
GW
tH
BW
tS
tH
BA - BD
WR1
tS
tS
tS
tH
E1 masks ADSP
E1
tH
tH
E2 and E3 only sampled with ADSP and ADSC
E2
E3
Deselected with E3
tOHZ
tOE
G
tS
D1a
tH
tKQ
Hi-Z
DQA - DQD
Q1a
Q2a
Q2a
Q2b
Q2c
Q2d
Burst wrap around to its initial state
Rev: 2.05 6/2000
22/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Pipelined SCD Read Cycle Timing
Single Read
Burst Read
tKC
CK
tKL
tKH
tH
tH
tS
ADSP is blocked by E1 inactive
ADSP
ADSC
tS
ADSC initiated read
tS tH
Suspend Burst
ADV
tH
tS
RD2
RD3
RD1
A0-A17
GW
tS
tS
tH
tH
BW
BWA - BWD
E1
tH
tS
E1 masks ADSP
tS tH
E2 and E3 only sampled with ADSP or ADSC
Deselected with E2
E2
E3
tS
tH
tOE
G
tOHZ
tKQX
tKQX
tOLZ
tLZ
Hi-Z
DQA - DQD
Q1a
Q2a
Q2b
Q3a
tHZ
Q2d
Q2c
tKQ
Rev: 2.05 6/2000
23/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Pipelined SCD Read - Write Cycle Timing
Single Write
Single Read
Burst Read
tKL
CK
ADSP
ADSC
tH
tS
tKH
tKC
ADSP is blocked by E inactive
ADSC initiated read
tS tH
tS tH
ADV
tS
tH
RD2
RD1
WR1
A0-An
tS
tS
tH
GW
tH
BW
tH
tS
WR1
BWA - BWD
tS
tH
E1 masks ADSP
E1
tS tH
E2 and E3 only sampled with ADSP and ADSC
E2
E3
tH
tS
Deselected with E3
tOE
tOHZ
G
tS
tH
tKQ
Hi-Z
Q1a
D1a
Q2a
Q2b
Q2c
DQA - DQD
Q2d
Rev: 2.05 6/2000
24/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Sleep Mode Timing Diagram
CK
tH
tS
tKC
tKL
tKH
ADSP
ADSC
ZZ
tZZH
tZZS
tZZR
Snooze
Application Tips
Single and Dual Cycle Deselect
SCD devices force the use of “dummy read cycles” (read cycles that are launched normally but that are ended with the output drivers inactive) in
a fully synchronous environment. Dummy read cycles waste performance but their use usually assures there will be no bus contention in
transitions from reads to writes or between banks of RAMs. DCD SRAMs do not waste bandwidth on dummy cycles and are logically simpler to
manage in a multiple bank application (wait states need not be inserted at bank address boundary crossings) but greater care must be exercised
to avoid excessive bus contention.
Rev: 2.05 6/2000
25/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
GS 84018/32/36 Output Driver Characteristics
60
Pull Down Drivers
40
20
VDDQ
I Out
0
VOut
VSS
-20
-40
Pull Up Drivers
-60
-80
-0.5
0
0.5
1
1.5
2
2.5
3
3.5
4
V Out (Pull Down)
VDDQ - V Out (Pull Up)
3.6V PD LD
3.3V PD LD
3.1V PD LD
3.1V PU LD
3.3V PU LD
3.6V PU LD
Rev: 2.05 6/2000
26/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
TQFP Package Drawing
θ
L
c
Symbol
Description
Standoff
Min. Nom. Max
L1
A1
A2
b
0.05
1.35
0.20
0.09
0.10
1.40
0.30
0.15
1.45
0.40
0.20
22.1
20.1
16.1
14.1
Body Thickness
Lead Width
c
Lead Thickness
D
Terminal Dimension 21.9
Package Body 19.9
Terminal Dimension 15.9
22.0
20.0
16.0
14.0
0.65
0.60
1.00
D1
E
e
E1
e
Package Body
Lead Pitch
13.9
b
L
Foot Length
Lead Length
Coplanarity
Lead Angle
0.45
0.75
L1
Y
0.10
θ
0°
7°
A1
Notes:
1. All dimensions are in millimeters (mm).
2. Package width and length do not include mold protrusion
A2
E1
E
Rev: 2.05 6/2000
27/31
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
.
GS84018/32/36T/B-180/166/150/100
Package Dimensions - 119 Pin BGA
Pin 1
Corner
A
7 6 5 4 3 2
1
A
B
C
D
E
F
G
H
J
G
D
B
P
S
K
L
M
N
P
R
T
U
R
N
Bottom View
Top View
Package Dimensions - 119 Pin BGA
Symbol
Description
Width
Min. Nom. Max
13.8 14.0 14.2
21.8 22.0 22.2
A
B
Length
C
Package Height (including ball)
Ball Size
-
2.40
D
0.60 0.75 0.90
E
Ball Height
0.50 0.60 0.70
F
Package Height (excluding balls)
Width between Balls
Package Height above board
Cut-out Package Width
Foot Length
1.46 1.70
G
1.27
K
0.80 0.90 1.00
N
12.00
19.50
7.62
P
R
Width of package between balls
Length of package between balls
Variance of Ball Height
S
T
20.32
0.15
Unit: mm
Side View
Rev: 2.05 6/2000
28/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Ordering Information for GSI Synchronous Burst RAMS
2
Speed
3
1
Org
Type
Package
Status
T
Part Number
(Mhz/
ns)
A
256K x 18
256K x 18
256K x 18
256K x 18
128K x 32
128K x 32
128K x 32
128K x 32
128K x 36
128K x 36
128K x 36
128K x 36
256K x 18
256K x 18
256K x 18
256K x 18
128K x 32
128K x 32
128K x 32
128K x 32
128K x 36
128K x 36
128K x 36
128K x 36
256K x 18
256K x 18
256K x 18
256K x 18
128K x 32
Notes:
GS84018T-180
GS84018T-166
GS84018T-150
GS84018T-100
GS84032T-180
GS84032T-166
GS84032T-150
GS84032T-100
GS84036T-180
GS84036T-166
GS84036T-150
GS84036T-100
GS84018T-180I
GS84018T-166I
GS84018T-150I
GS84018T-100I
GS84032T-180I
GS84032T-166I
GS84032T-150I
GS84032T-100I
GS84036T-180I
GS84036T-166I
GS84036T-150I
GS84036T-100I
GS84018B-180
GS84018B-166
GS84018B-150
GS84018B-100
GS84032B-180
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
TQFP
BGA
180/8
166/8.5
150/10
100/12
180/8
C
C
C
C
C
C
C
C
C
C
C
C
I
166/8.5
150/10
100/12
180/8
166/8.5
150/10
100/12
180/8
Not Available
Not Available
Not Available
166/8.5
150/10
100/12
180/8
I
I
I
I
166/8.5
150/10
100/12
180/8
I
I
I
I
166/8.5
150/10
100/12
180/8
I
I
I
C
C
C
C
C
BGA
166/8.5
150/10
100/12
180/8
BGA
BGA
BGA
1. Customers requiring delivery in Tape and Reel should add the character “T” to the end of the part number. Example: GS84032T-7.5T.
2. The speed column indicates the cycle frequency (Mhz) of the device in Pipelined mode and the latency (ns) in Flow Through mode.
Each device is Pipeline / Flow through mode selectable by the user.
3. TA = C = Commercial Temperature Range. TA = I = Industrial Temperature Range.
4. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some of which
are covered in this data sheet. See the GSI Technology web site for a complete listing of current offerings.
Rev: 2.05 6/2000
29/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
2
Speed
3
1
Org
Type
Package
Status
T
Part Number
(Mhz/
ns)
A
128K x 32
128K x 32
128K x 32
128K x 36
128K x 36
128K x 36
128K x 36
256K x 18
256K x 18
256K x 18
256K x 18
128K x 32
128K x 32
128K x 32
128K x 32
128K x 36
128K x 36
128K x 36
128K x 36
Notes:
GS84032B-166
GS84032B-150
GS84032B-100
GS84036B-180
GS84036B-166
GS84036B-150
GS84036B-100
GS84018B-180I
GS84018B-166I
GS84018B-150I
GS84018B-100I
GS84032B-180I
GS84032B-166I
GS84032B-150I
GS84032B-100I
GS84036B-180I
GS84036B-166I
GS84036B-150I
GS84036B-100I
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
Pipeline/Flow Through
BGA
BGA
BGA
BGA
BGA
BGA
BGA
BGA
BGA
BGA
BGA
BGA
BGA
BGA
BGA
BGA
BGA
BGA
BGA
166/8.5
150/10
100/12
180/8
C
C
C
C
C
C
C
I
166/8.5
150/10
100/12
180/8
Not Available
Not Available
Not Available
166/8.5
150/10
100/12
180/8
I
I
I
I
166/8.5
150/10
100/12
180/8
I
I
I
I
166/8.5
150/10
100/12
I
I
I
1. Customers requiring delivery in Tape and Reel should add the character “T” to the end of the part number. Example: GS84032T-7.5T.
2. The speed column indicates the cycle frequency (Mhz) of the device in Pipelined mode and the latency (ns) in Flow Through mode.
Each device is Pipeline / Flow through mode selectable by the user.
3. TA = C = Commercial Temperature Range. TA = I = Industrial Temperature Range.
4. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some of which
are covered in this data sheet. See the GSI Technology web site for a complete listing of current offerings.
Rev: 2.05 6/2000
30/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
GS84018/32/36T/B-180/166/150/100
Revision History
Types of Changes
Format or Content
Rev. Code: Old;
Page /Revisions;Reason
New
• Document/Continued changing to new format.
Format/Typos
Content
GS84018/32/36 Rev 1.02c 5/1999;
GS84018/32/36 2.00 8/1999D
• Added Fine Pitch BGA Package.
•
• Took “E” out of 840HE...in Core and Interface Voltages.
• Pin outs/New small caps format.
• Timing Diagrams/New format.
Format/Typos
Content
GS84018/32/362.00 8/
1999;GS84018/32/362.01 9/1999E
• Block Diagrams/New small caps format.
• Pin outs/x32 & x36 TQFP/Changed pin 72 from DQA3 to DQB3.
• Pin Description/Rearranged Address Inputs to match order on TQFP Pinout.
• TQFP Package Diagram/Corrected Dimension D Max from 20.1 to 22.1.
•
• Took out Fine Pitch BGA Package. Package change in progress.
GS84018/32/362.01 9/
1999E;GS84018/32/362.02
• New GSI Logo
• Took “Pin” out of heading for consistency.
GS84018/32/362.0210-11/
1999;GS84018/32/362.032/2000G
Format
• Updated ADSC in timing diagrams on pages 22 and 24
• Pin description table updated
GS84018/32/362.032/2000G;
GS84018_r2_04
Content
Content
• Updated BGA pin description table to meet JEDEC standard
84018_r2_04; 84018_r2_05
Rev: 2.05 6/2000
31/31
© 1999, Giga Semiconductor, Inc.
.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com
相关型号:
©2020 ICPDF网 联系我们和版权申明