GS880Z18-100 [GSI]

8Mb Pipelined and Flow Through Synchronous NBT SRAMs; 8MB流水线和流量通过同步NBT SRAM的
GS880Z18-100
型号: GS880Z18-100
厂家: GSI TECHNOLOGY    GSI TECHNOLOGY
描述:

8Mb Pipelined and Flow Through Synchronous NBT SRAMs
8MB流水线和流量通过同步NBT SRAM的

静态存储器
文件: 总25页 (文件大小:406K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Preliminary  
GS880Z18/36T-11/100/80/66  
100-Pin TQFP  
Commercial Temp  
Industrial Temp  
100 MHz–66 MHz  
3.3 V VDD  
2.5 V and 3.3 V VDDQ  
8Mb Pipelined and Flow Through  
Synchronous NBT SRAMs  
late write SRAMs, allow utilization of all available bus  
bandwidth by eliminating the need to insert deselect cycles  
when the device is switched from read to write cycles.  
Features  
• 512K x 18 and 256K x 36 configurations  
• User configurable Pipeline and Flow Through mode  
• NBT (No Bus Turn Around) functionality allows zero wait  
read-write-read bus utilization  
• Fully pin compatible with both pipelined and flow through  
NtRAM™, NoBL™ and ZBT™ SRAMs  
• Pin compatible with 2M, 4M and 16M (future) devices  
• 3.3 V +10%/–5% core power supply  
• 2.5 V or 3.3 V I/O supply  
• LBO pin for Linear or Interleave Burst mode  
• Byte write operation (9-bit Bytes)  
• 3 chip enable signals for easy depth expansion  
• Clock Control, registered address, data, and control  
• ZZ Pin for automatic power-down  
Because it is a synchronous device, address, data inputs, and  
read/ write control inputs are captured on the rising edge of the  
input clock. Burst order control (LBO) must be tied to a power  
rail for proper operation. Asynchronous inputs include the  
sleep mode enable (ZZ) and Output Enable. Output Enable can  
be used to override the synchronous control of the output  
drivers and turn the RAM's output drivers off at any time.  
Write cycles are internally self-timed and initiated by the rising  
edge of the clock input. This feature eliminates complex off-  
chip write pulse generation required by asynchronous SRAMs  
and simplifies input signal timing.  
• JEDEC-standard 100-lead TQFP package  
The GS880Z18/36T may be configured by the user to operate  
in Pipeline or Flow Through mode. Operating as a pipelined  
synchronous device, in addition to the rising-edge-triggered  
registers that capture input signals, the device incorporates a  
rising-edge-triggered output register. For read cycles, pipelined  
SRAM output data is temporarily stored by the edge triggered  
output register during the access cycle and then released to the  
output drivers at the next rising edge of clock.  
-11  
-100  
-80  
-66  
tCycle  
tKQ  
IDD  
10 ns  
4.5 ns  
10 ns  
4.5 ns  
12.5 ns  
4.8 ns  
15 ns  
5 ns  
Pipeline  
3-1-1-1  
210 mA 210 mA 190 mA 170 mA  
tKQ  
tCycle  
IDD  
11 ns  
15 ns  
12 ns  
15 ns  
14 ns  
15 ns  
18 ns  
20 ns  
Flow Through  
2-1-1-1  
150 mA 150 mA 130 mA 130 mA  
The GS880Z18/36T is implemented with GSI's high  
performance CMOS technology and is available in a JEDEC-  
standard 100-pin TQFP package.  
Functional Description  
The GS880Z18/36T is an 8Mbit Synchronous Static SRAM.  
GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other  
pipelined read/double late write or flow through read/single  
Flow Through and Pipelined NBT SRAM Back-to-Back Read/Write Cycles  
Clock  
Address  
A
R
B
C
R
D
E
R
F
Read/Write  
W
W
W
Flow Through  
Data I/O  
QA  
DB  
QC  
DD  
QE  
DD  
Pipelined  
Data I/O  
QA  
DB  
QC  
QE  
Rev: 1.10 8/2000  
1/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.  
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.  
Preliminary.  
GS880Z18/36T-11/100/80/66  
GS880Z18T Pinout  
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81  
A18  
NC  
NC  
VDDQ  
VSS  
NC  
DQA9  
DQA8  
DQA7  
VSS  
VDDQ  
DQA6  
DQA5  
VSS  
NC  
NC  
NC  
NC  
1
80  
79  
78  
77  
76  
75  
74  
73  
72  
71  
70  
69  
68  
67  
66  
65  
64  
63  
62  
61  
60  
59  
58  
57  
56  
55  
54  
53  
52  
51  
2
3
VDDQ  
4
VSS  
NC  
NC  
DQB1  
DQB2  
VSS  
VDDQ  
DQB3  
DQB4  
FT  
VDD  
VDD  
VSS  
DQB5  
DQB6  
5
6
7
8
9
512K x 18  
Top View  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
29  
30  
VDD  
ZZ  
DQA4  
DQA3  
VDDQ  
VSS  
DQA2  
DQA1  
NC  
VDDQ  
VSS  
DQB7  
DQB8  
DQB9  
NC  
VSS  
VDDQ  
NC  
NC  
VSS  
VDDQ  
NC  
NC  
NC  
NC  
NC  
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50  
Rev: 1.10 8/2000  
2/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
GS880Z36T Pinout  
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81  
DQB9  
DQB8  
DQB7  
VDDQ  
VSS  
DQB6  
DQB5  
DQB4  
DQB3  
VSS  
VDDQ  
DQB2  
DQB1  
VSS  
NC  
VDD  
DQC9  
DQC8  
DQC7  
1
80  
79  
78  
77  
76  
75  
74  
73  
72  
71  
70  
69  
68  
67  
66  
65  
64  
63  
62  
61  
60  
59  
58  
57  
56  
55  
54  
53  
52  
51  
2
3
VDDQ  
4
VSS  
DQC6  
DQC5  
DQC4  
DQC3  
VSS  
VDDQ  
DQC2  
DQC1  
FT  
VDD  
VDD  
VSS  
DQD1  
DQD2  
VDDQ  
5
6
7
8
9
256K x 36  
Top View  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
29  
30  
ZZ  
DQA1  
DQA2  
VDDQ  
VSS  
DQA3  
DQA4  
DQA5  
DQA6  
VSS  
VDDQ  
DQA7  
DQA8  
DQA9  
VSS  
DQD3  
DQD4  
DQD5  
DQD6  
VSS  
VDDQ  
DQD7  
DQD8  
DQD9  
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50  
Rev: 1.10 8/2000  
3/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
100 Pin TQFP Pin Descriptions  
Pin Location  
Symbol Type  
Description  
37, 36  
A0, A1  
In  
Burst Address Inputs; preload the burst counter  
35, 34, 33, 32, 100, 99, 83, 82,  
81, 50, 49, 48, 47, 46, 45, 44  
A2–A17  
In  
Address Inputs  
80  
89  
93  
94  
95  
96  
88  
98  
97  
92  
86  
85  
87  
A18  
CK  
BA  
In  
In  
Address Input (x18 Version Only)  
Clock Input Signal  
In  
Byte Write signal for data inputs DQA1-DQA9; active low  
Byte Write signal for data inputs DQB1-DQB9; active low  
Byte Write signal for data inputs DQC1-DQC9; active low (x32/x36 Versions Only)  
Byte Write signal for data inputs DQD1-DQD9; active low (x32/x36 Versions Only)  
Write Enable; active low  
BB  
In  
BC  
In  
BD  
In  
W
In  
E1  
In  
Chip Enable; active low  
E2  
In  
Chip Enable; active high; for self decoded depth expansion  
Chip Enable; active low, for self decoded depth expansion  
Output Enable; active low  
E3  
In  
G
In  
ADV  
CKE  
In  
Advance / Load—Burst address counter control pin  
Clock Input Buffer Enable; active low  
In  
58, 59, 62,63, 68, 69, 72, 73, 74 DQA1–DQA9  
I/O  
I/O  
Byte A Data Input and Output pins (x18 Version Only)  
Byte B Data Input and Output pins (x18 Version Only)  
8, 9, 12, 13, 18, 19, 22, 23, 24  
DQB1–DQB9  
51, 52, 53, 56, 57, 75, 78, 79,  
1, 2, 3, 6, 7, 25, 28, 29, 30, 95,  
96  
NC  
-
No Connect (x18 Version Only)  
51, 52, 53, 56, 57, 58, 59, 62,63 DQA1–DQA9  
I/O  
Byte A Data Input and Output pins (x36 Versions Only)  
Byte B Data Input and Output pins (x36 Versions Only)  
Byte C Data Input and Output pins (x36 Versions Only)  
Byte D Data Input and Output pins (x36 Versions Only)  
Power down control; active high  
68, 69, 72, 73, 74, 75, 78, 79, 80 DQB1–DQB9 I/O  
1, 2, 3, 6, 7, 8, 9, 12, 13  
DQC1–DQC9  
I/O  
I/O  
In  
18, 19, 22, 23, 24, 25, 28, 29, 30 DQD1–DQD9  
64  
ZZ  
FT  
14  
31  
In  
Pipeline/Flow Through Mode Control; active low  
Linear Burst Order; active low  
LBO  
VDD  
In  
15, 16, 41, 65, 91  
In  
3.3 V power supply  
5,10, 17, 21, 26, 40, 55, 60, 67,  
71, 76, 90  
VSS  
In  
Ground  
VDDQ  
4, 11, 20, 27, 54, 61, 70, 77  
38, 39, 42, 43, 66, 84  
In  
-
3.3 V output power supply for noise reduction  
No Connect  
NC  
Rev: 1.10 8/2000  
4/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
GS880Z18/36 NBT SRAM Functional Block Diagram  
s p m A e s n e S  
s r e v i r D e t i r W  
Rev: 1.10 8/2000  
5/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Functional Details  
Clocking  
Deassertion of the Clock Enable (CKE) input blocks the Clock input from reaching the RAM's internal circuits. It may be used to  
suspend RAM operations. Failure to observe Clock Enable set-up or hold requirements will result in erratic operation.  
Pipelined Mode Read and Write Operations  
All inputs (with the exception of Output Enable, Linear Burst Order and Sleep) are synchronized to rising clock edges. Single cycle  
read and write operations must be initiated with the Advance/Load pin (ADV) held low, in order to load the new address. Device  
activation is accomplished by asserting all three of the Chip Enable inputs (E1, E2, and E3). Deassertion of any one of the Enable  
inputs will deactivate the device.  
Function  
Read  
W
H
L
BA  
X
BB  
X
BC  
X
BD  
X
Write Byte “a”  
Write Byte “b”  
Write Byte “c”  
Write Byte “d”  
Write all Bytes  
Write Abort/NOP  
L
H
L
H
H
L
H
H
H
L
L
H
H
H
L
L
H
H
L
L
H
L
L
L
L
H
H
H
H
Read operation is initiated when the following conditions are satisfied at the rising edge of clock: CKE is asserted low, all three  
chip enables (E1, E2, and E3) are active, the write enable input signal W is deasserted high, and ADV is asserted low. The address  
presented to the address inputs is latched in to address register and presented to the memory core and control logic. The control  
logic determines that a read access is in progress and allows the requested data to propagate to the input of the output register. At  
the next rising edge of clock the read data is allowed to propagate through the output register and onto the Output pins.  
Write operation occurs when the RAM is selected, CKE is active and the write input is sampled low at the rising edge of clock. The  
Byte Write Enable inputs (BA, BB, BC, and BD) determine which bytes will be written. All or none may be activated. A write cycle  
with no Byte Write inputs active is a no-op cycle. The Pipelined NBT SRAM provides double late write functionality, matching the  
write command versus data pipeline length (2 cycles) to the read command versus data pipeline length (2 cycles). At the first rising  
edge of clock, Enable, Write, Byte Write(s), and Address are registered. The Data In associated with that address is required at the  
third rising edge of clock.  
Flow through Mode Read and Write Operations  
Operation of the RAM in Flow Through mode is very similar to operations in Pipeline mode. Activation of a read cycle and the use  
of the Burst Address Counter is identical. In Flow Through mode the device may begin driving out new data immediately after new  
address are clocked into the RAM, rather than holding new data until the following (second) clock edge. Therefore, in Flow  
Through mode the read pipeline is one cycle shorter than in Pipeline mode.  
Write operations are initiated in the same way as well, but differ in that the write pipeline is one cycle shorter as well, preserving  
the ability to turn the bus from reads to writes without inserting any dead cycles. While the pipelined NBT RAMs implement a  
double late write protocol, in Flow Through mode a single late write protocol mode is observed. Therefore, in Flow Through mode,  
address and control are registered on the first rising edge of clock and data in is required at the data input pins at the second rising  
edge of clock.  
Rev: 1.10 8/2000  
6/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Synchronous Truth Table  
Operation  
Deselect Cycle, Power Down  
Deselect Cycle, Power Down  
Deselect Cycle, Power Down  
Deselect Cycle, Continue  
Read Cycle, Begin Burst  
Read Cycle, Continue Burst  
NOP/Read, Begin Burst  
Dummy Read, Continue Burst  
Write Cycle, Begin Burst  
Write Cycle, Continue Burst  
NOP/Write Abort, Begin Burst  
Write Abort, Continue Burst  
Clock Edge Ignore, Stall  
Sleep Mode  
Type Address E1 E2 E3 ZZ ADV W Bx G CKE CK DQ Notes  
D
D
D
D
R
B
None  
None  
H
X
X
X
L
X
X
L
X
H
X
X
L
L
L
L
L
L
L
L
L
L
L
L
L
L
H
L
L
X
X
X
X
H
X
H
X
L
X
X
X
X
X
X
X
X
L
X
X
X
X
L
L
L
L
L
L
L
L
L
L
L
L
L
H
X
L-H High-Z  
L-H High-Z  
L-H High-Z  
L-H High-Z  
None  
L
None  
X
H
X
H
X
H
X
H
X
X
X
H
L
1
External  
Next  
L-H  
L-H  
Q
Q
X
L
X
L
H
L
L
1,10  
2
R
B
External  
Next  
H
H
X
X
X
X
X
X
L-H High-Z  
X
L
X
L
H
L
L-H High-Z 1,2,10  
W
B
External  
Next  
L-H  
L-H  
D
D
3
X
L
X
L
H
L
X
L
L
1,3,10  
2,3  
W
B
None  
H
H
X
X
L-H High-Z  
Next  
X
X
X
X
X
X
H
X
X
X
X
X
L-H High-Z 1,2,3,10  
Current  
None  
L-H  
X
-
4
High-Z  
Notes:  
1. Continue Burst cycles, whether read or write, use the same control inputs; a Deselect continue cycle can only be entered into if a Deselect  
cycle is executed first  
2. Dummy read and write abort can be considered NOPs because the SRAM performs no operation. A write abort occurs when the W pin is  
sampled low, but no byte write pins are active, so no write operation is performed.  
3. G can be wired low to minimize the number of control signals provided to the SRAM. Output drivers will automatically turn off during write  
cycles.  
4. If CKE high occurs during a pipelined read cycle, the DQ bus will remain active (Low Z). If CKE high occurs during a write cycle, the bus will  
remain in High Z.  
5. X = Don’t Care; H = Logic High; L = Logic Low; Bx = High = All Byte Write signals are high; Bx = Low = One or more Byte/Write signals  
are low  
6. All inputs, except G and ZZ, must meet setup and hold times of rising clock edge.  
7. Wait states can be inserted by setting CKE high.  
8. This device contains circuitry that ensures all outputs are in High Z during power-up.  
9. A 2-bit burst counter is incorporated.  
10. The address counter is incriminated for all Burst continue cycles.  
Rev: 1.10 8/2000  
7/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Pipelined and Flow Through Read-Write Control State Diagram  
D
B
Deselect  
R
D
D
W
New Read  
New Write  
R
R
W
B
B
R
W
W
R
Burst Read  
Burst Write  
B
B
D
D
Key  
Notes  
Input Command Code  
1. The Hold command (CKE Low) is not  
shown because it prevents any state change.  
ƒ
Transition  
2. W, R, B, and D represent input command  
codes as indicated in the Synchronous Truth Table.  
Current State (n)  
Next State (n+1)  
n
n+1  
n+2  
n+3  
Clock (CK)  
Command  
ƒ
ƒ
ƒ
ƒ
Current State  
Next State  
Current State and Next State Definition for Pipelined and Flow Through Read/Write Control State Diagram  
Rev: 1.10 8/2000  
8/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Pipeline Mode Data I/O State Diagram  
Intermediate  
Intermediate  
B
R
W
B
Intermediate  
R
Data Out  
(Q Valid)  
High Z  
(Data In)  
W
D
Intermediate  
D
Intermediate  
W
R
High Z  
B
D
Intermediate  
Key  
Notes  
Input Command Code  
1. The Hold command (CKE Low) is not  
shown because it prevents any state change.  
ƒ
Transition  
Transition  
2. W, R, B, and D represent input command  
codes as indicated in the Truth Tables.  
Current State (n)  
Next State (n+2)  
Intermediate State (N+1)  
n
n+1  
n+2  
n+3  
Clock (CK)  
Command  
ƒ
ƒ
ƒ
ƒ
Intermediate  
State  
Current State  
Next State  
Current State and Next State Definition for Pipeline Mode Data I/O State Diagram  
Rev: 1.10 8/2000  
9/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Flow Through Mode Data I/O State Diagram  
R
W
B
B
R
Data Out  
(Q Valid)  
High Z  
(Data In)  
W
D
D
W
R
High Z  
B
D
Key  
Notes  
Input Command Code  
1. The Hold command (CKE Low) is not  
shown because it prevents any state change.  
ƒ
Transition  
2. W, R, B, and D represent input command  
codes as indicated in the Truth Tables.  
Current State (n)  
Next State (n+1)  
n
n+1  
n+2  
n+3  
Clock (CK)  
Command  
Current State  
Next State  
Current State and Next State Definition for: Pipelined and Flow Through Read Write Control State Diagram  
Rev: 1.10 8/2000  
10/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Burst Cycles  
Although NBT RAMs are designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from  
Read to Write, multiple back-to-back reads or writes may also be performed. NBT SRAMs provide an on-chip burst address  
generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when  
driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write  
the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into  
Load mode.  
Burst Order  
The burst address counter wraps around to its initial state after four addresses (the loaded address and three more) have been  
accessed. The burst sequence is determined by the state of the Linear Burst Order pin (LBO). When this pin is low, a linear burst  
sequence is selected. When the RAM is installed with the LBO pin tied high, interleaved burst sequence is selected. See the tables  
below for details.  
Mode Pin Functions  
Mode Name  
Pin Name  
State  
L
Function  
Linear Burst  
Interleaved Burst  
Flow Through  
Pipeline  
Burst Order Control  
LBO  
H or NC  
L
Output Register Control  
Power Down Control  
FT  
ZZ  
H or NC  
L or NC  
H
Active  
Standby, IDD = ISB  
Note:  
There are pull-up devices on the LBO and FT pins and a pull down device on the ZZ pin, so those input pins can be unconnected and the chip will  
operate in the default states as specified in the above table.  
Burst Counter Sequences  
Linear Burst Sequence  
Interleaved Burst Sequence  
A[1:0] A[1:0] A[1:0] A[1:0]  
A[1:0] A[1:0] A[1:0] A[1:0]  
1st address  
2nd address  
3rd address  
4th address  
00  
01  
10  
11  
01  
10  
11  
00  
10  
11  
00  
01  
11  
00  
01  
10  
1st address  
2nd address  
3rd address  
4th address  
00  
01  
10  
11  
01  
00  
11  
10  
10  
11  
00  
01  
11  
10  
01  
00  
Note: The burst counter wraps to initial state on the 5th clock.  
Note: The burst counter wraps to initial state on the 5th clock.  
BPR 1999.05.18  
Sleep Mode  
During normal operation, ZZ must be pulled low, either by the user or by its internal pull-down resistor. When ZZ is pulled high,  
the SRAM will enter a Power Sleep mode after 2 cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to  
low, the SRAM operates normally after 2 cycles of wake up time.  
Sleep mode is a low current, power-down mode in which the device is deselected and current is reduced to ISB2. The duration of  
Rev: 1.10 8/2000  
11/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Sleep Mode is dictated by the length of time the ZZ is in a high state. After entering Sleep mode, all inputs except ZZ become  
disabled and all outputs go to High-Z The ZZ pin is an asynchronous, active high input that causes the device to enter Sleep mode.  
When the ZZ pin is driven high, ISB2 is guaranteed after the time tZZI is met. Because ZZ is an asynchronous input, pending  
operations or operations in progress may not be properly completed if ZZ is asserted. Therefore, Sleep mode must not be initiated  
until valid pending operations are completed. Similarly, when exiting Sleep mode during tZZR, only a Deselect or Read commands  
may be applied while the SRAM is recovering from Sleep mode.  
Sleep Mode Timing Diagram  
CK  
tZZR  
ZZ  
Sleep  
tZZS  
tZZH  
Designing for Compatibility  
The GSI NBT SRAMs offer users a configurable selection between Flow Through mode and Pipeline mode via the FT signal found  
on Pin 14. Not all vendors offer this option, however, most mark Pin 14 as VDD or VDDQ on pipelined parts and VSS on flow  
through parts. GSI NBT SRAMs are fully compatible with these sockets.  
Pin 66, a No Connect (NC) on GSI’s GS880Z18/36 NBT SRAM, the Parity Error open drain output on GSI’s GS881Z18/36 NBT  
SRAM, is often marked as a power pin on other vendor’s NBT-compatible SRAMs. Specifically, it is marked VDD or VDDQ on  
pipelined parts and VSS on flow through parts. Users of GSI NBT devices who are not actually using the ByteSafe™ parity feature  
may want to design the board site for the RAM with Pin 66 tied high through a 1k ohm resistor in Pipeline mode applications or  
tied low in Flow Through mode applications in order to keep the option to use non-configurable devices open. By using the pull-up  
resistor, rather than tying the pin to one of the power rails, users interested in upgrading to GSI’s ByteSafe NBT SRAMs  
(GS881Z18/36), featuring Parity Error detection and JTAG Boundary Scan, will be ready for connection to the active low, open  
drain Parity Error output driver at Pin 66 on GSI’s TQFP ByteSafe RAMs.  
Rev: 1.10 8/2000  
12/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Absolute Maximum Ratings  
(All voltages reference to VSS  
)
Symbol  
VDD  
Description  
Value  
Unit  
Voltage on VDD Pins  
–0.5 to 4.6  
–0.5 to VDD  
V
V
VDDQ  
VCK  
Voltage in VDDQ Pins  
Voltage on Clock Input Pin  
Voltage on I/O Pins  
–0.5 to 6  
V
VI/O  
–0.5 to VDDQ +0.5 (4.6 V max.)  
–0.5 to VDD +0.5 (4.6 V max.)  
V
VIN  
Voltage on Other Input Pins  
Input Current on Any Pin  
Output Current on Any I/O Pin  
Package Power Dissipation  
Storage Temperature  
V
IIN  
+/–20  
+/–20  
mA  
mA  
W
IOUT  
PD  
1.5  
oC  
oC  
TSTG  
–55 to 125  
–55 to 125  
TBIAS  
Temperature Under Bias  
Note:  
Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended  
Operating Conditions. Exposure to conditions exceeding the Absolute Maximum Ratings, for an extended period of time, may affect reliability of  
this component.  
Recommended Operating Conditions  
Parameter  
Supply Voltage  
Symbol  
VDD  
VDDQ  
VIH  
Min.  
3.135  
2.375  
1.7  
Typ.  
3.3  
2.5  
Max.  
3.6  
Unit  
V
Notes  
VDD  
I/O Supply Voltage  
V
1
2
2
3
3
VDD +0.3  
Input High Voltage  
V
VIL  
Input Low Voltage  
–0.3  
0
0.8  
70  
85  
V
TA  
Ambient Temperature (Commercial Range Versions)  
Ambient Temperature (Industrial Range Versions)  
25  
°C  
°C  
TA  
–40  
25  
Notes:  
1. Unless otherwise noted, all performance specifications quoted are evaluated for worst case at both 2.75 V VDDQ 2.375 V  
(i.e., 2.5 V I/O) and 3.6 V VDDQ 3.135 V (i.e., 3.3 V I/O), and quoted at whichever condition is worst case.  
2. This device features input buffers compatible with both 3.3 V and 2.5 V I/O drivers.  
3. Most speed grades and configurations of this device are offered in both Commercial and Industrial Temperature ranges. The part number of  
Industrial Temperature Range versions end the character “I”. Unless otherwise noted, all performance specifications quoted are evaluated  
for worst case in the temperature range marked on the device.  
4. Input Under/overshoot voltage must be –2 V > Vi < VDD +2 V with a pulse width not to exceed 20% tKC.  
Rev: 1.10 8/2000  
13/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Undershoot Measurement and Timing  
Overshoot Measurement and Timing  
V
IH  
20% tKC  
V
+ 2.0 V  
50%  
DD  
V
SS  
50%  
V
DD  
V
– 2.0 V  
SS  
20% tKC  
V
IL  
Capacitance  
(TA = 25oC, f = 1 MHZ, VDD = 3.3 V)  
Parameter  
Input Capacitance  
Symbol  
CIN  
Test conditions  
VIN = 0 V  
Typ.  
Max.  
Unit  
pF  
4
6
5
7
CI/O  
VOUT = 0 V  
Input/Output Capacitance  
pF  
Note: These parameters are sample tested.  
Package Thermal Characteristics  
Rating  
Junction to Ambient (at 200 lfm)  
Junction to Ambient (at 200 lfm)  
Junction to Case (TOP)  
Notes:  
Layer Board  
Symbol  
RΘJA  
Max  
40  
Unit  
Notes  
1,2  
single  
four  
°C/W  
°C/W  
°C/W  
RΘJA  
24  
1,2  
RΘJC  
9
3
1. Junction temperature is a function of SRAM power dissipation, package thermal resistance, mounting board temperature, ambient. Temper-  
ature air flow, board density, and PCB thermal resistance.  
2. SCMI G-38-87  
3. Average thermal resistance between die and top surface, MIL SPEC-883, Method 1012.1  
Rev: 1.10 8/2000  
14/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
AC Test Conditions  
Parameter  
Input high level  
Input low level  
Conditions  
2.3 V  
0.2 V  
Input slew rate  
1 V/ns  
Input reference level  
Output reference level  
Output load  
1.25 V  
1.25 V  
Fig. 1& 2  
Notes:  
1. Include scope and jig capacitance.  
2. Test conditions as specified with output loading as shown in Fig. 1 unless otherwise noted.  
3. Output Load 2 for tLZ, tHZ, tOLZ and tOHZ  
4. Device is deselected as defined by the Truth Table.  
Output Load 2  
2.5 V  
Output Load 1  
DQ  
225Ω  
225Ω  
DQ  
30pF*  
50Ω  
5pF*  
VT = 1.25 V  
* Distributed Test Jig Capacitance  
DC Electrical Characteristics  
Parameter  
Symbol  
Test Conditions  
Min  
Max  
Input Leakage Current  
(except mode pins)  
IIL  
VIN = 0 to VDD  
–1 uA  
1 uA  
VDD VIN VIH  
0 V VIN VIH  
–1 uA  
–1 uA  
1 uA  
300 uA  
IINZZ  
IINM  
IOL  
ZZ Input Current  
VDD VIN VIL  
0 V VIN VIL  
–300 uA  
–1 uA  
1 uA  
1 uA  
Mode Pin Input Current  
Output Leakage Current  
Output Disable,  
VOUT = 0 to VDD  
–1 uA  
1 uA  
VOH  
VOH  
VOL  
IOH = –8 mA, VDDQ = 2.375 V  
IOH = –8 mA, VDDQ = 3.135 V  
IOL = 8 mA  
Output High Voltage  
Output High Voltage  
Output Low Voltage  
1.7 V  
2.4 V  
0.4 V  
Rev: 1.10 8/2000  
15/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Operating Currents  
-11  
-100  
-80  
-66  
Parameter  
Test Conditions  
Symbol  
Unit  
0 to -40 to  
0 to -40 to  
0 to -40 to  
0 to -40 to  
70°C +85°C 70°C +85°C 70°C +85°C 70°C +85°C  
IDD  
Pipeline  
Device Selected;  
All other inputs  
VIH or VIL  
210  
150  
30  
220  
160  
40  
210  
150  
30  
220  
160  
40  
190  
130  
30  
200  
140  
40  
170  
130  
30  
180  
140  
40  
mA  
mA  
mA  
mA  
mA  
mA  
Operating  
Current  
IDD  
Output open  
Flow-through  
ISB  
Pipeline  
Standby  
Current  
ZZ VDD - 0.2V  
ISB  
30  
40  
30  
40  
30  
40  
30  
40  
Flow-through  
IDD  
Pipeline  
80  
90  
80  
90  
70  
80  
65  
75  
Device Deselected;  
All other inputs  
VIH or VIL  
Deselect  
Current  
IDD  
65  
75  
65  
75  
55  
65  
55  
65  
Flow-through  
Rev: 1.10 8/2000  
16/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
AC Electrical Characteristics  
-11  
-100  
-80  
-66  
Parameter  
Symbol  
Unit  
Min Max Min Max Min Max Min Max  
Clock Cycle Time  
tKC  
tKQ  
10  
4.5  
10  
4.5  
12.5  
4.8  
15  
5
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
Clock to Output Valid  
Pipeline  
Clock to Output Invalid  
tKQX  
1.5  
1.5  
15.0  
1.5  
1.5  
15.0  
1.5  
1.5  
15.0  
1.5  
1.5  
20  
18.0  
5
tLZ1  
tKC  
Clock to Output in Low-Z  
Clock Cycle Time  
Clock to Output Valid  
Flow-  
tKQ  
11.0  
12.0  
14.0  
through  
Clock to Output Invalid  
Clock to Output in Low-Z  
Clock HIGH Time  
tKQX  
3.0  
3.0  
2
3.0  
3.0  
2
3.0  
3.0  
2
3.0  
3.0  
2.3  
2..5  
1.5  
tLZ1  
tKH  
tKL  
Clock LOW Time  
2.2  
1.5  
2.2  
1.5  
2.2  
1.5  
tHZ1  
tOE  
Clock to Output in High-Z  
G to Output Valid  
4.5  
4.5  
4.5  
4.5  
4.8  
4.8  
5
tOLZ1  
G to output in Low-Z  
0
0
0
0
tOHZ1  
tS  
G to output in High-Z  
Setup time  
2.0  
0.5  
5
4.5  
2.0  
0.5  
5
4.5  
5
4.8  
2.0  
0.5  
5
5
ns  
ns  
ns  
ns  
2.0  
0.5  
Hold time  
tH  
tZZS2  
ZZ setup time  
tZZH2  
tZZR  
ZZ hold time  
ZZ recovery  
1
1
1
1
ns  
ns  
20  
20  
20  
20  
Notes:  
1. These parameters are sampled and are not 100% tested.  
2. ZZ is an asynchronous signal. However, in order to be recognized on any given clock cycle, ZZ must meet the specified setup  
and hold times as specified above.  
Rev: 1.10 8/2000  
17/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Pipeline Mode Read/Write Cycle Timing  
1
2
3
4
5
6
7
8
9
10  
CK  
tH  
tS  
tS  
tS  
tS  
tS  
tS  
tKH tKL tKC  
CKE  
E*  
tH  
tH  
tH  
tH  
ADV  
W
Bn  
tH  
A1  
A2  
A3  
A4  
A5  
A6  
A7  
A0–An  
tKQ  
tHZ  
tOE  
tKQX  
tLZ  
D
Q
(A4+1)  
DQA–DQD  
D(A2)  
Q(A3)  
Q(A4)  
Q(A6)  
D(A1)  
D(A5)  
(A2+1)  
tKQX  
tH  
tS  
tOHZ  
tOLZ  
G
Write  
D(A5)  
Write  
D(A2) Write  
D(A2+1)  
BURST Read  
Q(A3)  
Read  
Q(A4) Read  
Q(A4+1)  
BURST  
Read  
Q(A6)  
DESELECT  
Write  
D(A1)  
Write  
D(A7)  
COMMAND  
DON’T CARE  
UNDEFINED  
*Note: E = High (False) if E1 = 1 or E2 = 0 or E3 = 1  
Rev: 1.10 8/2000  
18/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Pipeline Mode No-Op, Stall and Deselect Timing  
2
8
4
3
5
6
10  
7
9
1
CK  
tH  
tH  
tH  
tS  
tS  
tS  
CKE  
E*  
ADV  
tS  
tH  
W
Bn  
A0–An  
DQ  
A1  
A2  
A3  
A4  
A5  
tHZ  
Q(A2)  
D(A1)  
Q(A3)  
D(A4)  
Q(A5)  
tKQX  
NOP  
Read  
Q(A2)  
STALL Read  
Q(A3)  
Write  
D(A4)  
STALL  
Read  
Q(A5)  
CONTINUE  
DESELECT  
Write  
D(A1)  
DESELECT  
COMMAND  
DON’T CARE  
UNDEFINED  
*Note: E = High (False) if E1 = 1 or E2 = 0 or E3 = 1  
Rev: 1.10 8/2000  
19/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Flow Through Mode Read/Write Cycle Timing  
4
3
5
6
8
10  
7
9
1
2
CK  
CKE  
E*  
tH  
tH  
tH  
tH  
tH  
tS  
tS  
tS  
tS  
tS  
tS  
tKH tKL  
tKC  
ADV  
W
Bn  
tH  
A7  
A0–An  
A1  
A2  
A3  
A4  
A5  
A6  
tKQ  
tHZ  
tOE  
tKQX  
tLZ  
D
Q
(A4+1)  
DQ  
D(A2)  
Q(A3)  
Q(A4)  
Q(A6)  
D(A1)  
D(A5)  
(A2+1)  
tKQX  
tOHZ  
tH  
tS  
tOLZ  
G
Write  
D(A5)  
Write  
D(A2)  
BURST Read  
Read  
Q(A4) Read  
Q(A4+1)  
BURST  
Read  
Q(A6)  
DESELECT  
Write  
D(A1)  
Write  
D(A7)  
COMMAND  
Write  
Q(A3)  
D(A2+1)  
DON’T CARE  
UNDEFINED  
*Note: E = High (False) if E1 = 1 or E2 = 0 or E3 = 1  
Rev: 1.10 8/2000  
20/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Flow Through Mode No-Op, Stall and Deselect Timing  
4
3
5
6
8
10  
7
9
1
2
CK  
tH  
tS  
tS  
tS  
CKE  
E*  
tH  
tH  
ADV  
W
Bn  
A1  
A2  
A3  
A4  
A5  
A0–An  
DQ  
tHZ  
Q(A2)  
D(A1)  
Q(A5)  
Q(A3)  
D(A4)  
NOP  
tKQX  
Read  
Q(A2)  
STALL Read  
Q(A3)  
Write  
D(A4)  
STALL  
Read  
Q(A5)  
DESELECT  
CONTINUE  
DESELECT  
Write  
D(A1)  
COMMAND  
DON’T CARE  
UNDEFINED  
*Note: E = High (False) if E1 = 1 or E2 = 0 or E3 = 1  
Rev: 1.10 8/2000  
21/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Output Driver Characteristics  
120.0  
100.0  
Pull Down Drivers  
80.0  
60.0  
40.0  
VDDQ  
20.0  
I Out  
0.0  
VOut  
VS S  
-20.0  
-40.0  
-60.0  
-80.0  
-100.0  
-120.0  
-140.0  
Pull Up Drivers  
-0.5  
0
0.5  
1
1.5  
2
2.5  
3
3.5  
4
V Out (Pull Down)  
VDDQ - V Out (Pull Up)  
3.6V PD HD  
3.3V PD HD  
3.1V PD HD  
3.1V PU HD  
3.3V PU HD  
3.6V PU HD  
BPR 1999.05.18  
Rev: 1.10 8/2000  
22/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
TQFP Package Drawing  
θ
L
c
L1  
Symbol  
Description  
Standoff  
Min. Nom. Max  
A1  
A2  
b
0.05  
1.35  
0.20  
0.09  
0.10  
1.40  
0.30  
0.15  
1.45  
0.40  
0.20  
22.1  
20.1  
16.1  
14.1  
Body Thickness  
Lead Width  
c
Lead Thickness  
D
Terminal Dimension 21.9  
Package Body 19.9  
Terminal Dimension 15.9  
22.0  
20.0  
16.0  
14.0  
0.65  
0.60  
1.00  
e
D1  
E
b
E1  
e
Package Body  
Lead Pitch  
13.9  
L
Foot Length  
Lead Length  
Coplanarity  
Lead Angle  
0.45  
0.75  
L1  
Y
A1  
A2  
E1  
E
0.10  
7°  
θ
0°  
Notes:  
1. All dimensions are in millimeters (mm).  
2. Package width and length do not include mold protrusion.  
BPR 1999.05.18  
Rev: 1.10 8/2000  
23/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Ordering Information—GSI NBT Synchronous SRAM  
2
Speed  
3
1
Org  
Type  
Package  
Status  
T
Part Number  
A
(MHz/ns)  
512K x 18  
512K x 18  
512K x 18  
512K x 18  
256K x 36  
256K x 36  
256K x 36  
256K x 36  
512K x 18  
512K x 18  
512K x 18  
512K x 18  
256K x 36  
256K x 36  
256K x 36  
256K x 36  
Notes:  
GS880Z18T-11  
GS880Z18T-100  
GS880Z18T-80  
GS880Z18T-66  
GS880Z36T-11  
GS880Z36T-100  
GS880Z36T-80  
GS880Z36T-66  
GS880Z18T-11I  
GS880Z18T-100I  
GS880Z18T-80I  
GS880Z18T-66I  
GS880Z36T-11I  
GS880Z36T-100I  
GS880Z36T-80I  
GS880Z36T-66I  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
NBT Pipeline/Flow Through  
TQFP  
TQFP  
TQFP  
TQFP  
TQFP  
TQFP  
TQFP  
TQFP  
TQFP  
TQFP  
TQFP  
TQFP  
TQFP  
TQFP  
TQFP  
TQFP  
100/11  
100/12  
80/14  
C
C
C
C
C
C
C
C
I
66/18  
100/11  
100/12  
80/14  
66/18  
100/11  
100/12  
80/14  
I
I
66/18  
I
100/11  
100/12  
80/14  
I
I
I
66/18  
I
1. Customers requiring delivery in Tape and Reel should add the character “T” to the end of the part number. Example: GS882Z36T-100IT.  
2. The speed column indicates the cycle frequency (MHz) of the device in Pipeline mode and the latency (ns) in Flow Through mode. Each  
device is Pipeline/Flow Through mode-selectable by the user.  
3. TA = C = Commercial Temperature Range. TA = I = Industrial Temperature Range.  
4. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some  
of which are covered in this data sheet. See the GSI Technology web site (www.gsitechnology.com) for a complete listing of current offerings  
Rev: 1.10 8/2000  
24/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  
Preliminary.  
GS880Z18/36T-11/100/80/66  
Types of Changes  
Format or Content  
DS/DateRev. Code: Old;  
Page /Revisions/Reason  
New  
• Last Page/Fixed “GSGS..” in Ordering Information  
Note.Document/Changed format of all E’s from EN to EN.  
• Timing Diagrams/Changed format. ex. A0 to A0.  
• Flow Through Timing Diagrams/Upper case “T” in Flow  
Through. thru to Through.  
Format/Typos  
• Pin outs/Block Diagrams -Updated format to small caps.  
• Added Rev History.  
GS880Z18/36TRev1.04h 5/  
1999;  
• 5/Fixed TQFP pin description table to match pinout/  
Enhancement.  
• 5/Changed chip enables to match pins./Clarification  
• Ordered Address inputs in pin description table to match pin  
out.  
1.05 9/1999  
Content  
• Changed Dimension D in Dimension table from 20.1 to 22.1/  
Correction.  
• Speed Bins on Page 1/Last column-changed 12ns to 15ns  
and 15ns to 12ns.  
• Improved Appearance of Timing Diagrams.  
• Minor formatting changes.  
GS880Z18/36T 1.05 9/  
1999K/ 1.06 10/1999  
Format  
Content  
Content  
• New GSI Logo.  
GS880Z18/36T 1.06 9/  
1999K 1.07 1/2000L  
• Pin 14 removed from ground section on page 4  
GS880Z18/36T 1.07 1/  
2000K 1.08 5/2000M  
• Grammar updates  
GS880Z18/36T 1.07 1/  
2000K 1.08 5/2000M;  
880Z18_r1_09  
• Timing diagrams updated on pages 18, 19, 20, and 21  
• Pin Descriptions table on page 4 updated  
• Features on page 1 updated  
Content  
• Removed 166 MHz and 150 MHz speed bins  
• Used 100 MHz Pipeline numbers for 133 MHz  
• Changed all 133 MHz references to 11 ns  
• Updated format to comply with Technical Publications  
standards  
880Z18_r1_09;  
880Z18_r1_10  
Content/Format  
• Updated Capitance table—removed Input row and changed  
Output to I/O  
Rev: 1.10 8/2000  
25/25  
© 1998, Giga Semiconductor, Inc.  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com  

相关型号:

GS880Z18-11

8Mb Pipelined and Flow Through Synchronous NBT SRAMs
GSI

GS880Z18-66

8Mb Pipelined and Flow Through Synchronous NBT SRAMs
GSI

GS880Z18-80

8Mb Pipelined and Flow Through Synchronous NBT SRAMs
GSI

GS880Z18-V

9Mb Pipelined and Flow Through Synchronous NBT SRAM
GSI

GS880Z18AGT-133

ZBT SRAM, 512KX18, 8.5ns, CMOS, PQFP100, TQFP-100
GSI

GS880Z18AGT-133I

ZBT SRAM, 512KX18, 8.5ns, CMOS, PQFP100, TQFP-100
GSI

GS880Z18AGT-133T

ZBT SRAM, 512KX18, 8.5ns, CMOS, PQFP100, TQFP-100
GSI

GS880Z18AGT-150IT

ZBT SRAM, 512KX18, 7.5ns, CMOS, PQFP100, TQFP-100
GSI

GS880Z18AGT-166I

ZBT SRAM, 512KX18, 7ns, CMOS, PQFP100, TQFP-100
GSI

GS880Z18AGT-200

ZBT SRAM, 512KX18, 6.5ns, CMOS, PQFP100, TQFP-100
GSI

GS880Z18AGT-225T

ZBT SRAM, 512KX18, 6ns, CMOS, PQFP100, TQFP-100
GSI

GS880Z18AGT-250

ZBT SRAM, 512KX18, 5.5ns, CMOS, PQFP100, TQFP-100
GSI