X25160SIG-2.7 [ICMIC]

SPI Serial E2PROM With Block LockTM Protection; SPI串行E2PROM带座LockTM保护
X25160SIG-2.7
型号: X25160SIG-2.7
厂家: IC MICROSYSTEMS    IC MICROSYSTEMS
描述:

SPI Serial E2PROM With Block LockTM Protection
SPI串行E2PROM带座LockTM保护

内存集成电路 光电二极管 可编程只读存储器 电动程控只读存储器 电可擦编程只读存储器 时钟
文件: 总15页 (文件大小:127K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
TM  
ICmic  
2K x 8 Bit  
This X25160 device has been acquired by  
IC MICROSYSTEMS from Xicor, Inc.  
IC MICROSYSTEMS  
16K  
X25160  
SPI Serial E2PROM With Block LockTM Protection  
FEATURES  
DESCRIPTION  
The X25160 is a CMOS 16384-bit serial E2PROM,  
internally organized as 2K x 8. The X25160 features a  
•2MHz Clock Rate  
•SPI Modes (0,0 & 1,1)  
•2K X 8 Bits  
Serial Peripheral Interface (SPI) and software protocol  
allowing operation on a simple three-wire bus. The bus  
— 32 Byte Page Mode  
•Low Power CMOS  
signals are a clock input (SCK) plus separate data in (SI) and  
data out (SO) lines. Access to the device is con-  
— <1µA Standby Current  
— <5mA Active Current  
trolled through a chip select (CS) input, allowing any  
number of devices to share the same bus.  
•2.7V To 5.5V Power Supply  
•Block Lock Protection  
— Protect 1/4, 1/2 or all of E2PROM Array  
•Built-in Inadvertent Write Protection  
The X25160 also features two additional inputs that  
provide the end user with added flexibility. By asserting  
the HOLD input, the X25160 will ignore transitions on its  
inputs, thus allowing the host to service higher priority  
— Power-Up/Power-Down protection circuitry  
— Write Enable Latch  
interrupts. The WP input can be used as a hardwire input to  
the X25160 disabling all write attempts to the status  
— Write Protect Pin  
•Self-Timed Write Cycle  
register, thus providing a mechanism for limiting end user  
capability of altering 0, 1/4, 1/2 or all of the memory.  
— 5ms Write Cycle Time (Typical)  
•High Reliability  
— Endurance: 100,000 cycles  
— Data Retention: 100 Years  
The X25160 utilizes Xicor’s proprietary Direct Write™ cell,  
providing a minimum endurance of 100,000 cycles  
and a minimum data retention of 100 years.  
— ESD protection: 2000V on all pins  
•8-Lead PDlP Package  
•8-Lead SOIC Package  
•14-Lead TSSOP Package  
FUNCTIONAL DIAGRAM  
WRITE  
PROTECT  
LOGIC  
STATUS  
REGISTER  
X DECODE  
LOGIC  
2K BYTE  
ARRAY  
16  
16  
16 X 256  
16 X 256  
SO  
SI  
COMMAND  
DECODE  
SCK  
AND  
CONTROL  
LOGIC  
CS  
HOLD  
32  
32 X 256  
WRITE  
CONTROL  
AND  
TIMING  
LOGIC  
WP  
32  
8
Y DECODE  
DATA REGISTER  
3064 ILL F01  
Direct Write™ and Block Lock™ Protection is a trademark of Xicor, Inc.  
©Xicor, Inc. 1994, 1995, 1996 Patents Pending  
3064-3.9 6/11/96 T4/C1/D0 NS  
Characteristics subject to change without notice  
1
X25160  
PIN DESCRIPTIONS  
Serial Output (SO)  
Hold (HOLD)  
HOLD isusedinconjunctionwiththeCSpintoselectthe  
device. Once the part is selected and a serial sequence  
is underway, HOLD may be used to pause the serial  
communication with the controller without resetting the  
serial sequence. To pause, HOLD must be brought  
LOW while SCK is LOW. To resume communication,  
HOLD is brought HIGH, again while SCK is LOW. If the  
pause feature is not used, HOLD should be held HIGH  
at all times.  
SO is a push/pull serial data output pin. During a read  
cycle, data is shifted out on this pin. Data is clocked out  
by the falling edge of the serial clock.  
Serial Input (SI)  
SI is the serial data input pin. All opcodes, byte  
addresses, and data to be written to the memory are  
input on this pin. Data is latched by the rising edge of the  
serial clock.  
PIN CONFIGURATION  
Serial Clock (SCK)  
The Serial Clock controls the serial bus timing for data  
input and output. Opcodes, addresses, or data present  
on the SI pin are latched on the rising edge of the clock  
input, while data on the SO pin change after the falling  
edge of the clock input.  
DIP/SOIC  
CS  
SO  
WP  
1
2
3
4
8
7
6
5
V
CC  
HOLD  
SCK  
SI  
X25160  
TSSOP  
V
SS  
Chip Select (CS)  
WhenCS isHIGH, theX25160isdeselectedandtheSO  
output pin is at high impedance and unless an internal  
write operation is underway, the X25160 will be in the  
standby power mode. CS LOW enables the X25160,  
placing it in the active power mode. It should be noted  
that after power-up, a HIGH to LOW transition on CS is  
required prior to the start of any operation.  
CS  
SO  
NC  
NC  
NC  
WP  
1
2
3
4
5
6
7
14  
13  
12  
11  
10  
9
V
CC  
HOLD  
NC  
X25160  
NC  
NC  
Write Protect (WP)  
SCK  
SI  
V
8
When WP is LOW and the nonvolatile bit WPEN is “1”,  
nonvolatile writes to the X25160 status register are  
disabled, but the part otherwise functions normally.  
WhenWP isheldHIGH, allfunctions, includingnonvola-  
tile writes operate normally. WP going LOW while CS is  
still LOW will interrupt a write to the X25160 status  
register. If the internal write cycle has already been  
initiated, WP going LOW will have no effect on a write.  
SS  
3064 ILL F02.2  
PIN NAMES  
SYMBOL  
DESCRIPTION  
CS  
SO  
Chip Select Input  
Serial Output  
Serial Input  
The WP pin function is blocked when the WPEN bit in  
thestatusregisteris0”.Thisallowstheusertoinstallthe  
X25160 in a system with WP pin grounded and still be  
able to write to the status register. The WP pin functions  
will be enabled when the WPEN bit is set “1”.  
SI  
SCK  
WP  
VSS  
VCC  
HOLD  
NC  
Serial Clock Input  
Write Protect Input  
Ground  
Supply Voltage  
Hold Input  
No Connect  
3064 PGM T01  
2
X25160  
PRINCIPLES OF OPERATION  
Status Register  
The X25160 is a 2K x 8 E2PROM designed to interface  
directly with the synchronous serial peripheral interface  
(SPI) of many popular microcontroller families.  
The RDSR instruction provides access to the status  
register. The status register may be read at any time,  
even during a write cycle. The status register is format-  
ted as follows:  
The X25160 contains an 8-bit instruction register. It is  
accessed via the SI input, with data being clocked in on  
therisingSCK. CS mustbeLOWandtheHOLD andWP  
inputs must be HIGH during the entire operation. The  
WP input is “Don’t Care” if WPEN is set “0”.  
7
6
5
4
3
2
1
0
WPEN  
X
X
X
BP1  
BP0 WEL WIP  
3064 PGM T02  
WPEN, BP0 and BP1 are set by the WRSR instruction.  
WEL and WIP are read-only and automatically set by  
other operations.  
Table 1 contains a list of the instructions and their  
opcodes. All instructions, addresses and data are trans-  
ferred MSB first.  
The Write-In-Process (WIP) bit indicates whether the  
X25160 is busy with a write operation. When set to a “1”,  
a write is in progress, when set to a “0”, no write is in  
progress. During a write, all other bits are set to “1”.  
DatainputissampledonthefirstrisingedgeofSCKafter  
CS goes LOW. SCK is static, allowing the user to stop  
the clock and then resume operations. If the clock line is  
shared with other peripheral devices on the SPI bus, the  
usercanasserttheHOLD inputtoplacetheX25160into  
aPAUSEcondition.AfterreleasingHOLD,theX25160  
will resume operation from the point when HOLD was  
first asserted.  
The Write Enable Latch (WEL) bit indicates the status of  
thewriteenablelatch.Whensettoa1”,thelatchisset,  
when set to a “0”, the latch is reset.  
The Block Protect (BP0 and BP1) bits are nonvolatile  
and allow the user to select one of four levels of protec-  
tion. The X25160 is divided into four 4096-bit segments.  
One, two, or all four of the segments may be protected.  
That is, the user may read the segments but will be  
unabletoalter(write)datawithintheselectedsegments.  
The partitioning is controlled as illustrated below.  
Write Enable Latch  
The X25160 contains a “write enable” latch. This latch  
must be SET before a write operation will be completed  
internally. The WREN instruction will set the latch and  
the WRDI instruction will reset the latch. This latch is  
automatically reset upon a power-up condition and after  
the completion of a byte, page, or status register write  
cycle.  
Status Register Bits  
Array Addresses  
Protected  
BP1  
BP0  
0
0
1
1
0
1
0
1
None  
$0600–$07FF  
$0400–$07FF  
$0000–$07FF  
3064 PGM T03  
Table 1. Instruction Set  
Instruction Name  
WREN  
Instruction Format*  
0000 0110  
Operation  
Set the Write Enable Latch (Enable Write Operations)  
Reset the Write Enable Latch (Disable Write Operations)  
Read Status Register  
WRDI  
0000 0100  
RDSR  
0000 0101  
WRSR  
0000 0001  
Write Status Register  
Read Data from Memory Array beginning at selected  
address  
READ  
0000 0011  
0000 0010  
Write Data to Memory Array beginning at Selected Address  
(1 to 32 Bytes)  
WRITE  
3064 PGM T04  
*Instructions are shown MSB in leftmost position. Instructions are transferred MSB first.  
3
X25160  
Write-Protect Enable  
ToreadthestatusregistertheCS lineisfirstpulledLOW  
to select the device followed by the 8-bit RDSR instruc-  
tion. After the RDSR opcode is sent, the contents of the  
status register are shifted out on the SO line. The read  
status register sequence is illustrated in Figure 2.  
The Write-Protect-Enable (WPEN) is available for the  
X25160 as a nonvolatile enable bit for the WP pin.  
Protected Unprotected Status  
WPEN WP WEL Blocks  
Blocks  
Protected Protected  
Writable Writable  
Protected Protected  
Writable Protected  
Protected Protected  
Register  
Write Sequence  
0
0
1
1
X
X
X
0
1
0
1
0
1
Protected  
Protected  
Protected  
Protected  
Protected  
Protected  
Prior to any attempt to write data into the X25160, the  
“write enable” latch must first be set by issuing the  
WRENinstruction(SeeFigure3). CS isfirsttakenLOW,  
then the WREN instruction is clocked into the X25160.  
After all eight bits of the instruction are transmitted, CS  
must then be taken HIGH. If the user continues the write  
operation without taking CS HIGH after issuing the  
WREN instruction, the write operation will be ignored.  
X
LOW  
LOW  
HIGH  
HIGH  
Writable  
Writable  
3064 PGM T05.1  
The Write Protect (WP) pin and the nonvolatile Write  
ProtectEnable(WPEN)bitintheStatusRegistercontrol  
theprogrammablehardwarewriteprotectfeature.Hard-  
ware write protection is enabled when WP pin is LOW,  
and the WPEN bit is “1”. Hardware write protection is  
disabled when either the WP pin is HIGH or the WPEN  
bit is “0”. When the chip is hardware write protected,  
nonvolatile writes are disabled to the Status Register,  
including the Block Protect bits and the WPEN bit itself,  
as well as the block-protected sections in the memory  
array. Onlythesectionsofthememoryarraythatarenot  
block-protected can be written.  
To write data to the E2PROM memory array, the user  
issues the WRITE instruction, followed by the address  
and then the data to be written. This is minimally a  
thirty-two clock operation. CS must go LOW and remain  
LOW for the duration of the operation. The host may  
continue to write up to 32 bytes of data to the X25160.  
The only restriction is the 32 bytes must reside on the  
same page. If the address counter reaches the end of  
the page and the clock continues, the counter will “roll  
over” to the first address of the page and overwrite any  
data that may have been written.  
Note: Since the WPEN bit is write protected, it  
cannot be changed back to a “0”, as long as  
the WP pin is held LOW.  
For the write operation (byte or page write) to be  
completed, CS can only be brought HIGH after bit 0 of  
databyteNisclockedin.IfitisbroughtHIGHatanyother  
time the write operation will not be completed. Refer to  
Figures 4 and 5 below for a detailed illustration of the  
write sequences and time frames in which CS going  
HIGH are valid.  
Clock and Data Timing  
Data input on the SI line is latched on the rising edge of  
SCK. Data is output on the SO line by the falling edge of  
SCK.  
Read Sequence  
To write to the status register, the WRSR instruction is  
followed by the data to be written. Data bits 0, 1, 4, 5 and  
6 must be “0”. This sequence is shown in Figure 6.  
When reading from the E2PROM memory array, CS is  
first pulled LOW to select the device. The 8-bit READ  
instruction is transmitted to the X25160, followed by the  
16-bit address of which the last 11 are used. After the  
READ opcode and address are sent, the data stored in  
the memory at the selected address is shifted out on the  
SO line. The data stored in memory at the next address  
can be read sequentially by continuing to provide clock  
pulses. The address is automatically incremented to the  
nexthigheraddressaftereachbyteofdataisshiftedout.  
When the highest address is reached ($07FF) the  
address counter rolls over to address $0000 allowing  
the read cycle to be continued indefinitely. The read  
operation is terminated by taking CS HIGH. Refer to the  
read E2PROM array operation sequence illustrated in  
Figure 1.  
While the write is in progress following a status register or  
E2PROMwritesequence,thestatusregistermaybereadto  
check the WIP bit. During this time the WIP bit will be HIGH.  
Hold Operation  
The HOLD input should be HIGH (at VIH) under normal  
operation. If a data transfer is to be interrupted HOLD  
canbepulledLOWtosuspendthetransferuntilitcanbe  
resumed. The only restriction is the SCK input must be  
LOWwhenHOLDisfirstpulledLOWandSCKmustalso  
be LOW when HOLD is released.  
The HOLD input may be tied HIGH either directly to VCC  
or tied to VCC through a resistor.  
4
X25160  
Operational Notes  
Data Protection  
The X25160 powers-up in the following state:  
• The device is in the low power standby state.  
The following circuitry has been included to prevent  
inadvertent writes:  
• The “write enable” latch is reset upon power-up.  
• A HIGH to LOW transition on CS is required to  
enter an active state and receive an instruction.  
• A WREN instruction must be issued to set the “write  
enable” latch.  
• SO pin is high impedance.  
CS must come HIGH at the proper clock count in  
order to start a write cycle.  
• The “write enable” latch is reset.  
Figure 1. Read E2PROM Array Operation Sequence  
CS  
0
1
2
3
4
5
6
7
8
9
10  
20 21 22 23 24 25 26 27 28 29 30  
SCK  
SI  
INSTRUCTION  
16 BIT ADDRESS  
15 14 13  
3
2
1
0
DATA OUT  
HIGH IMPEDANCE  
7
6
5
4
3
2
1
0
SO  
MSB  
3064 ILL F03  
Figure 2. Read Status Register Operation Sequence  
CS  
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14  
SCK  
SI  
INSTRUCTION  
DATA OUT  
HIGH IMPEDANCE  
7
MSB  
6
5
4
3
2
1
0
SO  
3064 ILL F04  
5
X25160  
Figure 3. Write Enable Latch Sequence  
CS  
0
1
2
3
4
5
6
7
SCK  
SI  
HIGH IMPEDANCE  
SO  
3064 ILL F05  
Figure 4. Byte Write Operation Sequence  
CS  
20 21 22 23 24 25 26 27 28 29 30 31  
0
1
2
3
4
5
6
7
8
9
10  
SCK  
SI  
INSTRUCTION  
16 BIT ADDRESS  
15 14 13  
DATA BYTE  
3
2
1
0
7
6
5
4
3
2
1
0
HIGH IMPEDANCE  
SO  
3064 ILL F06  
6
X25160  
Figure 5. Page Write Operation Sequence  
CS  
20 21 22 23 24 25 26 27 28 29 30 31  
0
1
2
3
4
5
6
7
8
9
10  
SCK  
SI  
INSTRUCTION  
16 BIT ADDRESS  
15 14 13  
DATA BYTE 1  
3
2
1
0
7
6
5
4
3
2
1
0
CS  
SCK  
SI  
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47  
DATA BYTE 2  
DATA BYTE 3  
DATA BYTE N  
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
6
5
4
3
2
1
0
3064 ILL F07  
Figure 6. Write Status Register Operation Sequence  
CS  
10 11 12 13 14 15  
0
1
2
3
4
5
6
7
8
7
9
6
SCK  
SI  
INSTRUCTION  
DATA BYTE  
5
4
3
2
1
0
HIGH IMPEDANCE  
SO  
3064 ILL F08  
7
X25160  
ABSOLUTE MAXIMUM RATINGS*  
*COMMENT  
Temperature under Bias .................. –65°C to +135°C  
Storage Temperature ....................... –65°C to +150°C  
Stresses above those listed under “Absolute Maximum  
Ratings” may cause permanent damage to the device.  
This is a stress rating only and the functional operation of  
the device at these or any other conditions above those  
listed in the operational sections of this specification is  
not implied. Exposure to absolute maximum rating con-  
ditions for extended periods may affect device reliability.  
Voltage on any Pin with Respect to V ......... –1V to +7V  
SS  
D.C. Output Current ............................................. 5mA  
Lead Temperature  
(Soldering, 10 seconds).............................. 300°C  
RECOMMENDED OPERATING CONDITIONS  
Supply Voltage  
X25160  
Limits  
5V ±10%  
Temp  
Min.  
0°C  
Max.  
+70°C  
+85°C  
Commercial  
Industrial  
Military  
X25160-2.7  
2.7V to 5.5V  
–40°C  
–55°C  
3064 PGM T07.1  
+125°C  
3064 PGM T06.1  
D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions unless otherwise specified.)  
Limits  
Symbol  
Parameter  
Min.  
Max.  
Units  
Test Conditions  
SCK = V x 0.1/V x 0.9 @ 2MHz,  
I
V
V
Supply Current (Active)  
5
mA  
CC  
CC  
CC  
CC  
CC  
SO = Open, CS = V  
SS  
SS  
I
I
I
Supply Current (Standby)  
1
µA  
µA  
µA  
V
CS = V , V = V  
CC IN  
or V  
CC  
SB  
LI  
Input Leakage Current  
Output Leakage Current  
Input LOW Voltage  
10  
10  
V
V
= V  
to V  
CC  
IN  
SS  
= V  
to V  
CC  
LO  
OUT  
SS  
(1)  
V
V
V
V
V
V
–1  
V
x 0.3  
IL  
CC  
(1)  
Input HIGH Voltage  
Output LOW Voltage  
Output HIGH Voltage  
Output LOW Voltage  
Output HIGH Voltage  
V
V
V
x 0.7  
V
+ 0.5  
V
IH  
CC  
CC  
CC  
CC  
0.4  
V
V
V
V
V
= 5V, I = 3mA  
OL  
OL1  
OH1  
OL2  
OH2  
CC  
CC  
CC  
CC  
– 0.8  
– 0.3  
V
= 5V, I  
OH  
= -1.6mA  
0.4  
V
= 3V, I = 1.5mA  
OL  
V
= 3V, I  
OH  
= -0.4mA  
3064 PGM T08.3  
POWER-UP TIMING  
Symbol  
Parameter  
Min.  
Max.  
Units  
(3)  
t
Power-up to Read Operation  
1
ms  
PUR  
(3)  
t
Power-up to Write Operation  
5
ms  
PUW  
3064 PGM T09  
CAPACITANCE T = +25°C, f = 1MHz, V  
= 5V.  
A
CC  
Symbol  
Test  
Max.  
Units  
Conditions  
= 0V  
(2)  
C
C
Output Capacitance (SO)  
8
6
pF  
pF  
V
OUT  
OUT  
(2)  
IN  
Input Capacitance (SCK, SI, CS, WP, HOLD)  
V
= 0V  
3064 PGM T10.1  
IN  
Notes: (1) VIL min. and VIH max. are for reference only and are not tested.  
(2) This parameter is periodically sampled and not 100% tested.  
(3) tPUR and tPUW are the delays required from the time VCC is stable until the specified operation can be initiated. These parameters  
are periodically sampled and not 100% tested.  
8
X25160  
EQUIVALENT A.C. LOAD CIRCUIT  
A.C. TEST CONDITIONS  
InputPulseLevels  
V
CC  
x0.1toV x0.9  
CC  
5V  
3V  
InputRiseandFallTimes  
InputandOutputTimingLevel  
10ns  
V
CC  
x0.5  
1.44K  
OUTPUT  
1.95KΩ  
1.64KΩ  
OUTPUT  
4.63KΩ  
3064 PGM T11  
100pF  
100pF  
3064 ILL F09.1  
A.C. CHARACTERISTICS (Over recommended operating conditions, unless otherwise specified)  
Data Input Timing  
Symbol  
Parameter  
Clock Frequency  
Cycle Time  
Min.  
0
Max.  
Units  
MHz  
ns  
f
t
t
t
t
t
t
t
t
t
t
t
t
t
2
SCK  
CYC  
LEAD  
LAG  
WH  
WL  
500  
250  
250  
200  
200  
50  
CS Lead Time  
CS Lag Time  
ns  
ns  
Clock HIGH Time  
Clock LOW Time  
Data Setup Time  
Data Hold Time  
Data In Rise Time  
Data In Fall Time  
HOLD Setup Time  
HOLD Hold Time  
CS Deselect Time  
Write Cycle Time  
ns  
ns  
ns  
SU  
50  
ns  
H
(4)  
2
2
µs  
RI  
(4)  
FI  
µs  
100  
100  
2.0  
ns  
HD  
CD  
CS  
ns  
µs  
(5)  
10  
ms  
3064 PGM T12.2  
WC  
Data Output Timing  
Symbol  
Parameter  
Min.  
Max.  
Units  
f
t
t
t
t
t
t
t
Clock Frequency  
0
2
MHz  
ns  
SCK  
DIS  
V
Output Disable Time  
250  
200  
Output Valid from Clock LOW  
Output Hold Time  
ns  
0
ns  
HO  
(4)  
Output Rise Time  
100  
100  
ns  
RO  
(4)  
Output Fall Time  
ns  
FO  
(4)  
HOLD HIGH to Output in Low Z  
HOLD LOW to Output in High Z  
100  
100  
ns  
LZ  
(4)  
ns  
HZ  
3064 PGM T13.2  
2Notes: (4) This parameter is periodically sampled and not 100% tested.  
(5) t is the time from the rising edge of CS after a valid write sequence has been sent to the end of the self-timed internal  
WC  
nonvolatile write cycle.  
9
X25160  
Serial Output Timing  
CS  
tCYC  
tWH  
tLAG  
SCK  
tV  
tHO  
tWL  
tDIS  
SO  
MSB OUT  
MSB–1 OUT  
LSB OUT  
ADDR  
LSB IN  
SI  
3064 ILL F10.1  
Serial Input Timing  
tCS  
CS  
tLEAD  
tLAG  
SCK  
tSU  
tH  
tRI  
tFI  
SI  
MSB IN  
LSB IN  
HIGH IMPEDANCE  
SO  
3064 ILL F11  
10  
X25160  
Hold Timing  
CS  
SCK  
SO  
tHD  
tCD  
tCD  
tHD  
tHZ  
tLZ  
SI  
HOLD  
3064 ILL F12.1  
SYMBOL TABLE  
WAVEFORM  
INPUTS  
OUTPUTS  
Must be  
steady  
Will be  
steady  
May change  
from LOW  
to HIGH  
Will change  
from LOW  
to HIGH  
May change  
from HIGH  
to LOW  
Will change  
from HIGH  
to LOW  
Don’t Care:  
Changes  
Allowed  
Changing:  
State Not  
Known  
N/A  
Center Line  
is High  
Impedance  
11  
X25160  
PACKAGING INFORMATION  
8-LEAD PLASTIC DUAL IN-LINE PACKAGE TYPE P  
0.430 (10.92)  
0.360 (9.14)  
0.260 (6.60)  
0.240 (6.10)  
PIN 1 INDEX  
PIN 1  
0.060 (1.52)  
0.020 (0.51)  
0.300  
(7.62) REF.  
HALF SHOULDER WIDTH ON  
ALL END PINS OPTIONAL  
0.145 (3.68)  
0.128 (3.25)  
SEATING  
PLANE  
0.025 (0.64)  
0.015 (0.38)  
0.150 (3.81)  
0.125 (3.18)  
0.065 (1.65)  
0.045 (1.14)  
0.110 (2.79)  
0.090 (2.29)  
0.020 (0.51)  
0.016 (0.41)  
0.325 (8.25)  
0.300 (7.62)  
0.015 (0.38)  
MAX.  
0°  
15°  
TYP. 0.010 (0.25)  
NOTE:  
1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)  
2. PACKAGE DIMENSIONS EXCLUDE MOLDING FLASH  
3926 FHD F01  
12  
X25160  
PACKAGING INFORMATION  
8-LEAD PLASTIC SMALL OUTLINE GULL WING PACKAGE TYPE S  
0.150 (3.80)  
0.158 (4.00)  
0.228 (5.80)  
0.244 (6.20)  
PIN 1 INDEX  
PIN 1  
0.014 (0.35)  
0.019 (0.49)  
0.188 (4.78)  
0.197 (5.00)  
(4X) 7°  
0.053 (1.35)  
0.069 (1.75)  
0.004 (0.19)  
0.010 (0.25)  
0.050 (1.27)  
0.010 (0.25)  
0.050" TYPICAL  
X 45°  
0.020 (0.50)  
0.050"  
TYPICAL  
0° – 8°  
0.0075 (0.19)  
0.010 (0.25)  
0.250"  
0.016 (0.410)  
0.037 (0.937)  
0.030"  
TYPICAL  
8 PLACES  
FOOTPRINT  
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)  
3926 FHD F22.1  
13  
X25160  
PACKAGING INFORMATION  
14-LEAD PLASTIC, TSSOP PACKAGE TYPE V  
.025 (.65) BSC  
.169 (4.3)  
.252 (6.4) BSC  
.177 (4.5)  
.193 (4.9)  
.200 (5.1)  
.047 (1.20)  
.0075 (.19)  
.002 (.05)  
.0118 (.30)  
.006 (.15)  
.010 (.25)  
Gage Plane  
0° – 8°  
Seating Plane  
.019 (.50)  
.029 (.75)  
Detail A (20X)  
.031 (.80)  
.041 (1.05)  
See Detail “A”  
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)  
3926 FHD F32  
14  
X25160  
ORDERING INFORMATION  
X25160  
P
T
G
-V  
VCC Limits  
Blank = 5V 10%  
2.7 = 2.7V to 5.5V  
Device  
G = RoHS Compliant Lead Free package  
Blank = Standard package. Non lead free  
Temperature Range  
Blank = Commercial = 0°C to +70°C  
I = Industrial = –40°C to +85°C  
M = Military = –55°C to +125°C  
Package  
P = 8-Lead Plastic DIP  
S = 8-Lead SOIC  
V = 14-Lead TSSOP  
Part Mark Convention  
X25160  
X G  
X
G = RoHS compliant lead-free  
Blank = 8-Lead SOIC  
P = 8-Lead Plastic DIP  
V = 14-Lead TSSOP  
Blank = 5V 10%, 0°C to +70°C  
I = 5V 10%, –40°C to +85°C  
F = 2.7V to 5.5V, 0°C to +70°C  
G = 2.7V to 5.5V, –40°C to +85°C  
LIMITED WARRANTY  
Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Xicor, Inc. makes no warranty, express,  
statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Xicor, Inc. makes no  
warranty of merchantability or fitness for any purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without  
notice.  
Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other circuits, patents, licenses are implied.  
U.S. PATENTS  
Xicor products are covered by one or more of the following U.S. Patents: 4,263,664; 4,274,012; 4,300,212; 4,314,265; 4,326,134; 4,393,481; 4,404,475; 4,450,402;  
4,486,769; 4,488,060; 4,520,461; 4,533,846; 4,599,706; 4,617,652; 4,668,932; 4,752,912; 4,829, 482; 4,874, 967; 4,883, 976. Foreign patents and additional patents  
pending.  
LIFE RELATED POLICY  
In situations where semiconductor component failure may endanger life, system designers using this product should design the system with appropriate error detection  
and correction, redundancy and back-up features to prevent such an occurence.  
Xicor's products are not authorized for use in critical components in life support devices or systems.  
1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose  
failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to  
the user.  
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support  
device or system, or to affect its safety or effectiveness.  
15  

相关型号:

X25160SIT2

EEPROM, 2KX8, Serial, CMOS, PDSO8, PLASTIC, SOIC-8
XICOR

X25160SIT3

EEPROM, 2KX8, Serial, CMOS, PDSO8, PLASTIC, SOIC-8
XICOR

X25160SIT4

EEPROM, 2KX8, Serial, CMOS, PDSO8, PLASTIC, SOIC-8
XICOR

X25160SM

SPI Serial E2PROM With Block LockTM Protection
XICOR

X25160SM

SPI Serial E2PROM With Block LockTM Protection
ICMIC

X25160SM-2.7

SPI Serial E2PROM With Block LockTM Protection
XICOR

X25160SM-2.7

SPI Serial E2PROM With Block LockTM Protection
ICMIC

X25160SM-2.7T1

EEPROM, 2KX8, Serial, CMOS, PDSO8, PLASTIC, SOIC-8
XICOR

X25160SMG

SPI Serial E2PROM With Block LockTM Protection
ICMIC

X25160SMG-2.7

SPI Serial E2PROM With Block LockTM Protection
ICMIC

X25160SMT1

EEPROM, 2KX8, Serial, CMOS, PDSO8, PLASTIC, SOIC-8
XICOR

X25160ST2

EEPROM, 2KX8, Serial, CMOS, PDSO8, PLASTIC, SOIC-8
XICOR