MK2049-34A [ICSI]

3.3 Volt Communications Clock VCXO PLL; 3.3伏的通信时钟PLL VCXO
MK2049-34A
型号: MK2049-34A
厂家: INTEGRATED CIRCUIT SOLUTION INC    INTEGRATED CIRCUIT SOLUTION INC
描述:

3.3 Volt Communications Clock VCXO PLL
3.3伏的通信时钟PLL VCXO

石英晶振 压控振荡器 通信 时钟
文件: 总8页 (文件大小:137K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
MK2049-34A  
3.3 Volt Communications Clock VCXO PLL  
Description  
Features  
The MK2049-34A is a VCXO Phased Locked Loop  
(PLL) based clock synthesizer that accepts multiple  
input frequencies. With an 8 kHz clock input as a  
reference, the MK2049-34A generates T1, E1, T3, E3,  
ISDN, xDSL, and other communications frequencies.  
This allows for the generation of clocks  
frequency-locked and phase-locked to an 8 kHz  
backplane clock, simplifying clock synchronization in  
communications systems. The MK2409-34 can also  
accept a T1 or E1 input clock and provide the same  
output for loop timing. All outputs are frequency locked  
together and to the input.  
Packaged in 20-pin SOIC  
3.3 V + 5% operation  
Fixed I/O phase relationship on all selections  
Meets the TR62411, ETS300 011, and GR-1244  
specification for MTIE, Pull-in/Hold-in Range, Phase  
Transients, and Jitter Generation for Stratum 3, 4,  
and 4E  
Accepts multiple inputs: 8 kHz backplane clock, Loop  
Timing frequencies, or 10 to 36 MHz  
Locks to 8 kHz + 100 ppm (External mode)  
Buffer Mode allows jitter attenuation of 10 to 36 MHz  
This part also has a jitter-attenuated Buffer capability.  
In this mode, the MK2049-34A is ideal for filtering jitter  
from 27 MHz video clocks or other clocks with high  
jitter.  
input and x1/x0.5 or x2/x4 outputs  
Exact internal ratios enable zero ppm error  
Output clock rates include T1, E1, T3, E3, ISDN,  
xDSL, and the OC3 submultiples  
ICS can customize these devices for many other  
different frequencies.  
See the MK2049-01, -02, and -03 for more selections  
at 5 V  
Block Diagram  
EXTERNAL PULLABLE CRYSTAL  
(external loop filter)  
INPUT REFERENCE  
CLOCK  
FREQUENCY  
MULTIPLYING  
VCXO-BASED  
PLL  
CLOCK OUTPUT  
(TYPICALLY 8KHZ)  
PLL  
(MASTER CLOCK  
GENERATOR)  
2
CLOCK OUTPUT / 2  
8 KHZ (REGENERATED)  
4
FREQUENCY SELECT  
MDS 2049-34A A  
1
Revision 032504  
Integrated Circuit Systems, Inc. z 525 Race Street, San Jose, CA 95126 z tel (408) 297-1201 z www.icst.com  
MK2049-34A  
3.3 Volt Communications Clock VCXO PLL  
Pin Assignment  
FS1  
X2  
1
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
FS0  
2
RES  
CAP2  
GND  
CAP1  
VDD  
GND  
ICLK  
FS3  
X1  
3
VDD  
FCAP  
VDD  
GND  
CLK  
CLK/2  
8k  
4
5
6
7
8
9
10  
FS2  
20-pin (300) mil SOIC  
Pin Descriptions  
Pin  
Pin  
Pin  
Pin Description  
Number  
Name  
Type  
1
2
3
4
5
6
7
8
9
FS1  
Input  
Frequency select 1. Determines CLK input/outputs per table on page 3.  
Crystal connection. Connect to a MHz crystal as shown in table on page 3.  
Crystal connection. Connect to a MHz crystal as shown in table on page 3.  
Power supply. Connect to +3.3 V.  
X2  
X1  
XO  
XI  
VDD  
FCAP  
VDD  
GND  
CLK  
CLK/2  
Power  
-
Filter capacitor. Connect a 1000 pF ceramic capacitor to ground.  
Power supply. Connect to +3.3 V.  
Power  
Power  
Connect to ground  
Output Clock output determined by status of FS3:0 per tables on page 3.  
Output Clock output determined by status of FS3:0 per tables page 3. Always 1/2 of  
CLK.  
10  
11  
12  
13  
14  
15  
16  
8k  
Output Recovered 8 kHz clock output.  
FS2  
Input  
Input  
Frequency select 2. Determines CLK input/outputs per tables on page 3.  
Frequency select 3. Determines CLK input/outputs per tables on page 3.  
Input clock connection. Connect to 8 kHz backplane or MHz clock.  
Connect to ground.  
FS3  
ICLK  
GND  
VDD  
CAP1  
Input  
Power  
Power  
Power Supply. Connect to +3.3 V.  
Loop  
Filter  
Connect the loop filter ceramic capacitors and resistor between this pin and  
CAP2.  
17  
18  
19  
GND  
CAP2  
RES  
Power  
Connect to ground.  
Loop  
-
Connect the loop filter ceramic capacitors and resistor between this pin and  
Connect a 10-200kresistor to ground. Contact ICS at telecom@icst.com for  
recommended value for your application.  
20  
FS0  
Input  
Frequency select 0. Determines CLK input/outputs per table on page 3.  
MDS 2049-34A A  
2
Revision 032504  
Integrated Circuit Systems, Inc. z 525 Race Street, San Jose, CA 95126 z tel (408) 297-1201 z www.icst.com  
MK2049-34A  
3.3 Volt Communications Clock VCXO PLL  
Output Decoding Table - External Mode (MHz)  
Crystal  
ICLK  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
FS3  
0
0
0
0
0
0
0
0
1
1
1
1
FS2  
0
0
0
0
1
1
1
1
0
0
1
1
FS1  
0
0
1
1
0
0
1
1
1
1
0
0
FS0  
0
1
0
1
0
1
0
1
0
1
0
1
CLK/2  
1.544  
2.048  
22.368  
17.184  
19.44  
16.384  
17.664  
18.688  
7.68  
CLK  
3.088  
4.096  
44.736  
34.368  
38.88  
32.768  
35.328  
37.376  
15.36  
8k  
Used (MHz)  
12.352  
12.288  
11.184  
11.456  
9.72  
N
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
8 kHz  
1544  
1536  
1398  
1432  
1215  
1024  
2208  
1168  
1920  
1344  
1280  
1215  
8.192  
17.664  
9.344  
15.36  
10.752  
10.24  
10.752  
10.24  
38.88  
21.504  
20.48  
77.76  
9.72  
Output Decoding Table - Loop Timing Mode (MHz)  
ICLK  
1.544  
2.048  
FS3  
1
FS2  
0
FS1  
0
FS0  
0
CLK/2  
1.544  
2.048  
CLK  
3.088  
4.096  
8k  
Crystal  
12.352  
12.288  
N
N/A  
N/A  
24  
18  
1
0
0
1
Output Decoding Table - Buffer Mode (MHz)  
ICLK  
19 - 36  
10 - 18  
FS3  
1
FS2  
1
FS1  
1
FS0  
0
CLK/2  
ICLK/2  
2*ICLK  
CLK  
ICLK  
8k  
Crystal  
ICLK/2  
ICLK  
N
3
3
N/A  
N/A  
1
1
1
1
4*ICLK  
0 = connect directly to ground, 1 = connect directly to VDD  
Crystal is connected to pins 2 and 3; clock input is applied to pin 13.  
Operating Modes  
The MK2049-34A has three operating modes: External, Loop Timing, and Buffer. Although each mode uses an  
input clock to generate various output clocks, there are important differences in their input and crystal  
requirements.  
External Mode  
The MK2049-34 accepts an external 8 kHz clock and will produce a number of common communication clock  
frequencies. The 8 kHz input clock does not need to have a 50% duty cycle; a “high” or “on” pulse as narrow as 10  
ns is acceptable. In the MK2049-34, the rising edges of CLK and CLK/2 are both aligned with the rising edge of the  
8 kHz ICLK; refer to Figure 1 on page 4 for more details.  
Loop Timing Mode  
This mode can be used to remove the jitter from standard high-frequency communication clocks. For T1 and E1  
inputs, the CLK/2 output will be the same as the input frequency, with CLK at twice the input frequency.  
MDS 2049-34A A  
3
Revision 032504  
Integrated Circuit Systems, Inc. z 525 Race Street, San Jose, CA 95126 z tel (408) 297-1201 z www.icst.com  
MK2049-34A  
3.3 Volt Communications Clock VCXO PLL  
Buffer Mode  
Unlike the other two modes that accept only a single specified input frequency, Buffer Mode will accept a wider  
range of input clocks. The input jitter is attenuated and the outputs on CLK and CLK/2 also provide the option of  
getting x1, x2, x4, or 1/2 of the input frequency. For example, this mode can be used to remove the jitter from a 27  
MHz clock, generating low-jitter 27 MHz and 13.5 MHz outputs.  
Input and Output Synchronization  
As shown in the tables on page 3, the MK2049-34A offers a Zero Delay feature in all selections. There is an internal  
feedback path between ICLK and the output clocks, providing a fixed phase relationship between the input and  
output, a requirement in many communication systems.  
The rising edge of ICLK will be aligned with the rising edges of CLK and CLK/2 (8 kHz is used in this illustration, but  
the same is true for the selections in the Loop Timing and Buffer Modes).  
IC LK (8 kH z)  
C LK (M H z)  
C LK /2 (M H z)  
F ig u re 1. M K 2049-34 In p u t an d O u tp u t C lo ck W avefo rm s  
Measuring Zero Delay on the MK2049  
The MK2049-34 produces low-jitter output clocks. In addition, this part has a very low bandwidth on the order of a  
few Hertz. Since most 8 kHz input clocks will have high jitter, this can make measuring the input-to-output skew  
(zero delay feature) very difficult. The MK2049 is designed to reject the input jitter; when the input and output clocks  
are both displayed on an oscilloscope, they may appear not to be locked because the scope trigger point is  
constantly changing with the input jitter. In fact, the input and output clocks probably are locked and the MK2049 will  
have zero delay to the average position of the 8 kHz input clock. In order to see this clearly, a low jitter 8 kHz input  
clock is necessary. Most lab frequency sources are NOT SUITABLE for this since they have high jitter at low  
frequencies.  
Frequency Locking to the Input  
In all modes, the output clocks are frequency-locked to the input. The outputs will remain at the specified output  
frequency as long as the combined variation of the input frequency and the crystal does not exceed 100 ppm. For  
example, if the crystal can vary ±40 ppm (initial accuracy + temperature + aging), then the input frequency can vary  
by up to 60 ppm and still have the output clock remain frequency-locked.  
MDS 2049-34A A  
4
Revision 032504  
Integrated Circuit Systems, Inc. z 525 Race Street, San Jose, CA 95126 z tel (408) 297-1201 z www.icst.com  
MK2049-34A  
3.3 Volt Communications Clock VCXO PLL  
PC Board Layout  
A proper board layout is critical to the successful use of the MK2049-34A. In particular, the CAP1 and CAP2 pins  
are very sensitive to noise and leakage (CAP2 at pin 18 is the most sensitive). Traces must be as short as possible  
and the two capacitors and resistor must be mounted next to the device as shown below. The capacitor shown  
between pins 15 and 17, and the one between pins 4 and 7 are the power supply decoupling capacitors. The high  
frequency output clocks on pins 8 and 9 should have a series termination of 33connected close to the pin.  
Additional improvements will come from keeping all components on the same side of the board, minimizing vias  
through other signal layers, and routing other signals away from the MK2049. You may also refer to application note  
MAN05 for additional suggestions on layout of the crystal selection.  
The crystal traces should include pads for small capacitors from X1 and X2 to ground. These are used to adjust the  
stray capacitance of the board to match the crystal load capacitance. The typical telecom reference frequency is  
accurate to much less than 1 ppm, so the MK2049-34A may lock and run properly even if the board capacitance is  
not adjusted with these fixed capacitors. However, ICS recommends that the adjustment capacitors be included to  
minimize the effects of variation in individual crystals, temperature, and aging. The value of these capacitors  
(typically 0 - 4 pF) is determined once for a given board layout, using the procedure found in application note  
MAN05 (http://www.icst.com/products/summary/man05.htm).  
Cutout in ground and power plane.  
Route all traces away from this area.  
cap  
Optional -  
see text  
G
1
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
resist  
G
2
resist  
cap  
3
V
G
V
4
5
6
7
resist  
8
V
= connect to VDD  
= connect to GND  
9
resist  
G
10  
Figure 2. Typical MK2049-34 Layout  
MDS 2049-34A A  
5
Revision 032504  
Integrated Circuit Systems, Inc. z 525 Race Street, San Jose, CA 95126 z tel (408) 297-1201 z www.icst.com  
MK2049-34A  
3.3 Volt Communications Clock VCXO PLL  
External Component Selection  
The MK2049-34A requires a minimum number of external components for proper operation. Decoupling capacitors  
of 0.01µF must be connected between VDD and GND pins close to the chip (especially pins 4 and 7, 15 and 17),  
and 33series terminating resistors should be used on clock outputs with traces longer than one inch (assuming  
50traces). The selection of additional external components is described in the following sections.  
Loop Filter  
Information on how to configure the external loop filter, connected between pins CAP1 and CAP2, can be found at  
http://www.icst.com/products/telecom/telecom.htm and http://www.icst.com/PDF/MK2049-3x%20Addendum.pdf.  
Crystal Operation  
The MK2049-34A operates by phase locking the input signal to a VCXO which consists of the recommended  
pullable VCXO crystals and the integrated VCXO oscillator circuit on the MK2049-34A. To achieve the best  
performance and reliability, the layout guidelines shown on the previous page should be closely followed.  
The frequency of oscillation of a quartz crystal is determined by its cut and by the load capacitors connected to it.  
The MK2049-34A has variable load capacitors on-chip which “pull” or change the frequency of the crystal. External  
stray capacitance must be kept to a minimum to ensure maximum pullability of the crystal. To achieve this, the  
layout should use short traces between the MK2049-34A and the crystal.  
For the VCXO to operate correctly, a pullable crystal must be used. For more information, including a list of  
approved crystals, please refer to application note MAN05 (http://www.icst.com/products/summary/man05.htm).  
Absolute Maximum Ratings  
Stresses above the ratings listed below can cause permanent damage to the MK2049-34A. These ratings,  
which are standard values for ICS commercially rated parts, are stress ratings only. Functional operation of  
the device at these or any other conditions above those indicated in the operational sections of the  
specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can  
affect product reliability. Electrical parameters are guaranteed only over the recommended operating  
temperature range.  
Item  
Rating  
Supply Voltage, VDD  
All Inputs and Outputs  
7 V  
-0.5 V to VDD+0.5 V  
-40 to +85°C  
-65 to +150°C  
175°C  
Ambient Operating Temperature  
Storage Temperature  
Junction Temperature  
Soldering Temperature  
250°C  
MDS 2049-34A A  
6
Revision 032504  
Integrated Circuit Systems, Inc. z 525 Race Street, San Jose, CA 95126 z tel (408) 297-1201 z www.icst.com  
MK2049-34A  
3.3 Volt Communications Clock VCXO PLL  
Recommended Operation Conditions  
Parameter  
Min.  
-40  
Typ.  
Max.  
+85  
Units  
°C  
Ambient Operating Temperature  
Power Supply Voltage (measured in respect to GND)  
+3.15  
+3.3  
+3.45  
V
DC Electrical Characteristics  
Unless stated otherwise, VDD = 3.3 V ±5%, Ambient Temperature -40 to +85°C  
Parameter  
Symbol  
Conditions  
Min.  
3.15  
2
Typ.  
Max. Units  
Operating Voltage  
VDD  
3.3  
3.45  
V
V
V
V
Input High Voltage  
Input Low Voltage  
V
IH  
V
0.8  
IL  
Output High Voltage  
(CMOS Level)  
V
I
= -4 mA  
VDD-0.4  
2.4  
OH  
OH  
Output High Voltage  
Output Low Voltage  
Operating Supply Current  
Short Circuit Current  
Input Capacitance  
V
I
I
= -8 mA  
= 8 mA  
V
V
OH  
OH  
V
0.4  
OL  
DD  
OS  
OL  
I
I
No Load, VDD=3.3 V  
Each Output  
FS3:0  
7
±50  
5
mA  
mA  
pF  
C
IN  
AC Electrical Characteristics  
Unless stated otherwise, VDD = 3.3 V ±5%, Ambient Temperature -40 to +85° C  
Parameter  
Symbol  
Conditions  
Min.  
Typ. Max. Units  
Input Frequency  
External Mode, Note 1  
ICLK  
8
kHz  
Input Clock Pulse Width  
Propagation Delay  
t
10  
ns  
ns  
ps  
ns  
ns  
%
pi  
ICLK to ICLK  
0
6
150  
2
Output-Output Skew  
Output Clock Rise Time  
Output Fall Time  
CLK to CLK/2  
0.8 to 2.0 V  
t
OR  
t
2.0 to 0.8 V  
2
OF  
Output Clock Duty Cycle, High  
Time  
at VDD/2, except 8 kHz  
40  
60  
Actual mean frequency error  
versus target  
Any clock selection  
0
0
ppm  
Note 1: For loop timing modes and buffer modes, see tables on page 3 for required input clock frequencies  
MDS 2049-34A A  
7
Revision 032504  
Integrated Circuit Systems, Inc. z 525 Race Street, San Jose, CA 95126 z tel (408) 297-1201 z www.icst.com  
MK2049-34A  
3.3 Volt Communications Clock VCXO PLL  
Package Outline and Package Dimensions (20-pin SOIC, 300 Mil. Wide Body)  
Package dimensions are kept current with JEDEC Publication No. 95  
Millimeters  
Min Max  
Inches  
Max  
20  
Symbol  
Min  
--  
A
A1  
B
C
D
E
e
--  
2.65  
--  
.104  
--  
0.10  
0.33  
0.18  
12.60  
7.40  
.0040  
.013  
.007  
.496  
.291  
0.51  
0.32  
13.00  
7.60  
.020  
.013  
.512  
.299  
E
H
INDEX  
AREA  
1.27 BASIC  
0.050 BASIC  
H
h
10.00  
0.25  
0.40  
0°  
10.65  
0.75  
1.27  
8°  
.394  
.010  
.016  
0°  
.419  
.029  
.050  
8°  
1
2
L
D
α
A
h x 45  
A1  
C
- C -  
e
SEATING  
PLANE  
B
L
.10 (.004)  
C
Ordering Information  
Part / Order Number  
Marking  
Shipping  
Package  
Temperature  
packaging  
MK2049-34SAI  
MK2049-34SAI  
MK2049-34SAI  
Tubes  
20-pin SOIC  
20-pin SOIC  
-40 to +85° C  
-40 to +85° C  
MK2049-34SAITR  
Tape and Reel  
While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems (ICS)  
assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would  
result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial  
applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary  
environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any  
circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or  
critical medical instruments.  
MDS 2049-34A A  
8
Revision 032504  
Integrated Circuit Systems, Inc. z 525 Race Street, San Jose, CA 95126 z tel (408) 297-1201 z www.icst.com  

相关型号:

MK2049-34SAI

3.3 Volt Communications Clock VCXO PLL
ICSI

MK2049-34SAI

Clock Generator, 77.76MHz, PDSO20, 0.300 INCH, SOIC-20
IDT

MK2049-34SAILFTR

Clock Generator, 77.76MHz, PDSO20, 0.300 INCH, ROHS COMPLIANT, SOIC-20
IDT

MK2049-34SAITR

3.3 Volt Communications Clock VCXO PLL
ICSI

MK2049-34SAITR

Clock Generator, 77.76MHz, PDSO20, 0.300 INCH, SOIC-20
IDT

MK2049-34SI

3.3 V Communications Clock PLL
ICSI

MK2049-34SILF

Clock Generator, 77.76MHz, PDSO20, 0.300 INCH, SOIC-20
IDT

MK2049-34SILFTR

Clock Generator, 77.76MHz, PDSO20, 0.300 INCH, SOIC-20
IDT

MK2049-34SITR

3.3 V Communications Clock PLL
ICSI

MK2049-35

3.3 V Communications Clock PLL
ICSI

MK2049-35SI

3.3 V Communications Clock PLL
ICSI

MK2049-35SITR

3.3 V Communications Clock PLL
ICSI