501A-DWF 概述
LOCO™ PLL CLOCK MULTIPLIER LOCO ™ PLL时钟乘法器
501A-DWF 数据手册
通过下载501A-DWF数据手册来全面了解它。这个PDF文档包含了所有必要的细节,如产品概述、功能特性、引脚定义、引脚排列图等信息。
PDF下载DATASHEET
LOCO™ PLL CLOCK MULTIPLIER
ICS501A
Description
Features
TM
The ICS501A LOCO is the most cost effective way to
• Packaged as 8-pin SOIC (Pb-free) or die
• IDT’s lowest cost PLL clock
generate a high quality, high frequency clock output
from a lower frequency crystal or clock input. The name
LOCO stands for Low Cost Oscillator, as it is designed
to replace crystal oscillators in most electronic
systems. Using Phase-Locked Loop (PLL) techniques,
the device uses a standard fundamental mode,
inexpensive crystal to produce output clocks up to 200
MHz.
• Zero ppm multiplication error
• Input crystal frequency of up to 27 MHz
• Input clock frequency of up to 50 MHz
• Output clock frequencies up to 200 MHz
• Extremely low jitter of 25 ps (one sigma)
• Compatible with all popular CPUs
• Duty cycle of 45/55 up to 200 MHz
• Nine selectable frequencies
Stored in the chip’s ROM is the ability to generate nine
different multiplication factors, allowing one chip to
output many common frequencies (see table on page
2).
• Operating voltage of 3.3 V
The device also has an output enable pin which
• Tri-state output for board level testing
• 25 mA drive capability at TTL levels
• Ideal for oscillator replacement
tri-states the clock output when the OE pin is taken low.
This product is intended for clock generation. It has low
output jitter (variation in the output period), but input to
output skew and jitter are not defined or guaranteed.
For applications which require defined input to output
skew, use the ICS570B.
• Optimized for output frequencies of up to 200 MHz
(166 MHz maximum for industrial temperature
version)
• Industrial temperature version available
• Advanced, low power CMOS process
Block Diagram
VDD
2
S1:0
PLL Clock
Multiplier
Circuitry
and ROM
X1/ICLK
CLK
Crystal or
Clock input
Crystal
Oscillator
X2
Optional crystal capacitors
OE
GND
IDT™ / ICS™ LOCO™ PLL CLOCK MULTIPLIER
1
ICS501A
REV F 051310
ICS501A
LOCO™ PLL CLOCK MULTIPLIER
CLOCK MULTIPLIER
Pin Assignment
Clock Output Table
S1 S0
CLK
4X input
5.333X input
5X input
10X input
2X input
12X input
6X input
3X input
8X input
Minimum Input (MHz)
0
0
0
M
1
15
12
12
6
X1/ICLK
VDD
8
7
6
5
1
2
3
4
X2
OE
S0
0
M
M
M
1
0
GND
S1
M
1
30
5
CLK
0
10
20
10
8 Pin (150 mil) SOIC
1
M
1
1
0 = connect directly to ground
1 = connect directly to VDD
M = leave unconnected (floating)
Pin Descriptions
Pin
Pin
Pin
Type
Pin Description
Number Name
1
2
3
4
5
6
7
XI/ICLK
VDD
GND
S1
Input
Power
Crystal connection or clock input.
Connect to +3.3 V.
Connect to ground.
Power
Tri-level Input
Output
Select 1 for output clock. Connect to GND or VDD or float.
Clock output per table above.
CLK
S0
Tri-level Input
Input
Select 0 for output clock. Connect to GND or VDD or float.
OE
Output enable. Tri-states CLK output when low. Internal pull-up
resistor.
8
X2
Output
Crystal connection. Leave unconnected for clock input.
IDT™ / ICS™ LOCO™ PLL CLOCK MULTIPLIER
2
ICS501A
REV F 051310
ICS501A
LOCO™ PLL CLOCK MULTIPLIER
CLOCK MULTIPLIER
parallel resonant, fundamental mode crystal should be
used. The device crystal connections should include
pads for small capacitors from X1 to ground and from
X2 to ground. These capacitors are used to adjust the
stray capacitance of the board to match the nominally
required crystal load capacitance. Because load
capacitance can only be increased in this trimming
process, it is important to keep stray capacitance to a
minimum by using very short PCB traces (and no vias)
between the crystal and device. Crystal capacitors, if
needed, must be connected from each of the pins X1
and X2 to ground.
External Components
Decoupling Capacitor
As with any high-performance mixed-signal IC, the
ICS501A must be isolated from system power supply
noise to perform optimally.
A decoupling capacitor of 0.01µF must be connected
between VDD and the GND. It must be connected close
to the ICS501A to minimize lead inductance. No
external power supply filtering is required for the
ICS501A.
The value (in pF) of these crystal caps should equal (C
L
Series Termination Resistor
A 33Ωterminating resistor can be used next to the CLK
pin for trace lengths over one inch.
-12 pF)*2. In this equation, C = crystal load capacitance
L
in pF. Example: For a crystal with a 16 pF load
capacitance, each crystal capacitor would be 8 pF
[(16-12) x 2 = 8].
Crystal Load Capacitors
The total on-chip capacitance is approximately 12 pF. A
Absolute Maximum Ratings
Stresses above the ratings listed below can cause permanent damage to the ICS501A. These ratings,
which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of
the device at these or any other conditions above those indicated in the operational sections of the
specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can
affect product reliability. Electrical parameters are guaranteed only over the recommended operating
temperature range.
Item
Rating
Supply Voltage, VDD
All Inputs and Outputs
7 V
-0.5 V to VDD+0.5 V
-40 to +85° C
-65 to +150° C
260°C
Ambient Operating Temperature
Storage Temperature
Soldering Temperature
Recommended Operation Conditions
Parameter
Min.
Typ.
Max.
+70
Units
° C
Ambient Operating Temperature
Power Supply Voltage (measured in respect to GND)
0
+3.0
+3.6
V
IDT™ / ICS™ LOCO™ PLL CLOCK MULTIPLIER
3
ICS501A
REV F 051310
ICS501A
LOCO™ PLL CLOCK MULTIPLIER
CLOCK MULTIPLIER
DC Electrical Characteristics
VDD=3.3 V 10ꢀ , Ambient temperature 0 to +70°C, unless stated otherwise
Parameter
Symbol Conditions
Min.
3.0
Typ.
Max.
Units
Operating Voltage
VDD
3.6
V
V
Input High Voltage, ICLK only
Input Low Voltage, ICLK only
Input High Voltage
V
ICLK (pin 1)
ICLK (pin 1)
OE (pin 7)
OE (pin 7)
S0, S1
(VDD/2)+1
IH
V
(VDD/2)-1
0.8
V
IL
V
2.0
VDD-0.5
2.4
V
IH
Input Low Voltage
V
V
IL
Input High Voltage
V
V
IH
Input Low Voltage
V
S0, S1
0.5
V
IL
Output High Voltage
V
I
I
= -12 mA
= 12 mA
V
OH
OH
OL
Output Low Voltage
V
0.4
V
OL
IDD Operating Supply Current, 20
Short Circuit Current
No load, 100M
CLK output
Pin 7
20
+70
270
4
mA
mA
kΩ
pF
Ω
On-Chip Pull-up Resistor
Input Capacitance, S1, S0, and OE
Nominal Output Impedance
Pins 4, 6, 7
20
AC Electrical Characteristics
VDD = 3.3 V 10ꢀ, Ambient Temperature 0 to +70° C, unless stated otherwise
Parameter
Symbol
Conditions
Min.
Typ.
Max. Units
Input Frequency, crystal input
Input Frequency, clock input
Output Frequency, VDD = 3.0 to 3.6 V
F
F
see page 2
27
50
MHz
MHz
MHz
MHz
ns
IN
see page 2
IN
F
0° C to +70°C
200
166
OUT
-40° C to +85° C
0.8 to 2.0 V, Note 1
2.0 to 8.0 V, Note 1
Output Clock Rise Time
Output Clock Fall Time
Output Clock Duty Cycle
t
1
1
OR
t
ns
OF
OD
t
1.5 V, up to 160
MHz
45
49-51
55
%
PLL Bandwidth
120
kHz
ns
Output Enable Time, OE high to
output on
50
50
Output Disable Time, OE low to
tri-state
ns
Deviation from mean
Absolute Clock Period Jitter
One Sigma Clock Period Jitter
Note 1: Measured with 15 pF load.
t
t
+70
25
ps
ps
ja
js
IDT™ / ICS™ LOCO™ PLL CLOCK MULTIPLIER
4
ICS501A
REV F 051310
ICS501A
LOCO™ PLL CLOCK MULTIPLIER
CLOCK MULTIPLIER
Package Outline and Package Dimensions (8-pin SOIC, 150 Mil. Narrow Body)
Package dimensions are kept current with JEDEC Publication No. 95
Millimeters
Inches
8
Symbol
Min
Max
1.75
0.25
0.51
0.25
5.00
4.00
Min
Max
A
A1
B
C
D
E
e
1.35
0.10
0.33
0.19
4.80
3.80
.0532
.0040
.013
.0688
.0098
.020
E
H
INDEX
AREA
.0075
.1890
.1497
.0098
.1968
.1574
1.27 BASIC
0.050 BASIC
1
2
H
h
5.80
6.20
0.50
1.27
8°
.2284
.010
.016
0°
.2440
.020
.050
8°
0.25
0.40
0°
D
L
α
A
h x 45
A1
C
- C -
e
SEATING
PLANE
B
L
.10 (.004)
C
Ordering Information
Part / Order Number
501AMLF
Marking
Shipping Packaging
Tubes
Package
8-pin SOIC
8-pin SOIC
8-pin SOIC
8-pin SOIC
Temperature
0 to +70° C
0 to +70° C
-40 to +85° C
-40 to +85° C
0 to +70° C
0 to +70° C
501AMLF
501AMLF
501AIML
501AIML
-
501AMLFT
501AMILF
Tape and Reel
Tubes
501AMILFT
501A-DWF
501A-DPK
Tape and Reel
Die on uncut, probed wafers
Tested die in waffle pack
-
While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT)
assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result
from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial
applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary
environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any
circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or
critical medical instruments.
IDT™ / ICS™ LOCO™ PLL CLOCK MULTIPLIER
5
ICS501A
REV F 051310
ICS501A
LOCO™ PLL CLOCK MULTIPLIER
CLOCK MULTIPLIER
Innovate with IDT and accelerate your future networks. Contact:
www.IDT.com
For Sales
800-345-7015
For Tech Support
www.idt.com/go/clockhelp
408-284-8200
Fax: 408-284-2775
Corporate Headquarters
Integrated Device Technology, Inc.
www.idt.com
© 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device
Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered
trademarks used to identify products or services of their respective owners.
Printed in USA
501A-DWF 相关器件
型号 | 制造商 | 描述 | 价格 | 文档 |
501AAE100M000CAF | SILICON | LVCMOS Output Clock Oscillator, 100MHz Nom, DFN-4 | 获取价格 | |
501ABC100M000BAFR | SILICON | LVCMOS Output Clock Oscillator, 100MHz Nom, DFN-4 | 获取价格 | |
501ABD100M000DAFR | SILICON | LVCMOS Output Clock Oscillator, 100MHz Nom, DFN-4 | 获取价格 | |
501ABG100M000DAGR | SILICON | LVCMOS Output Clock Oscillator, 100MHz Nom, DFN-4 | 获取价格 | |
501ABH100M000DAF | SILICON | LVCMOS Output Clock Oscillator, 100MHz Nom, DFN-4 | 获取价格 | |
501ABH100M000DAFR | SILICON | LVCMOS Output Clock Oscillator, 100MHz Nom, DFN-4 | 获取价格 | |
501ABJM032000BAF | SILICON | LVCMOS Output Clock Oscillator, 0.032MHz Nom, DFN-4 | 获取价格 | |
501ABJM032000BAGR | SILICON | LVCMOS Output Clock Oscillator, 0.032MHz Nom, DFN-4 | 获取价格 | |
501ABJM032000DAF | SILICON | LVCMOS Output Clock Oscillator, 0.032MHz Nom, DFN-4 | 获取价格 | |
501ABKM032000BAFR | SILICON | LVCMOS Output Clock Oscillator, 0.032MHz Nom, DFN-4 | 获取价格 |
501A-DWF 相关文章
- 2024-09-20
- 6
- 2024-09-20
- 9
- 2024-09-20
- 8
- 2024-09-20
- 6