IDT7133SA70G 概述
HIGH-SPEED 2K x 16 CMOS DUAL-PORT STATIC RAMS HIGH -SPEED 2K ×16的CMOS双口静态RAM 存储芯片 SRAM
IDT7133SA70G 规格参数
是否无铅: | 含铅 | 是否Rohs认证: | 不符合 |
生命周期: | Active | 零件包装代码: | PGA |
包装说明: | PGA, PGA68,11X11 | 针数: | 68 |
Reach Compliance Code: | not_compliant | ECCN代码: | EAR99 |
HTS代码: | 8542.32.00.41 | 风险等级: | 5.07 |
Is Samacsys: | N | 最长访问时间: | 70 ns |
其他特性: | AUTOMATIC POWER-DOWN | I/O 类型: | COMMON |
JESD-30 代码: | S-CPGA-P68 | JESD-609代码: | e0 |
长度: | 29.464 mm | 内存密度: | 32768 bit |
内存集成电路类型: | DUAL-PORT SRAM | 内存宽度: | 16 |
功能数量: | 1 | 端口数量: | 2 |
端子数量: | 68 | 字数: | 2048 words |
字数代码: | 2000 | 工作模式: | ASYNCHRONOUS |
最高工作温度: | 70 °C | 最低工作温度: | |
组织: | 2KX16 | 输出特性: | 3-STATE |
可输出: | YES | 封装主体材料: | CERAMIC, METAL-SEALED COFIRED |
封装代码: | PGA | 封装等效代码: | PGA68,11X11 |
封装形状: | SQUARE | 封装形式: | GRID ARRAY |
并行/串行: | PARALLEL | 峰值回流温度(摄氏度): | 225 |
电源: | 5 V | 认证状态: | Not Qualified |
座面最大高度: | 3.683 mm | 最大待机电流: | 0.0015 A |
最小待机电流: | 2 V | 子类别: | SRAMs |
最大压摆率: | 0.28 mA | 最大供电电压 (Vsup): | 5.5 V |
最小供电电压 (Vsup): | 4.5 V | 标称供电电压 (Vsup): | 5 V |
表面贴装: | NO | 技术: | CMOS |
温度等级: | COMMERCIAL | 端子面层: | Tin/Lead (Sn/Pb) |
端子形式: | PIN/PEG | 端子节距: | 2.54 mm |
端子位置: | PERPENDICULAR | 处于峰值回流温度下的最长时间: | 20 |
宽度: | 29.464 mm | Base Number Matches: | 1 |
IDT7133SA70G 数据手册
通过下载IDT7133SA70G数据手册来全面了解它。这个PDF文档包含了所有必要的细节,如产品概述、功能特性、引脚定义、引脚排列图等信息。
PDF下载IDT7133SA/LA
IDT7143SA/LA
HIGH SPEED
2K X 16 DUAL-PORT
SRAM
Features
◆
◆
High-speed access
BUSY output flag on IDT7133; BUSY input on IDT7143
Fully asynchronous operation from either port
◆
◆
◆
◆
–
–
–
Military:25/35/45/55/70/90ns(max.)
Industrial:25/35/55ns(max.)
Commercial:20/25/35/45/55/70/90ns(max.)
Battery backup operation–2V data retention
TTL-compatible; single 5V (±10%) power supply
Available in 68-pin ceramic PGA, Flatpack, PLCC and 100-
pin TQFP
Military product compliant to MIL-PRF-38535 QML
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
◆
Low-power operation
–
IDT7133/43SA
◆
◆
Active:1150mW(typ.)
Standby: 5mW (typ.)
IDT7133/43LA
–
Active:1050mW(typ.)
Standby: 1mW (typ.)
Versatile control for write: separate write control for lower
and upper byte of each port
MASTER IDT7133 easily expands data bus width to 32 bits
or more using SLAVE IDT7143
On-chip port arbitration logic (IDT7133 only)
Description
◆
◆
◆
The IDT7133/7143 are high-speed 2K x 16 Dual-Port Static RAMs.
The IDT7133is designedtobe usedas a stand-alone 16-bitDual-Port
RAM or as a “MASTER” Dual-Port RAM together with the IDT7143
“SLAVE” Dual-Port in 32-bit-or-more word width systems. Using the
IDT MASTER/SLAVE Dual-Port RAM approach in 32-bit-or-wider
Functional Block Diagram
R/WRUB
CER
R/WLUB
CEL
R/WLLB
OEL
R/WRLB
OER
I/O8R - I/O15R
I/O0R - I/O7R
I/O8L - I/O15L
I/O0L - I/O7L
I/O
CONTROL
I/O
CONTROL
(1)
(1)
BUSYR
BUSYL
A10R
A10L
MEMORY
ARRAY
ADDRESS
DECODER
ADDRESS
DECODER
A0L
A0R
11
11
ARBITRATION
LOGIC
CER
CEL
(IDT7133 ONLY)
2746 drw 01
NOTE:
1. IDT7133 (MASTER): BUSY is open drain output and requires pull-up resistor.
IDT7143 (SLAVE): BUSY is input.
JUNE 2000
1
DSC 2746/11
©2000IntegratedDeviceTechnology,Inc.
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
memorysystemapplications results infull-speed, error-free operation versions offer battery backup data retention capability, with each port
without the need for additional discrete logic.
typically consuming 200µW for a 2V battery.
Both devices provide two independent ports with separate control,
The IDT7133/7143 devices have identical pinouts. Each is packed
address, and I/O pins that permit independent, asynchronous access in a 68-pin ceramic PGA, 68-pin flatpack, 68-pin PLCC and 100-pin
for reads or writes to any location in memory. An automatic power TQFP. Military grade product is manufactured in compliance with the
down feature, controlled by CE, permits the on-chip circuitry of each latest revision of MIL-PRF-38535 QML, making it ideally suited to
port to enter a very low standby power mode.
military temperature applications demanding the highest level of
FabricatedusingIDT’s CMOShigh-performance technology, these performance and reliability.
devices typically operate on only 1,150mW of power. Low-power (LA)
Pin Configurations(1,2,3)
INDEX
9
8
7
6
5
4
3
2
68 67 66 65 64 63 62 61
60
I/O9L
I/O10L
I/O11L
I/O12L
I/O13L
I/O14L
I/O15L
A6L
A5L
A4L
A3L
A2L
A1L
A0L
BUSYL
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
1
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
IDT7133/43
(4)
J68-1 / F68-1
(1)
VCC
(2)
GND
L
CE
68-Pin PLCC/Flatpack
I/O0R
I/O1R
I/O2R
I/O3R
I/O4R
I/O5R
I/O6R
I/O7R
(5)
R
CE
Top View
R
BUSY
A0R
A1R
A2R
A3R
A4R
A5R
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
2746 drw 02
Index
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76
N/C
N/C
N/C
1
N/C
N/C
N/C
N/C
A5L
A4L
A3L
A2L
A1L
A0L
N/C
BUSYL
GND
N/C
BUSYR
N/C
A0R
75
2
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
3
N/C
4
I/O10L
I/O11L
I/O12L
I/O13L
GND
I/O14L
I/O15L
VCC
GND
I/O0R
I/O1R
I/O2R
VCC
5
6
7
8
9
IDT7133/43PF
PN100-1
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
(4)
100-Pin TQFP
(5)
Top View
3R
I/O
A
1R
NOTES:
A2R
A3R
A4R
N/C
N/C
N/C
N/C
I/O4R
I/O5R
I/O6R
N/C
N/C
N/C
1. Both VCC pins must be connected to the power supply to ensure reliable
operation.
2. Both GND pins must be connected to the ground supply to ensure reliable
operation.
3. J68-Package body is approximately 0.95 in x 0.95 in x 0.17 in.
F68-Package body is approximately 1.18 in x 1.18 in x 0.16 in.
PN100-Package body is approximately 14mm x 14mm x 1.4mm.
4. This package code is used to reference the package diagram.
5. This text does not indicate orientation of the actual part-marking.
N/C
,
26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
2746 drw 03
6.42
2
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
Pin Configurations(1,2,3) (con't.)
51
A6L
50
A5L
48
A3L
46
A1L
44
42
40
A0R
38
A2R
36
A4R
11
10
09
08
07
06
05
04
03
02
01
BUSYL CER
53
55
52
54
56
49
47
45
43
41
39
37
A3R
35
34
A6R
CEL BUSYR
A7L
A9L
A2L
A0L
A1R
A5R
A8L
A4L
32
33
A7R
31
A9R
29
A10L
A8R
30
A10R
28
57
OEL
R/WLLB
59
58
(1)
VCC
R/WLUB
OER
R/WRLB
IDT7133/43G
GU68-1(4)
61
60
26
27
GND(2)
I/O1L
I/O0L
R/WRUB
68-Pin PGA
Top View(5)
63
62
24
25
I/O3L
I/O2L
I/O15R
I/O14R
65
64
22
23
I/O5L
I/O4L
I/O12R
I/O13R
67
66
20
21
I/O7L
I/O6L
I/O11R
I/O10R
68
1
3
5
7
9
11
I/O1R
13
I/O3R
14
15
I/O5R
16
18
19
)
I/O8L
I/O9L
I/O11L
I/O13L
I/O15L GND(2
I/O8R
I/O9R
2
4
6
8
10
12
I/O2R
17
(1)
VCC
I/O10L
I/O12L
I/O14L
I/O0R
I/O4R
I/O6R
I/O7R
Pin 1
Designator
A
B
C
D
E
F
G
H
J
K
L
2746 drw 04
NOTES:
1. Both VCC pins must be connected to the power supply to ensure reliable operation.
2. Both GND pins must be connected to the ground supply to ensure reliable operation.
3. Package body is approximately 1.18 in x 1.18 in x 0.16 in.
4. This package code is used to reference the package diagram.
5. This text does not indicate orientation of the actual part-marking.
Pin Names
Left Port
Right Port
CER
WRUB
Names
Chip Enable
CEL
WLUB
R/
R/
WRLB
Upper Byte Read/Write Enable
Lower Byte Read/Write Enable
Output Enable
WLLB
R/
R/
OEL
OER
0L
A
10L
- A
0R
A
10R
- A
Address
0L
15L
0R
15R
I/O - I/O
I/O - I/O
Data Input/Output
Busy Flag
BUSYL
BUSYR
CC
V
Power
GND
Ground
2746 tbl 01
3
6.42
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
Absolute Maximum Ratings(1)
Maximum Operating
Temperature and Supply Voltage(1,2)
Symbol
Rating
Commercial
& Industrial
Military
Unit
Grade
Ambient
Temperature
GND
Vcc
(2)
VTERM
Terminal Voltage
with Respect
to GND
-0.5 to +7.0
-0.5 to +7.0
V
Military
-55OC to +125OC
0OC to +70OC
0V
0V
0V
5.0V+ 10%
5.0V+ 10%
5.0V+ 10%
Temperature
Under Bias
-55 to +125
-65 to +150
2.0
-65 to +135
-65 to +150
2.0
oC
oC
W
Commercial
Industrial
TBIAS
TSTG
-40OC to +85OC
Storage
Temperature
2746 tbl 04
NOTES:
1. This is the parameter TA. This is the "instant on" case temperature.
(3)
PT
Power
Dissipation
DC Output
Current
50
50
mA
IOUT
2746 tbl 02
NOTES:
Recommended DC Operating
Conditions
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may
cause permanent damage to the device. This is a stress rating only and functional
operation of the device at these or any other conditions above those indicated in
the operational sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect reliability.
Symbol
Parameter
Min.
Typ. Max. Unit
VCC
Supply Voltage
4.5
5.0
5.5
0
V
V
V
2. VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns
maximum, and is limited to < 20mA for the period of VTERM > Vcc + 10%.
GND Ground
0
0
____
VIH
VIL
Input High Voltage
Input Low Voltage
2.2
6.0(2)
0.8
-0.5(1)
V
____
2746 tbl 05
NOTES:
Capacitance (TA = +25°C, f = 1.0mhz)
1. VIL (min.) = -1.5V for pulse width less than 10ns.
2. VTERM must not exceed Vcc + 10%.
Symbol
Parameter(1)
Input Capacitance
Output Capacitance
Conditions(2)
Max. Unit
CIN
VIN = 3dV
11
11
pF
COUT
VOUT = 3dV
pF
2746 tbl 03
NOTES:
1. This parameter is determined by device characterization but is not production
tested.
2. 3dVreferences the interpolatedcapacitance whenthe inputandoutputswitchfrom
0V to 3V or from 3V to 0V.
DC Electrical Characteristics Over the Operating
Temperature and Supply Voltage Range (Either port, VCC = 5.0V ± 10%)
7133SA
7143SA
7133LA
7143LA
Symbol
|ILI|
Parameter
Test Conditions
Min.
Max.
Min.
Max.
Unit
µA
µA
V
(1)
___
___
Input Leakage Current
VCC = 5.5V, VIN = 0V to VCC
10
10
5
___
___
___
___
___
___
|ILO|
Output Leakage Current
IH OUT
CC
5
CE = V , V = 0V to V
VOL
Output Low Voltage (I/O0-I/O15)
IOL = 4mA
0.4
0.5
0.4
0.5
Open Drain Output Low Voltage
IOL = 16mA
V
VOL
(BUSY)
___
___
VOH
Output High Voltage
IOH = -4mA
2.4
2.4
V
2746 tbl 06
NOTE:
1. At Vcc < 2.0V, input leakages are undefined.
6.42
4
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
DC Electrical Characteristics Operating
Temperature and Supply Voltage Range(2) (VCC = 5.0V ± 10%)
7133X20
7143X20
Com'l Only
7133X25
7143X25
Com'l, Ind
& Military
7133X35
7143X35
Com'l, Ind
& Military
Symbol
Parameter
Test Condition
Version
COM'L
Typ.(1) Max.
Typ.(1) Max.
Typ.(1) Max.
Unit
CC
I
Dynamic Operating
Current
(Both Ports Active)
S
L
250
230
310
280
250
230
300
270
240
210
295
250
mA
IL
CE = V , Outputs Disabled
(3)
MAX
f = f
____
____
____
____
MIL &
IND
S
L
250
230
330
300
240
220
325
295
SB1
I
Standby Current
(Both Ports - TTL
Level Inputs)
COM'L
S
L
25
25
80
70
25
25
80
70
25
25
70
60
mA
mA
mA
mA
L
R
IH
CE and CE = V
(3)
MAX
f = f
____
____
____
____
MIL &
IND
S
L
25
25
90
80
25
25
75
65
(4)
IH
SB2
I
Standby Current
(One Port - TTL
Level Inputs)
COM'L
S
L
140
120
200
180
140
100
200
170
120
100
180
160
"A"
IL
"B"
CE = V and CE = V
(3)
MAX
f=f
Active Port Outputs Disabled
____
____
____
____
MIL &
IND
S
L
140
100
230
190
120
100
200
180
SB3
I
L
and
Full Standby Current
Both Ports
CE
COM'L
S
L
1.0
0.2
15
5
1.0
0.2
15
4
1.0
0.2
15
4
R CC
CE > V - 0.2V
(Both Ports
-
IN
IN
CC
CMOS Level Inputs)
V
V
> V - 0.2V or
< 0.2V, f = 0
(4)
____
____
____
____
MIL &
IND
S
L
1.0
0.2
30
10
1.0
0.2
30
10
SB4
I
Full Standby Current
(One Port -
CMOS Level Inputs)
COM'L
S
L
140
120
190
170
140
120
190
170
120
100
170
150
"A"
CE < 0.2V and
(5)
"B"
CC
CE > V - 0.2V
IN
CC
IN
V
> V - 0.2V or V < 0.2V
____
____
____
____
MIL &
IND
S
L
140
120
220
200
120
100
190
170
Active Port Outputs Disabled
(3)
MAX
f = f
2746 tbl 07a
7133X45
7133X55
7133X70/90
7143X45
Com'l &
Military
7143X55
Com'l, Ind
& Military
7143X70/90
Com'l &
Military
Symbol
Parameter
Test Condition
Version
Typ.(1) Max.
Typ.(1) Max.
Typ.(1) Max.
Unit
CC
I
Dynamic Operating
Current
(Both Ports Active)
COM'L
S
L
230
210
290
250
230
210
285
250
230
210
280
250
mA
IL
CE = V , Outputs Disabled
(3)
MAX
f = f
MIL &
IND
S
L
230
210
320
290
230
210
315
285
230
210
310
280
SB1
I
Standby Current
(Both Ports - TTL
Level Inputs)
COM'L
S
L
25
25
75
65
25
25
70
60
25
25
70
60
mA
mA
mA
mA
L
R
IH
CE and CE = V
(3)
MAX
f = f
MIL &
IND
S
L
25
25
80
70
25
25
80
70
25
25
75
65
(4)
IH
SB2
I
Standby Current
(One Port - TTL
Level Inputs)
COM'L
S
L
120
100
190
170
120
100
180
160
120
100
180
160
"A"
IL
"B"
CE = V and CE = V
(3)
MAX
f=f
Active Port Outputs Disabled
MIL &
IND
S
L
120
100
210
190
120
100
210
190
120
100
200
180
SB3
I
L
Full Standby Current
(Both Ports -
CMOS Level Inputs)
Both Ports CE and
COM'L
S
L
1.0
0.2
15
4
1.0
0.2
15
4
1.0
0.2
15
4
R
CC
CE > V - 0.2V
IN
IN
CC
V
V
> V - 0.2V or
< 0.2V, f = 0
(4)
MIL &
IND
S
L
1.0
0.2
30
10
1.0
0.2
30
10
1.0
0.2
30
10
SB4
I
Full Standby Current
(One Port -
CMOS Level Inputs)
COM'L
S
L
120
100
180
160
120
100
170
150
120
100
170
150
"A"
CE < 0.2V and
(5)
"B"
CC
CE > V - 0.2V
IN
CC
IN
V
> V - 0.2V or V < 0.2V
MIL &
IND
S
L
120
100
200
180
120
100
200
180
120
100
190
170
Active Port Outputs Disabled
f = f
(3)
MAX
2746 tbl 07b
NOTES:
1. VCC = 5V, TA = +25°C for Typ., and are not production tested. ICCDC = 180mA (typ.)
2. 'X' in part number indicates power rating (SA or LA)
3. At f = fMAX, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/ tRC, and using “AC Test Conditions" of input levels of
GND to 3V.
4. f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby.
5. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
5
6.42
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
Data Retention Characteristics
(LA Version Only) VLC = 0.2V, VHC = VCC - 0.2V
7133LA/7143LA
Symbol
VDR
ICCDR
Parameter
VCC for Data Retention
Test Condition
Min.
2.0
___
Typ.(1)
Max.
Unit
V
___
___
VCC = 2V
Data Retention Current
µA
CE > VHC
MIL. & IND.
COM'L.
100
4000
___
VIN > VHC or < VLC
100
1500
(3)
___
___
tCDR
Chip Deselect to Data Retention Time
Operation Recovery Time
0
V
(3)
(2)
___
___
tR
tRC
V
2746 tbl 08
NOTES:
1. Vcc = 2V, TA = +25°C, and are not production tested.
2. tRC = Read Cycle Time
3. This parameter is guaranteed by device characterization but is not production tested.
Data Retention Waveform
DATA RETENTION MODE
VCC
4.5V
VDR > 2V
VDR
4.5V
VIH
tCDR
tR
CE
VIH
2746 drw 05
AC Test Conditions
Input Pulse Levels
5V
1250
GND to 3.0V
Ω
Input Rise/Fall Times
5ns Max.
1.5V
Input Timing Reference Levels
Output Reference Levels
Output Load
DATAOUT
1.5V
775
Ω
30pF
Figures 1, 2 and 3
2746 tbl 09
Figure 1. AC Output Test Load
5V
5V
1250
270
Ω
Ω
BUSY
DATAOUT
775
Ω
30pF
5pF*
2746 drw 06
Figure 2. Output Load
(for tLZ, tHZ, tWZ, tOW)
*Including scope and jig
Figure 3. BUSY Output Load
(IDT7133 only)
6.42
6
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
AC Electrical Characteristics Over the
OperatingTemperatureandSupplyVoltage(3)
7133X20
7143X20
Com'l Only
7133X25
7143X25
Com'l, Ind
& Military
7133X35
7143X35
Com'l, Ind
& Military
Symbol
Parameter
Min.
Max.
Min.
Max.
Min.
Max.
Unit
READ CYCLE
____
____
____
tRC
tAA
tACE
tAOE
tOH
tLZ
Read Cycle Time
20
25
35
ns
ns
ns
ns
ns
ns
ns
ns
____
____
____
Address Access Time
20
20
25
25
35
35
____
____
____
____
____
____
Chip Enable Access Time
Output Enable Access Time
Output Hold from Address Change
Output Low-Z Time(1,2)
12
15
20
____
____
____
0
0
0
____
____
____
0
0
0
Output High-Z Time(1,2)
12
15
20
____
____
____
tHZ
tPU
tPD
Chip Enable to Power Up Time(2)
Chip Disable to Power Down Time (2)
0
0
0
____
____
____
____
____
____
20
50
50
ns
2746 tbl 10a
7133X45
7133X55
7143X55
Com'l, Ind
& Military
7133X70/90
7143X45
Com'l &
Military
7143X70/90
Com'l &
Military
Symbol
Parameter
Min.
Max.
Min.
Max.
Min.
Max.
Unit
READ CYCLE
____
____
____
tRC
tAA
tACE
tAOE
tOH
tLZ
Read Cycle Time
45
55
70/90
ns
ns
ns
ns
ns
ns
ns
ns
____
____
____
Address Access Time
45
45
55
55
70/90
70/90
____
____
____
____
____
____
Chip Enable Access Time
Output Enable Access Time
Output Hold from Address Change
Output Low-Z Time(1,2)
25
30
40/40
____
____
____
0
0
0/0
____
____
____
0
5
5/5
Output High-Z Time(1,2)
20
20
25/25
____
____
____
tHZ
tPU
tPD
Chip Enable to Power Up Time(2)
Chip Disable to Power Down Time (2)
0
0
0/0
____
____
____
____
____
____
50
50
50/50
ns
2746 tbl 10b
NOTES:
1. Transition is measured 0mV fromLow or High-impedance voltage with load (Figure 2).
2. This parameter is guaranteed by device characterization, but is not production tested.
3. 'X' in part number indicates power rating (SA or LA).
7
6.42
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
TIMING WAVEFORM OF READ CYCLE NO. 1, EITHER SIDE(5)
tRC
ADDRESS
tAA
tOH
tOH
DATA VALID
DATAOUT
PREVIOUS DATA VALID
BUSYOUT
(3,4)
2746 drw 07
tBDD
TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE(5)
(4)
tACE
CE
(4)
(2)
tAOE
tHZ
OE
(1)
(2)
tLZ
tHZ
DATAOUT
VALID DATA
tPD
(1)
tLZ
tPU
ICC
CURRENT
50%
50%
ISB
2746 drw 08
NOTES:
1. Timing depends on which signal is asserted last, OE or CE.
2. Timing depends on which signal is deasserted first, OE or CE.
3. tBDD delay is required only in a case where the opposite port is completing a write operation to the same address location. For simultaneous read operations, BUSY has no
relationship to valid output data.
4. Start of valid data depends on which timing becomes effective last, tAOE, tACE, tAA, or tBDD.
5. R/W = VIH, and the address is valid prior to or coincidental with CE transition LOW.
6.42
8
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
AC Electrical Characteristics Over the
OperatingTemperatureandSupplyVoltage(5)
7133X20
7143X20
Com'l Only
7133X25
7143X25
Com'l, Ind
& Military
7133X35
7143X35
Com'l, Ind
& Military
Symbol
Parameter
Min.
Max.
Min.
Max.
Min.
Max.
Unit
WRITE CYCLE
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
tWC
tEW
tAW
tAS
Write Cycle Time(3)
20
15
15
0
25
20
20
0
35
25
25
0
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Chip Enable to End-of-Write
Address Valid to End-of-Write
Address Set-up Time
Write Pulse Width
WP
t
15
0
20
0
25
0
tWR
tDW
tHZ
Write Recovery Time
Data Valid to End-of-Write
Output High-Z Time(1,2)
Data Hold Time(4)
15
15
20
____
____
____
12
15
20
____
____
____
tDH
tWZ
tOW
0
0
0
(1,2)
____
____
____
Write Enable to Output in High-Z
Output Active from End-of-Write(1, 2,4)
12
15
20
____
____
____
0
0
0
ns
2746 tbl 11a
7133X45
7133X55
7133X70/90
7143X45
Com'l &
Military
7143X55
Com'l, Ind
& Military
7143X70/90
Com'l &
Military
Symbol
Parameter
Min.
Max.
Min.
Max.
Min.
Max.
Unit
WRITE CYCLE
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
tWC
tEW
tAW
tAS
Write Cycle Time(3)
45
30
30
0
55
40
40
0
70/90
50/50
50/50
0/0
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Chip Enable to End-of-Write
Address Valid to End-of-Write
Address Set-up Time
Write Pulse Width
WP
t
30
0
40
0
50/50
0/0
tWR
tDW
tHZ
Write Recovery Time
Data Valid to End-of-Write
Output High-Z Time(1,2)
Data Hold Time(4)
20
25
30/30
____
____
____
20
20
25/25
____
____
____
tDH
tWZ
tOW
5
5
5/5
(1,2)
____
____
____
Write Enable to Output in High-Z
20
20
25/25
Output Active from End-of-Write(1, 2,4)
5
5
5/5
ns
____
____
____
2746 tbl 11b
NOTES:
1. Transition is measured 0mV from Low or High-impedance voltage from the Output Test Load (Figure 2).
2. This parameter is guaranteed by device characterization but not production tested.
3. For MASTER/SLAVE combination, tWC = tBAA + tWR + tWP, since R/W = VIL must occur after tBAA.
4. The specification for tDH must be met by the device supplying write data to the RAM under all operation conditions. Although tDH and tOW values will very over voltage and
temperature, the actual tDH will always be smaller than the actual tOW.
5. 'X' in part number indicates power rating (SA or LA).
9
6.42
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
AC Electrical Characteristics Over the
OperatingTemperatureandSupplyVoltage(6)
7133X20
7143X20
Com'l Only
7133X25
7143X25
Com'l, Ind
& Military
7133X35
7143X35
Com'l, Ind
& Military
Symbol
Parameter
Min.
Max.
Min.
Max.
Min.
Max.
Unit
BUSY TIMING (For MASTER 71V33)
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
tBAA
tBDA
tBAC
tBDC
20
20
20
17
40
30
20
20
20
20
50
35
30
30
25
25
60
45
ns
ns
ns
ns
ns
ns
ns
ns
ns
BUSY Access Time from Address
BUSY
Disable Time from Address
BUSY Access Time from Chip Enable
BUSY Disable Time from Chip Enable
(1)
WDD
t
Write Pulse to Data Delay
tDDD
tBDD
tAPS
tWH
Write Data Valid to Read Data Delay(1)
BUSY Disable to Valid Data(2)
Arbitration Priority Set-up Time(3)
25
30
35
____
____
____
5
5
5
(5)
____
____
____
Write Hold After BUSY
20
20
25
BUSY INPUT TIMING (For SLAVE 71V43)
____
____
____
____
____
____
BUSY Input to Write(4)
tWB
0
0
0
ns
ns
ns
(5)
tWH
Write Hold After BUSY
20
20
25
(1)
____
____
____
tWDD
tDDD
Write Pulse to Data Delay
40
30
50
35
60
45
Write Data Valid to Read Data Delay(1)
ns
____
____
____
2746 tbl 12a
7133X45
7133X55
7143X55
Com'l, Ind
& Military
7133X70/90
7143X45
Com'l &
Military
7143X70/90
Com'l &
Military
Symbol
BUSY TIMING (For MASTER 71V33)
Parameter
Min.
Max.
Min.
Max.
Min.
Max.
Unit
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
tBAA
tBDA
tBAC
tBDC
tWDD
tDDD
tBDD
tAPS
tWH
40
40
30
25
80
55
40
40
35
30
80
55
45/45
45/45
35/35
30/30
90/90
70/70
ns
ns
ns
ns
ns
ns
ns
ns
ns
BUSY Access Time from Address
BUSY Disable Time from Address
BUSY Access Time from Chip Enable
Disable Time from Chip Enable
BUSY
(1)
Write Pulse to Data Delay
Write Data Valid to Read Data Delay(1)
BUSY Disable to Valid Data(2)
Arbitration Priority Set-up Time(3)
40
40
40/40
____
____
____
5
5
5/5
(5)
____
____
____
Write Hold After BUSY
30
30
30/30
BUSY INPUT TIMING (For SLAVE 71V43)
____
____
____
____
____
____
BUSY Input to Write(4)
tWB
0
0
0/0
ns
ns
ns
(5)
tWH
Write Hold After BUSY
30
30
30/30
(1)
____
____
____
tWDD
tDDD
Write Pulse to Data Delay
80
55
80
55
90/90
70/70
Write Data Valid to Read Data Delay(1)
ns
____
____
____
2746 tbl 12b
NOTES:
1. Port-to-port delay through RAM cells from writing port to reading port, refer to “Timing Waveform of Write with Port-to-Port Read and Busy".
2. tBDD is calculated parameter and is greater of 0, tWDD - tWP (actual) or tDDD - tDW (actual).
3. To ensure that the earlier of the two ports wins.
4. To ensure that the write cycle is inhibited on port "B" during contention on port "A".
5. To ensure that a write cycle is completed on port "B" after contention on port "A".
6. 'X' in part number indicates power rating (SA or LA).
6.42
10
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
Timing Waveform of Write Cycle No. 1 (R/W Controlled Timing)(1,5,8)
tWC
ADDRESS
(6)
tAS
OE
(3)
tAW
tWR
CE
(7)
(2)
tHZ
tWP
(9)
R/
W
(7)
(7)
tWZ
tHZ
tLZ
tOW
(4)
(4)
DATAOUT
DATAIN
tDH
tDW
2746 drw 09
Write Cycle No. 2 (CE Controlled Timing)(1,5)
tWC
ADDRESS
tAW
CE
(6)
(2)
tAS
tEW
tWR
(9)
R/
W
tDW
tDH
DATAIN
2746 drw 10
NOTES:
1. R/W or CE must be HIGH during all address transitions.
2. A write occurs during the overlap (tEW or tWP) of a CE = VIL and a R/W = VIL.
3. tWR is measured from the earlier of CE or R/W going HIGH to the end of the write cycle.
4. During this period, the I/O pins are in the output state, and input signals must not be applied.
5. If the CE LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the High-impedance state.
6. Timing depends on which enable signal (CE or R/W) is asserted last.
7. Timing depends on which enable signal is de-asserted first, CE or OE.
8. If OE is LOW during a R/W controlled write cycle, the write pulse width must be the larger of tWP or (tWZ + tDW) to allow the I/O drivers to turn off and data to be placed
on the bus for the required tDW. If OE is HIGH during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the
specified tWP.
9. R/W for either upper or lower byte.
11
6.42
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
Timing Waveform of Write with Port-to-Port Read and BUSY(1,2,3)
tWC
MATCH
ADDR"A"
tWP
R/ "A"
W
tDW
tDH
VALID
DATAIN"A"
ADDR"B"
(1)
tAPS
MATCH
tBDA
tBDD
"B"
BUSY
tWDD
DATAOUT "B"
VALID
(4)
tDDD
2746 drw 11
NOTES:
1. To ensure that the earlier of the two ports wins, tAPS is ignored for Slave (IDT7143).
2. CEL = CER = VIL
3. OE = VIL for the reading port.
4. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A".
Timing Waveform of Write with BUSY(3)
tWP
R/W"A"
tWB
BUSY"B"
(1)
tWH
R/W"B"
(2)
,
2746 drw 12
NOTES:
1. tWH must be met for both BUSY input (IDT7143, slave) and output (IDT7133, master).
2. BUSY is asserted on port "B" blocking R/W"B", until BUSY"B" goes HIGH.
3. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
6.42
12
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
Timing Waveform of BUSY Arbitration Controlled by CE Timing(1)
ADDR"A" AND "B"
ADDRESSES MATCH
CE"A"
(2)
tAPS
CE"B"
tBAC
tBDC
BUSY"B"
2746 drw 13
Timing Waveform of BUSY Arbitration Controlled by Addresses(1)
tRC
tWC
OR
ADDR "A"
ADDR "B"
BUSY "B"
ADDRESSES MATCH
ADDRESSES DO NOT MATCH
(2)
tAPS
tBAA
tBDA
2746 drw 14
NOTES:
1. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A".
2. If tAPS is not satisfied, the BUSY will be asserted on one side or the other, but there is no guarantee on which side BUSY will be asserted
(IDT7133 only).
13
6.42
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
Functional Description
The IDT7133/43 provides two ports with separate control, address
and I/O pins that permit independent access for reads or writes to any
location in memory. The IDT7133/43 has an automatic power down
featurecontrolledbyCE.TheCEcontrolson-chippowerdowncircuitry
that permits the respective port to go into a standby mode when not
selected (CE HIGH). When a port is enabled, access to the entire
memory array is permitted. Non-contention READ/WRITE conditions
are illustrated in Truth Table 1.
LEFT
RIGHT
R/W
R/
R/
R/
W
W
W
IDT7133
MASTER
BUSY
BUSY
BUSY
BUSY
270Ω
270Ω
VCC
VCC
R/W
R/W
IDT7143
SLAVE
Busy Logic
Busy Logic provides a hardware indication that both ports of the
RAMhaveaccessedthesamelocationatthesametime. Italsoallows
one of the two accesses to proceed and signals the other side that the
RAMis “busy”. The BUSY pincanthenbe usedtostallthe access until
the operation on the other side is completed. If a write operation has
been attempted from the side that receives a BUSY indication, the
write signal is gated internally to prevent the write from proceeding.
The use of BUSY logic is not required or desirable for all applica-
2746 drw 15
BUSY
BUSY
Figure 4. Busy and chip enable routing for both width and depth expansion
with the IDT7133 (MASTER) and the IDT7143 (SLAVE).
Expanding the data bus width to 32 bits or more in a Dual-Port RAM
tions. Insome cases itmaybe usefultologicallyORthe BUSY outputs systemimpliesthatseveralchipswillbeactiveatthesametime.Ifeach
togetheranduseanyBUSYindicationasaninterruptsourcetoflagthe chip includes a hardware arbitrator, and the addresses for each chip
event of an illegal or illogical operation. If the write inhibit function of arrive at the same time, it is possible that one will activate its BUSYL
BUSY logic is not desirable, the BUSY logic can be disabled by using while another activates its BUSYR signal. Both sides are now BUSY
the IDT7143 (SLAVE). In the IDT7143, the BUSY pin operates solely and the CPUs will await indefinitely for their port to become free.
as a write inhibit input pin. Normal operation can be programmed by
To avoid the “Busy Lock-Out” problem, IDT has developed a
tyingtheBUSY pins HIGH. Ifdesired, unintendedwrite operations can MASTER/SLAVEapproachwhereonlyonehardwarearbitrator,inthe
be prevented to a port by tying the BUSY pin for that port LOW. The MASTER, is used. The SLAVE has BUSY inputs which allow an
BUSY outputs on the IDT 7133 RAM are open drain and require pull- interface to the MASTER with no external components and with a
up resistors.
speed advantage over other systems.
WhenexpandingDual-PortRAMs inwidth,thewritingoftheSLAVE
RAMs must be delayed until after the BUSY input has settled.
Otherwise,theSLAVEchipmaybeginawritecycleduringacontention
situation. Conversely, the write pulse must extend a hold time past
BUSY to ensure that a write cycle takes place after the contention is
resolved.ThistimingisinherentinallDual-Portmemorysystemswhere
morethanonechipisactiveatthesametime.
The write pulse to the SLAVE should be delayed by the maximum
arbitration time of the MASTER. If, then, a contention occurs, the write
totheSLAVEwillbeinhibitedduetoBUSYfromtheMASTER.
Width Expansion with Busy Logic
Master/Slave Arrays
When expanding an IDT7133/43 RAM array in width while using
BUSY logic, one master part is used to decide which side of the RAM
array will receive a BUSY indication, and to output that indication. Any
number of slaves to be addressed in the same address range as the
master, use the BUSY signal as a write inhibit signal. Thus on the
IDT7133RAMtheBUSYpinisanoutputandontheIDT7143RAM,the
BUSY pin is an input (see Figure 3).
6.42
14
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
Truth Table I Non-Contention Read/Write Control(4)
(1)
LEFT OR RIGHT PORT
R/WLB
R/WUB
I/O0-7
Z
I/O8-15
Z
Function
CE
H
H
L
OE
X
X
X
L
X
X
L
L
X
X
L
Port Disabled and in Power Down Mode, ISB2, ISB4
CER = CEL = VIH, Power Down Mode, ISB1 or ISB3
Data on Lower Byte and Upper Byte Written into Memory(2)
Z
Z
DATAIN
DATAIN
DATAIN
DATAOUT
H
L
Data on Lower Byte Written into Memory(2), Data in Memory Output on
Upper Byte(3)
H
L
L
L
Data in Memory Output on Lower Byte(3), Data on Upper Byte Written into
Memory(2)
DATAOUT
DATAIN
L
H
H
H
H
L
L
L
L
L
H
H
L
DATAIN
Z
DATAIN
DATAOUT
Z
Data on Lower Byte Written into Memory(2)
Z
DATAOUT
Z
Data on Upper Byte Written into Memory(2)
Data in Memory Output on Lower Byte and Upper Byte
H
H
H
High Impedance Outputs
2746 tbl 13
NOTES:
1. A0L - A10L≠A0R - A10R
2. If BUSY = LOW, data is not written.
3. If BUSY = LOW, data may not be valid, see tWDD and tDDD timing.
4. "H" = HIGH, "L" = LOW, "X" = Don’t Care, "Z" = High-Impedance, "LB" = Lower Byte, "UB" = Upper Byte
Truth Table II Address BUSY
Arbitration
Inputs
Outputs
0L 10L
A -A
(1)
(1)
A
0R-A10R
Function
Normal
Normal
Normal
CE
L
CER
X
BUSYL
BUSYR
X
H
X
L
NO MATCH
MATCH
H
H
H
X
H
H
MATCH
H
H
(3)
L
MATCH
(2)
(2)
Write Inhibit
2746 tbl 14
NOTES:
1. Pins BUSYL and BUSYR are both outputs on the IDT7133 (MASTER). Both are
inputs on the IDT7143 (SLAVE). On Slaves the BUSY input internally inhibits
writes.
2. "L" if the inputs to the opposite port were stable prior to the address and enable
inputs of this port. “H” if the inputs to the opposite port became stable after the
address and enable inputs of this port. If tAPS is not met, either BUSYL or BUSYR
= VIL will result BUSYL and BUSYR outputs can not be LOW simultaneously.
3. Writes to the left port are internally ignored when BUSYL outputs are driving LOW
regardless of actual logic level on the pin. Writes to the right port are internally
ignored when BUSYR outputs are driving LOW regardless of actual logic level on
the pin.
15
6.42
IDT7133SA/LA,IDT7143SA/LA
High-Speed 2K x 16 Dual-Port RAM
Military, Industrial and Commercial Temperature Ranges
Ordering Information
IDT
XXXX
XX
XX
X
X
Device
Type
Power
Speed
Package
Process/
Temperature
Range
Blank
°
°
Commercial (0 C to +70 C)
I
°
°
Industrial (-40 C to +85 C)
B
Military (-55°C to +125°C)
Compliant to MIL-PRF-38535 QML
68-pin PLCC (J68-1)
J
68-pin PGA (GU68-1)
68-pin Flatplack (F68-1)
100-pin TQFP (PN100-1)
G
F
PF
Commercial Only
20
25
35
45
55
70
90
Commercial, Industrial & Military
Commercial, Industrial & Military
Commercial & Military
Speed in nanoseconds
Commercial, Industrial & Military
Commercial & Military
Commercial & Military
LA
SA
Low Power
Standard Power
7133 32K (2K x 16-Bit) MASTER Dual-Port RAM
7143 32K (2K x 16-Bit) SLAVE Dual-Port RAM
2746 drw 16
DatasheetDocumentHistory
12/18/98:
Initiateddatasheetdocumenthistory
Convertedtonewformat
Cosmeticandtypographicalcorrections
Addedadditionalnotestopinconfigurations
Page 2correctedPN100pinout
Corrected PF ordering code
Cosmeticandtypographicalcorrections
Changeddrawingformat
2/17/99:
3/9/99:
6/9/99:
10/1/99:
11/10/99:
4/1/00:
AddedIndustrialTemperatureRangesandremovedcorrespondingnotes
Replaced IDT logo
Changed±500mVto0mVinnotes
Page 2 Fixed overbar in pinout
6/26/00:
Page 4 Increasedstoragetemperatureparameters
ClarifiedTAparameter
Page 5 DCElectricalparameters–changedwordingfrom"open"to"disabled"
CORPORATE HEADQUARTERS
2975 Stender Way
Santa Clara, CA 95054
for SALES:
for Tech Support:
831-754-4613
DualPortHelp@idt.com
800-345-7015 or 408-727-6116
fax: 408-492-8674
www.idt.com
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
6.42
16
IDT7133SA70G 替代型号
型号 | 制造商 | 描述 | 替代类型 | 文档 |
IDT7133LA70G | IDT | HIGH-SPEED 2K x 16 CMOS DUAL-PORT STATIC RAMS | 功能相似 | |
IDT7133LA70GB | IDT | HIGH-SPEED 2K x 16 CMOS DUAL-PORT STATIC RAMS | 功能相似 | |
IDT7133SA70GB | IDT | HIGH-SPEED 2K x 16 CMOS DUAL-PORT STATIC RAMS | 功能相似 |
IDT7133SA70G 相关器件
型号 | 制造商 | 描述 | 价格 | 文档 |
IDT7133SA70GB | IDT | HIGH-SPEED 2K x 16 CMOS DUAL-PORT STATIC RAMS | 获取价格 | |
IDT7133SA70GG | IDT | Dual-Port SRAM, 2KX16, 70ns, CMOS, CPGA68, 1.180 X 1.180 INCH, 0.160 INCH HEIGHT, MO-067AC, GREEN, CERAMIC, PGA-68 | 获取价格 | |
IDT7133SA70GGB | IDT | Dual-Port SRAM, 2KX16, 70ns, CMOS, CPGA68, 1.180 X 1.180 INCH, 0.160 INCH HEIGHT, MO-067AC, GREEN, CERAMIC, PGA-68 | 获取价格 | |
IDT7133SA70GI | IDT | HIGH-SPEED 2K x 16 CMOS DUAL-PORT STATIC RAMS | 获取价格 | |
IDT7133SA70J | IDT | HIGH-SPEED 2K x 16 CMOS DUAL-PORT STATIC RAMS | 获取价格 | |
IDT7133SA70JB | IDT | HIGH-SPEED 2K x 16 CMOS DUAL-PORT STATIC RAMS | 获取价格 | |
IDT7133SA70JG8 | IDT | Dual-Port SRAM, 2KX16, 70ns, CMOS, PQCC68, PLASTIC, LCC-68 | 获取价格 | |
IDT7133SA70JGB | IDT | Dual-Port SRAM, 2KX16, 70ns, CMOS, PQCC68, 0.950 X 0.950 INCH, 0.170 INCH HEIGHT, GREEN, PLASTIC, LCC-68 | 获取价格 | |
IDT7133SA70JI | IDT | HIGH-SPEED 2K x 16 CMOS DUAL-PORT STATIC RAMS | 获取价格 | |
IDT7133SA70L68B | IDT | Multi-Port SRAM, 2KX16, 70ns, CMOS, CQCC68, LCC-68 | 获取价格 |
IDT7133SA70G 相关文章
- 2024-09-20
- 6
- 2024-09-20
- 9
- 2024-09-20
- 8
- 2024-09-20
- 6