IDT71V2558SA133BQI [IDT]
128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs; 128K ×36 , 256K ×18的3.3V同步ZBT SRAM的2.5VI / O,突发计数器输出流水线型号: | IDT71V2558SA133BQI |
厂家: | INTEGRATED DEVICE TECHNOLOGY |
描述: | 128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs |
文件: | 总28页 (文件大小:1012K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
128K x 36, 256K x 18
IDT71V2556S
IDT71V2558S
IDT71V2556SA
IDT71V2558SA
3.3V Synchronous ZBT™ SRAMs
2.5V I/O, Burst Counter
Pipelined Outputs
Features
cycle,andtwocycleslatertheassociateddatacycleoccurs,beitread
or write.
The IDT71V2556/58 contain data I/O, address and control signal
registers.Outputenableistheonlyasynchronoussignalandcanbeused
todisabletheoutputsatanygiventime.
AClockEnable(CEN)pinallowsoperationoftheIDT71V2556/58to
besuspendedaslongasnecessary.Allsynchronousinputsareignored
when(CEN)ishighandtheinternaldeviceregisterswillholdtheirprevious
values.
Therearethreechipenablepins(CE1,CE2,CE2)thatallowtheuser
to deselect the device when desired. If any one of these three are not
assertedwhenADV/LDislow,nonewmemoryoperationcanbeinitiated.
However,anypendingdatatransfers(readsorwrites)willbecompleted.
Thedatabuswilltri-statetwocyclesafterchipisdeselectedorawriteis
initiated.
TheIDT71V2556/58hasanon-chipburstcounter.Intheburstmode,
theIDT71V2556/58canprovidefourcyclesofdataforasingleaddress
presentedtotheSRAM.Theorderoftheburstsequenceisdefinedbythe
LBOinputpin.TheLBOpinselectsbetweenlinearandinterleavedburst
sequence. The ADV/LD signal is used to load a new external address
(ADV/LD = LOW) or increment the internal burst counter (ADV/LD =
HIGH).
The IDT71V2556/58 SRAMs utilize IDT's latest high-performance
CMOSprocessandarepackagedinaJEDECstandard14mmx20mm
100-pinthinplasticquadflatpack(TQFP)aswellasa119ballgridarray
(BGA) and a 165 fine pitch ball grid array (fBGA).
◆
128K x 36, 256K x 18 memory configurations
◆
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBTTM Feature - No dead cycles between write and read
◆
cycles
◆
Internally synchronized output buffer enable eliminates the
need to control OE
◆
Single R/W (READ/WRITE) control pin
◆
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW1 - BW4) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 2.5V I/O Supply (VDDQ)
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
◆
◆
◆
◆
◆
complaint)
◆
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
TheIDT71V2556/58 are3.3Vhigh-speed4,718,592-bit(4.5Mega-
bit)synchronousSRAMS.Theyaredesignedtoeliminatedeadbuscycles
when turning the bus around between reads and writes, or writes and
TM
reads. Thus, they have been given the name ZBT , or Zero Bus
Turnaround.
AddressandcontrolsignalsareappliedtotheSRAMduringoneclock
PinDescriptionSummary
0
17
A -A
Address Inputs
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Chip Enables
1
2
2
CE , CE , CE
Output Enable
OE
R/W
CEN
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
1
2
3
4
BW , BW , BW , BW
CLK
ADV/LD
LBO
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Synchronous
Static
TMS
TDI
Synchronous
Synchronous
N/A
TCK
TDO
TRST
ZZ
Te s t Clo c k
Te s t Data Outp ut
Synchronous
Asynchronous
Synchronous
Synchronous
Static
JTAG Reset (Optional)
Sleep Mode
0
31
P1
P4
I/O -I/O , I/O -I/O
Data Input / Output
Core Power, I/O Power
Ground
DD DDQ
V
, V
Supply
Supply
SS
V
Static
4875 tbl 01
OCTOBER 2004
1
©2004IntegratedDeviceTechnology,Inc.
DSC-4875/08
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Pin Definitions(1)
Symbol
Pin Function
I/O
Active
Description
A0-A17
Address Inputs
I
N/A
Synchronous Address inputs. The address register is triggered by a combination of the rising edge of
CLK, ADV/LD low, CEN low, and true chip enables.
ADV/LD
Advance / Load
I
N/A
N/A
ADV/LD is a synchronous input that is used to load the internal reg isters with new address and control
when it is sampled low at the rising edge of clock with the chip selected. When ADV/LD is low with the
chip deselected, any burst in progress is terminated. When ADV/LD is sampled high then the internal
burst counter is advanced for any burst that was in progress. The external addresses are ignored
when ADV/LD is sampled high.
R/W
Read / Write
Clock Enable
I
I
R/W signal is a synchronous input that identifies whether the current load cycle initiated is a Read or
Write access to the memory array. The data bus activity for the current cycle takes place two clock
cycles later.
LOW Synchronous Clock Enable Input. When CEN is sampled high, all other synchronous inputs, including
clock are ignored and outputs remain unchanged. The effect of CEN sampled high on the device
outputs is as if the low to high clock transition did not occur. For normal operation, CEN must be
sampled low at rising edge of clock.
CEN
Individual Byte
Write Enables
I
I
LOW Synchronous byte write enables. Each 9-bit byte has its own active low byte write enable. On load
write cycles (When R/W and ADV/LD are sampled low) the appropriate byte write signal (BW1-BW4)
must be valid. The byte write signal must also be valid on each cycle of a burst write. Byte Write
signals are ignored when R/W is sampled high. The appropriate byte(s) of data are written into the
device two cycles later. BW1-BW4 can all be tied low if always doing write to the entire 36-bit word.
BW1-BW4
CE1, CE2
Chip Enables
LOW Synchronous active low chip enable. CE1 and CE2 are used with CE2 to enable the IDT71V2556/58.
(CE1 or CE2 sampled high or CE2 sampled low) and ADV/LD low at the rising edge of clock, initiates a
deselect cycle. The ZBTTM has a two cycle deselect, i.e., the data bus will tri-state two clock cycles
after deselect is initiated.
CE2
Chip Enable
Clock
I
I
HIGH Synchronous active high chip enable. CE2 is used with CE1 and CE2 to enable the chip. CE2 has
inverted polarity but otherwise identical to CE1 and CE2.
CLK
N/A
This is the clock input to the IDT71V2556/58. Except for OE, all timing references for the device are
made with respect to the rising edge of CLK.
I/O0-I/O31
I/OP1-I/OP4
Data Input/Output
Linear Burst Order
I/O
I
N/A
Synchronous data input/output (I/O) pins. Both the data input path and data output path are registered
and triggered by the rising edge of CLK.
LOW Burst order selection input. When LBO is high the Interleaved burst sequence is selected. When LBO
is low the Linear burst sequence is selected. LBO is a static input and it must not change during
device operation.
LBO
Output Enable
I
LOW Asynchronous output enable. OE must be low to read data from the 71V2556/58. When OE is high the
I/O pins are in a high-impedance state. OE does not need to be actively controlled for read and write
cycles. In normal operation, OE can be tied low.
OE
Gives input command for TAP controller. Sampled on rising edge of TDK. This pin has an internal
pullup.
TMS
TDI
Test Mode Select
Test Data Input
Test Clock
I
I
N/A
Serial input of registers placed between TDI and TDO. Sampled on rising edge of TCK. This pin has
an internal pullup.
N/A
Clock input of TAP controller. Each TAP event is clocked. Test inputs are captured on rising edge of
TCK, while test outputs are driven from the falling edge of TCK. This pin has an internal pullup.
TCK
TDO
I
N/A
Serial output of registers placed between TDI and TDO. This output is active depending on the state of
the TAP controller.
Test Data Output
O
N/A
Optional Asynchronous JTAG reset. Can be used to reset the TAP controller, but not required. JTAG
LOW reset occurs automatically at power up and also resets using TMS and TCK per IEEE 1149.1. If not
used TRST can be left floating. This pin has an internal pullup.
JTAG Reset
(Optional)
I
I
TRST
Synchronous sleep mode input. ZZ HIGH will gate the CLK internally and power down the
HIGH IDT71V2556/2558 to its lowest power consumption level. Data retention is guaranteed in Sleep Mode.
This pin has an internal pulldown
ZZ
Sleep Mode
VDD
VDDQ
VSS
Power Supply
Power Supply
Ground
N/A
N/A
N/A
N/A
N/A
N/A
3.3V core power supply.
2.5V I/O Supply.
Ground.
4875 tbl 02
NOTE:
1. AllsynchronousinputsmustmeetspecifiedsetupandholdtimeswithrespecttoCLK.
6.422
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
FunctionalBlockDiagram
128Kx36 BIT
MEMORY ARRAY
LBO
Address A [0:16]
D
D
Q
Q
Address
CE
CE
2
1, CE2,
R/W
Control
CEN
ADV/LD
BWx
DI
DO
D
Q
Control Logic
Clk
Mux
Sel
D
Output Register
Q
Clock
Gate
OE
4875 drw 01a
,
TMS
TDI
TCK
Data I/O [0:31],
I/O P[1:4]
JTAG
(SA Version)
TDO
TRST
(optional)
6.42
3
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
FunctionalBlockDiagram
256x18 BIT
MEMORY ARRAY
LBO
Address A [0:17]
D
D
Q
Q
Address
CE1, CE2, CE
2
R/
W
Control
CEN
ADV/LD
DI
DO
BW
x
D
Q
Control Logic
Clk
Mux
Sel
D
Output Register
Q
Clock
Gate
OE
4875 drw 01b
TMS
TDI
TCK
Data I/O [0:15],
I/O P[1:2]
JTAG
(SA Version)
TDO
TRST
(optional)
RecommendedDCOperating
Conditions
Symbol
VDD
VDDQ
VSS
Parameter
Core Supply Voltage
I/O Supply Voltage
Supply Voltage
Min.
3.135
2.375
0
Typ.
Max.
3.465
2.625
0
Unit
V
3.3
2.5
V
0
V
____
VIH
InputHigh Voltage - Inputs
Input High Voltage -I/O
Input Low Voltage
1.7
VDD +0.3
V
(2)
____
____
VIH
1.7
VDDQ +0.3
0.7
V
(1)
VIL
-0.3
V
4875 tbl 03
NOTES:
1. VIL (min.) = –1.0V for pulse width less than tCYC/2, once per cycle.
2. VIH (max.) = +6.0V for pulse width less than tCYC/2, once per cycle.
6.442
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
RecommendedOperating
TemperatureandSupplyVoltage
Grade
Temperature(1)
0°C to +70°C
-40°C to +85°C
VSS
0V
0V
VDD
VDDQ
Commercial
Industrial
3.3V±5%
3.3V±5%
2.5V±5%
2.5V±5%
4875 tbl 05
NOTES:
1. TA is the "instant on" case temperature.
Pin Configuration 128K x 36
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81
1
80
I/OP3
I/O16
I/O17
VDDQ
VSS
I/O18
I/O19
I/O20
I/O21
VSS
I/OP2
2
79
78
77
I/O15
I/O14
VDDQ
VSS
I/O13
I/O12
I/O11
I/O10
VSS
3
4
5
76
75
74
73
6
7
8
9
72
71
70
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
VDDQ
I/O22
I/O23
VDDQ
69
68
67
66
65
64
63
62
61
60
59
I/O9
I/O8
VSS
(1)
VDD
(1)
VDD
VDD
(1)
VDD
VDD
VSS/ZZ
I/O7
I/O6
VDDQ
(3)
VSS
I/O24
I/O25
VDDQ
VSS
I/O26
I/O27
I/O28
I/O29
VSS
VSS
I/O5
58
57
56
55
I/O4
I/O3
I/O2
VSS
VDDQ
I/O1
I/O0
I/OP1
54
53
VDDQ
I/O30
I/O31
I/OP4
52
51
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
,
4875 drw 02
Top View
TQFP
NOTES:
1. Pins 14, 16 and 66 do not have to be connected directly to VDD as long as the input voltage is ≥ VIH.
2. Pins 83 and 84 are reserved for future 8M and 16M respectively.
3. Pin 64 does not have to be connected directly to VSS as long as the input voltage is ≤ VIL; on the latest die revision this
pin supports ZZ (sleep mode).
6.42
5
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Pin Configuration 256K x 18
AbsoluteMaximumRatings(1)
Commercial &
Industrial Values
Symbol
Rating
Unit
(2 )
VTERM
Terminal Voltage with
Respect to GND
-0.5 to +4.6
V
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81
1
80
79
78
77
NC
NC
NC
DDQ
V
10
A
(3,6)
VTERM
2
Terminal Voltage with
Respect to GND
-0.5 to VDD
V
V
V
NC
NC
3
4
DDQ
V
V
5
SS
V
76
75
74
73
SS
(4,6)
VTERM
Terminal Voltage with
Respect to GND
-0.5 to VDD +0.5
-0.5 to VDDQ +0.5
6
NC
NC
8
I/O
9
I/O
SS
V
DDQ
NC
7
P1
I/O
8
7
I/O
(5,6)
9
72
71
6
I/O
VTERM
Terminal Voltage with
Respect to GND
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
SS
V
V
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
V
DDQ
10
I/O
5
I/O
Commerical
Operating Temperature
11
(1)
DD
I/O
4
I/O
-0 to +70
oC
V
SS
V
V
V
(1)
DD
(1)
DD
V
DD
(7)
TA
DD
SS/ZZ
V
Industrial
Operating Temperature
(3)
-40 to +85
oC
oC
SS
V
V
12
I/O
3
I/O
13
I/O
2
I/O
DDQ
DDQ
V
V
V
Temperature
Under Bias
-55 to +125
TBIAS
SS
14
V
I/O
SS
1
I/O
15
I/O
0
I/O
NC
NC
TSTG
Storage
-55 to +125
oC
P2
I/O
NC
Temperature
SS
V
SS
V
V
DDQ
V
DDQ
PT
Power Dissipation
DC Output Current
2.0
50
W
NC
NC
NC
NC
NC
NC
,
52
51
IOUT
mA
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
4875 tbl 06
4875 drw 02a
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may
cause permanent damage to the device. This is a stress rating only and functional
operation of the device at these or any other conditions above those indicated
in the operational sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect reliability.
2. VDD terminals only.
Top View
TQFP
NOTES:
3. VDDQ terminals only.
1. Pins 14, 16 and 66 do not have to be connected directly to VDD as long
as the input voltage is ≥ VIH.
4. Input terminals only.
5. I/O terminals only.
2. Pins 83 and 84 are reserved for future 8M and 16M respectively.
3. Pin 64 does not have to be connected directly to VSS as long as the input
voltage is ≤ VIL; on the latest die revision this pin supports ZZ (sleep
mode).
6. This is a steady-state DC parameter that applies after the power supply has
reached its nominal operating value. Power sequencing is not necessary;
however, the voltage on any input or I/O pin cannot exceed VDDQ during power
supply ramp up.
7. TA is the "instant on" case temperature.
100TQFPCapacitance(1)
(TA = +25° C, f = 1.0MHz)
119 BGA Capacitance(1)
Symbol
CIN
Parameter(1)
Input Capacitance
I/O Capacitance
Conditions
VIN = 3dV
VOUT = 3dV
Max. Unit
(TA = +25° C, f = 1.0MHz)
5
7
pF
Symbol
CIN
Parameter(1)
Input Capacitance
I/O Capacitance
Conditions
VIN = 3dV
VOUT = 3dV
Max. Unit
CI/O
pF
7
7
pF
4875 tbl 07
165 fBGA Capacitance(1)
CI/O
pF
(TA = +25° C, f = 1.0MHz)
4875 tbl 07a
Symbol
CIN
Parameter(1)
Input Capacitance
I/O Capacitance
Conditions
VIN = 3dV
VOUT = 3dV
Max. Unit
TBD pF
CI/O
TBD pF
4875 tbl 07b
NOTE:
1. This parameter is guaranteed by device characterization, but not production tested.
6.462
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Pin Configuration 128K x 36, 119 BGA
1
2
3
4
5
6
7
DDQ
6
4
8
16
DDQ
V
V
A
A
A
A
A
A
A
A
B
C
D
E
F
NC(2)
ADV/LD
2
3
2
9
NC
NC
CE
NC
NC
2
CE
7
A
DD
V
12
15
A
A
16
I/O
P3
I/O
SS
SS
SS
SS
SS
SS
P2
I/O
15
I/O
V
V
V
NC
V
V
V
17
I/O
18
I/O
13
I/O
14
I/O
1
CE
DDQ
19
I/O
12
I/O
DDQ
V
V
V
V
OE
20
I/O
21
I/O
11
I/O
10
I/O
NC(2)
G
H
J
2
BW3
BW
22
I/O
23
I/O
SS
DD(1)
SS
4
SS
9
I/O
8
I/O
V
V
V
V
V
V
R/W
DDQ
24
DD
DD
V
DD
DDQ
V
DD(1)
SS
V
V
26
I/O
6
I/O
7
I/O
I/O
CLK
NC
K
L
25
I/O
27
I/O
4
I/O
5
I/O
1
BW
BW
DDQ
29
28
I/O
SS
SS
SS
SS
SS
SS
3
I/O
DDQ
V
V
V
V
V
V
V
M
N
P
R
T
CEN
30
I/O
1
A
2
I/O
1
I/O
I/O
31
I/O
P4
I/O
0
A
0
I/O
I/OP1
,
5
A
DD
VDD(1)
14
13
A
NC
NC
DDQ
V
A
NC
LBO
(5)
10
11
NC
A
A
NC
NC/ZZ
DDQ
V
(3)
(3)
(3)
(3)
NC/TRST(3,4)
NC/TMS
NC/TDI
NC/TCK
NC/TDO
V
U
4875 drw 13a
Top View
Pin Configuration 256K x 18, 119 BGA
1
2
3
4
5
6
7
DDQ
6
4
8
16
DDQ
V
V
A
A
A
A
A
A
B
C
D
E
F
NC(2)
ADV/LD
3
A
9
NC
NC
CE2
NC
NC
NC
2
CE
7
2
A
DD
13
17
A
A
V
A
8
I/O
SS
SS
SS
SS
SS
P1
I/O
NC
V
V
V
NC
V
V
V
V
9
I/O
SS
SS
7
I/O
NC
1
CE
NC
DDQ
6
I/O
DDQ
V
V
NC
OE
10
I/O
5
I/O
NC
NC
G
H
J
NC(2)
BW2
11
I/O
SS
SS
4
I/O
NC
V
V
V
V
V
V
NC
R/W
DD(1)
SS
DD(1)
SS
DDQ
DD
DD
V
DD
DDQ
V
V
V
V
12
I/O
3
I/O
NC
CLK
NC
NC
K
L
13
I/O
SS
2
NC
V
V
V
V
I/O
NC
NC
BW1
DDQ
14
I/O
SS
SS
SS
SS
SS
SS
DDQ
V
V
V
V
V
M
N
P
R
T
CEN
15
I/O
1
A
1
I/O
NC
NC
P2
I/O
0
A
0
I/O
NC
NC
NC
NC
,
5
DD
12
A
A
V
VDD(1)
14
NC
LBO
(5)
10
15
11
A
A
A
NC
A
NC/ZZ
(3)
(3)
(3)
(3)
(3,4)
DDQ
V
DDQ
V
NC/TMS
NC/TDI
NC/TCK
NC/TDO
NC/
U
TRST
4875 drw 13b
TopView
NOTES:
1. J3, J5, and R5 do not have to be directly connected to VDD as long as the input voltage is ≥ VIH.
2. G4 and A4 are reserved for future 8M and 16M respectively.
3. These pins are NC for the "S" version and the JTAG signal listed for the "SA" version.
4. TRST is offered as an optional JTAG reset if required in the application. If not needed, can be left floating and will internally be pulled to VDD.
5. Pin T7 supports ZZ (sleep mode) on the latest die revision.
6.42
7
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Pin Configuration 128K x 36, 165 fBGA
1
2
3
4
5
6
7
8
ADV/LD
OE
9
10
11
(2)
(2)
A
B
C
D
E
F
NC
NC
A
7
NC
A
8
NC
CE1
BW
BW
BW
CE
2
CEN
R/W
3
4
2
(2)
(2)
A
6
CE
CLK
NC
A
9
NC
2
BW
1
I/O
NC
I/O
V
V
V
V
V
V
V
NC
I/O
I/O
P3
DDQ
SS
SS
SS
SS
SS
DDQ
P2
I/O
17
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
DDQ
I/O
14
16
15
I/O
19
I/O
18
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
DDQ
I/O
13
I/O
12
I/O
I/O
20
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
DDQ
I/O
11
I/O
10
21
G
H
J
I/O
I/O
V
V
V
V
V
V
V
I/O
I/O
8
23
22
DDQ
DD
SS
SS
SS
DD
DDQ
9
(1)
(1)
(5)
V
DD
V
DD
NC
V
DD
V
SS
V
SS
V
SS
V
DD
NC
NC
I/O
NC/ZZ
I/O
25
I/O
24
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
DDQ
I/O
6
7
K
L
M
N
P
I/O
I/O
V
V
V
V
V
V
V
I/O
I/O
4
27
26
DDQ
DD
SS
SS
SS
DD
DDQ
5
I/O
29
I/O
28
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
DDQ
I/O
3
I/O
2
I/O
31
I/O
30
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
DDQ
I/O
I/O
0
1
(1)
NC/TRST(3,4)
I/O
P4
NC
V
DDQ
V
SS
NC
V
DD
V
SS
V
DDQ
NC
I/O
P1
(2)
(3)
(3)
NC
LBO
NC
A
A
NC/TDI
A
NC/TDO
A
10
A
A
14
NC
5
2
1
13
(2)
(3)
R
NC
A
A
NC/TMS(3)
A
NC/TCK
A
A
A
15
A
16
4
3
0
11
12
4875 tbl 25
Pin Configuration 256K x 18, 165 fBGA
1
2
3
4
5
6
7
8
9
10
11
(2)
(2)
A
B
C
D
E
F
NC
NC
NC
NC
NC
NC
NC
A
NC
ADV/LD
NC
A
A
10
7
8
CE
BW
CE
2
CEN
R/W
1
2
(2)
(2)
A
6
CE
2
NC
CLK
NC
A
9
NC
BW
OE
1
NC
I/O
V
DDQ
V
SS
V
SS
V
SS
V
SS
V
SS
V
NC
NC
NC
NC
NC
NC
I/O
P1
DDQ
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
I/O
7
8
DDQ
I/O
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
I/O
6
9
DDQ
I/O
10
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
I/O
5
DDQ
G
H
J
I/O
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
I/O
4
11
DDQ
(1)
(1)
(5)
V
V
DD
NC
V
DD
V
SS
V
SS
V
SS
V
DD
NC
NC/ZZ
DD
I/O
NC
NC
NC
NC
NC
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
I/O
3
NC
12
DDQ
K
L
M
N
P
I/O
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
I/O
2
NC
13
DDQ
I/O
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
I/O
1
NC
14
DDQ
I/O
V
DDQ
V
DD
V
SS
V
SS
V
SS
V
DD
V
I/O
0
NC
15
DDQ
(1)
NC/TRST(3,4)
I/O
V
DDQ
V
SS
NC
V
V
SS
V
DDQ
NC
NC
P2
DD
(2)
(3)
NC
LBO
NC
A
5
A
2
NC/TDI
A
1
NC/TDO(3)
A
11
A
14
A
15
NC
(2)
(3)
R
NC
A
4
A
3
NC/TMS(3)
A
0
NC/TCK
A
12
A
13
A
16
A
17
4875 tbl 25a
NOTES:
1. H1, H2, and N7 do not have to be directly connected to VDD as long as the input voltage is ≥ VIH.
2. A9, B9, B11, A1, R2 and P2 are reserved for future 9M, 18M, 36M, 72M, 144M, and 288M respectively respectively.
3. These pins are NC for the "S" version and the JTAG signal listed for the "SA" version.
4. TRST is offered as an optional JTAG reset if required in the application. If not needed, can be left floating and will internally be pulled to VDD.
5. Pin H11 supports ZZ (sleep mode) on the latest die revision.
6.482
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
SynchronousTruthTable(1)
Chip(5 )
Enable
ADV/LD
ADDRESS
USED
PREVIOUS CYCLE
CURRENT CYCLE
I/O
CEN
BWx
R/W
(2 cycles later)
(7 )
L
L
L
L
H
X
Select
Select
X
L
L
H
Valid
X
External
External
Internal
X
X
LOAD WRITE
LOAD READ
D
(7 )
Q
(7 )
Valid
LOAD WRITE /
BURST WRITE
BURST WRITE
D
(Advance burst counter)(2 )
(7 )
L
X
X
H
X
Internal
LOAD READ /
BURST READ
BURST READ
Q
(Advance burst counter)(2 )
L
L
H
X
X
X
Deselect
L
H
X
X
X
X
X
X
X
X
DESELECT or STOP(3 )
NOOP
HiZ
HiZ
X
X
DESELECT / NOOP
X
(4 )
SUSPEND
Previous Value
4875 tbl 08
NOTES:
1. L = VIL, H = VIH, X = Don’t Care.
2. When ADV/LD signal is sampled high, the internal burst counter is incremented. The R/W signal is ignored when the counter is advanced. Therefore the nature of
the burst cycle (Read or Write) is determined by the status of the R/W signal when the first address is loaded at the beginning of the burst cycle.
3. Deselect cycle is initiated when either (CE1, or CE2 is sampled high or CE2 is sampled low) and ADV/LD is sampled low at rising edge of clock. The data bus will
tri-state two cycles after deselect is initiated.
4. When CEN is sampled high at the rising edge of clock, that clock edge is blocked from propogating through the part. The state of all the internal registers and the I/
Os remains unchanged.
5. To select the chip requires CE1 = L, CE2 = L, CE2 = H on these chip enables. Chip is deselected if any one of the chip enables is false.
6. Device Outputs are ensured to be in High-Z after the first rising edge of clock upon power-up.
7. Q - Data read from the device, D - data written to the device.
Partial Truth Table for Writes(1)
(3 )
(3 )
BW1
X
BW2
X
BW3
BW4
OPERATION
R/W
H
L
READ
X
L
X
L
WRITE ALLBYTES
WRITE BYTE 1 (I/O[0:7], I/OP1)
L
L
(2 )
(2 )
L
L
H
H
H
L
H
H
H
L
WRITE BYTE 2 (I/O[8:15], I/OP2)
L
H
L
(2,3)
WRITE BYTE 3 (I/O[16:23], I/OP3)
L
H
H
(2,3)
WRITE BYTE 4 (I/O[24:31], I/OP4)
L
H
H
H
H
NO WRITE
L
H
H
H
4875 tbl 09
NOTES:
1. L = VIL, H = VIH, X = Don’t Care.
2. Multiple bytes may be selected during the same cycle.
3. N/A for X18 configuration.
6.42
9
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Interleaved Burst Sequence Table (LBO=VDD)
Sequence 1
Sequence 2
Sequence 3
Sequence 4
A1
A0
0
A1
A0
1
A1
A0
0
A1
A0
First Address
0
0
1
1
0
0
1
1
1
1
0
0
1
1
0
0
1
Second Address
Third Address
1
0
1
0
0
1
0
1
Fourth Address(1)
1
0
1
0
4875 tbl 10
NOTE:
1. Upon completion of the Burst sequence the counter wraps around to its initial state and continues counting.
Linear Burst Sequence Table (LBO=VSS)
Sequence 1
Sequence 2
Sequence 3
Sequence 4
A1
A0
0
A1
A0
1
A1
1
A0
0
A1
1
A0
First Address
0
0
1
1
0
1
1
0
1
Second Address
Third Address
1
0
1
1
0
0
0
1
0
0
0
1
Fourth Address(1)
1
0
0
1
1
0
4875 tbl 11
NOTE:
1. Upon completion of the Burst sequence the counter wraps around to its initial state and continues counting.
FunctionalTimingDiagram(1)
CYCLE
n+29
n+30
n+31
n+32
n+33
n+34
n+35
n+36
n+37
CLOCK
(2)
ADDRESS
A29
C29
A30
C30
A31
C31
A32
C32
A33
C33
A34
C34
A35
C35
A36
C36
A37
C37
(A0 - A16)
(2)
CONTROL
(R/W, ADV/LD, BWx)
(2)
DATA
D/Q27
D/Q28
D/Q29
D/Q30
D/Q32
D/Q33
D/Q34
D/Q35
D/Q31
I/O [0:31], I/O P[1:4]
,
4875 drw 03
NOTES:
1. This assumes CEN, CE1, CE2, CE2 are all true.
2. All Address, Control and Data_In are only required to meet set-up and hold time with respect to the rising edge of clock. Data_Out is valid after a clock-to-data
delay from the rising edge of clock.
6.1402
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Device Operation - Showint Mixed Load, Burst,
Deselect and NOOP Cycles(2)
CE(1 )
CEN
BWx
OE
Cycle
Address
R/W
ADV/LD
I/O
Comments
n
A0
X
H
X
H
X
X
H
X
X
L
L
H
L
L
H
L
H
L
L
H
L
L
H
L
L
L
H
L
H
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
X
X
X
X
X
X
X
X
L
X
X
L
X
X
Load read
Burst read
Load read
n+1
X
L
n+2
A1
X
Q0
n+3
H
X
L
L
Q0+1 Deselect or STOP
n+4
X
L
Q1
Z
NOOP
n+5
A2
X
X
X
L
Load read
Burst read
Deselect or STOP
n+6
X
H
L
Z
n+7
X
Q2
n+8
A3
X
L
Q2+1 Load write
n+9
X
L
X
L
L
X
X
X
X
X
X
X
L
Z
Burst write
Load write
n+10
n+11
n+12
n+13
n+14
n+15
n+16
n+17
n+18
n+19
A4
X
L
D3
X
X
L
H
X
L
X
X
L
D3+1 Deselect or STOP
X
D4
Z
NOOP
A5
A6
A7
X
Load write
Load read
Load write
Burst write
Load read
H
L
L
X
L
Z
L
D5
Q6
D7
X
H
X
L
X
L
L
A8
X
X
X
L
X
X
L
X
L
D7+1 Burst read
A9
Q8
Load write
4875 tbl 12
NOTES:
1. CE = L is defined as CE1 = L, CE2 = L and CE2 = H. CE = H is defined as CE1 = H, CE2 = H or CE2 = L.
2. H = High; L = Low; X = Don’t Care; Z = High Impedance.
ReadOperation(1)
CE(2 )
L
CEN
BW
OE
x
Cycle
Address
R/W
ADV/LD
I/O
Comments
n
A0
X
X
H
X
X
L
X
X
L
L
X
X
X
X
X
X
L
X
X
Address and Control meet setup
Clock Setup Valid
n+1
n+2
X
X
Q0
Contents of Address A0 Read Out
4875 tbl 13
NOTES:
1. H = High; L = Low; X = Don’t Care; Z = High Impedance.
2. CE = L is defined as CE1 = L, CE2 = L and CE2 = H. CE = H is defined as CE1 = H, CE2 = H or CE2 = L.
6.42
11
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Burst Read Operation(1)
CE(2 )
L
CEN
BWx
OE
Cycle
Address
R/W
ADV/LD
I/O
Comments
n
A0
X
H
X
X
X
X
H
X
X
H
L
H
H
H
H
L
L
L
L
L
L
L
L
L
L
X
X
X
X
X
X
X
X
X
X
X
L
L
L
L
L
L
L
X
X
Address and Control meet setup
Clock Setup Valid, Advance Counter
Address A0 Read Out, Inc. Count
n+1
n+2
n+3
n+4
n+5
n+6
n+7
n+8
X
X
X
X
L
X
Q0
X
Q0+1 Address A0+1 Read Out, Inc. Count
X
Q0+2
Q0+3
Q0
Address A0+2 Read Out, Inc. Count
Address A0+3 Read Out, Load A1
Address A0 Read Out, Inc. Count
Address A1 Read Out, Inc. Count
A1
X
H
H
L
X
X
L
X
Q1
A2
Q1+1 Address A1+1 Read Out, Load A2
4875 tbl 14
NOTES:
1. H = High; L = Low; X = Don’t Care; Z = High Impedance..
2. CE = L is defined as CE1 = L, CE2 = L and CE2 = H. CE = H is defined as CE1 = H, CE2 = H or CE2 = L.
Write Operation(1)
CE(2 )
L
CEN
BW
OE
x
Cycle
Address
R/W
ADV/LD
I/O
Comments
n
A0
X
X
L
X
X
L
X
X
L
L
L
L
X
X
X
X
X
X
X
Address and Control meet setup
Clock Setup Valid
n+1
n+2
X
X
D0
Write to Address A0
4875 tbl 15
NOTES:
1. H = High; L = Low; X = Don’t Care; Z = High Impedance.
2. CE = L is defined as CE1 = L, CE2 = L and CE2 = H. CE = H is defined as CE1 = H, CE2 = H or CE2 = L.
Burst Write Operation(1)
CE(2 )
L
CEN
BWx
OE
Cycle
Address
R/W
ADV/LD
I/O
Comments
n
A0
X
L
X
X
X
X
L
L
H
H
H
H
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
X
X
X
X
X
X
X
X
X
X
X
Address and Control meet setup
Clock Setup Valid, Inc. Count
Address A0 Write, Inc. Count
Address A0+1 Write, Inc. Count
Address A0+2 Write, Inc. Count
Address A0+3 Write, Load A1
Address A0 Write, Inc. Count
Address A1 Write, Inc. Count
Address A1+1 Write, Load A2
n+1
n+2
n+3
n+4
n+5
n+6
n+7
n+8
X
X
X
X
L
X
D0
X
D0+1
D0+2
D0+3
D0
X
A1
X
X
X
L
H
H
L
X
X
L
X
D1
A2
D1+1
4875 tbl 16
NOTES:
1. H = High; L = Low; X = Don’t Care; ? = Don’t Know; Z = High Impedance.
2. CE = L is defined as CE1 = L, CE2 = L and CE2 = H. CE = H is defined as CE1 = H, CE2 = H or CE2 = L.
6.1422
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Read Operation with Clock Enable Used(1)
CE(2 )
CEN
BWx
OE
Cycle
Address
R/W
ADV/LD
I/O
Comments
n
A0
X
H
X
H
X
X
H
H
H
L
X
L
X
X
L
L
L
L
L
H
L
H
H
L
L
L
X
X
X
X
X
X
X
X
X
X
X
L
L
L
L
L
X
X
Address and Control meet setup
Clock n+1 Ignored
n+1
n+2
n+3
n+4
n+5
n+6
n+7
X
L
A1
X
X
Clock Valid
X
X
L
Q0
Q0
Q0
Q1
Q2
Clock Ignored. Data Q0 is on the bus.
Clock Ignored. Data Q0 is on the bus.
Address A0 Read out (bus trans.)
Address A1 Read out (bus trans.)
X
A2
A3
A4
L
L
Address A2 Read out (bus trans.)
4875 tbl 17
NOTES:
1. H = High; L = Low; X = Don’t Care; Z = High Impedance.
2. CE = L is defined as CE1 = L, CE2 = L and CE2 = H. CE = H is defined as CE1 = H, CE2 = H or CE2 = L.
Write Operation with Clock Enable Used(1)
CE(2 )
CEN
BWx
OE
Cycle
Address
R/W
ADV/LD
I/O
Comments
n
A0
X
L
X
L
X
X
L
L
L
L
X
L
X
X
L
L
L
L
L
H
L
H
H
L
L
L
L
X
L
X
X
L
L
L
X
X
X
X
X
X
X
X
X
X
Address and Control meet setup.
Clock n+1 Ignored.
Clock Valid.
n+1
n+2
n+3
n+4
n+5
n+6
n+7
X
L
A1
X
X
X
X
L
X
Clock Ignored.
X
X
Clock Ignored.
A2
A3
A4
D0
D1
D2
Write Data D0
L
Write Data D1
L
Write Data D2
4875 tbl 18
NOTES:
1. H = High; L = Low; X = Don’t Care; Z = High Impedance.
2. CE = L is defined as CE1 = L, CE2 = L and CE2 = H. CE = H is defined as CE1 = H, CE2 = H or CE2 = L.
6.42
13
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Read Operation with Chip Enable Used(1)
CE(2 )
H
H
L
(3 )
CEN
BWx
OE
Cycle
Address
R/W
ADV/LD
Comments
I/O
n
X
X
X
X
H
X
H
X
X
H
X
X
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
X
X
X
X
X
X
X
X
X
X
X
X
X
X
L
?
Deselected.
n+1
n+2
n+3
n+4
n+5
n+6
n+7
n+8
n+9
?
Deselected.
A0
X
Z
Address and Control meet setup
Deselected or STOP.
Address A0 Read out. Load A1.
Deselected or STOP.
H
L
Z
A1
X
Q0
Z
H
H
L
X
L
X
Q1
Z
Address A Read out. Deselected.
1
A2
X
X
X
L
Address and control meet setup.
Deselected or STOP.
H
H
Z
X
Q2
Address A2 Read out. Deselected.
4875 tbl 19
NOTES:
1. H = High; L = Low; X = Don’t Care; ? = Don’t Know; Z = High Impedance.
2. CE = L is defined as CE1 = L, CE2 = L and CE2 = H. CE = H is defined as CE1 = H, CE2 = H or CE2 = L.
3. Device Outputs are ensured to be in High-Z after the first rising edge of clock upon power-up.
Write Operation with Chip Enable Used(1)
CE(2 )
H
H
L
(3 )
CEN
BWx
OE
Cycle
Address
R/W
ADV/LD
Comments
I/O
n
X
X
X
X
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
X
X
L
X
X
X
X
X
X
X
X
X
X
?
Deselected.
n+1
n+2
n+3
n+4
n+5
n+6
n+7
n+8
n+9
?
Deselected.
A0
X
Z
Address and Control meet setup
Deselected or STOP.
Address D0 Write in. Load A1.
Deselected or STOP.
X
L
H
L
X
L
Z
A1
X
D0
Z
X
X
L
H
H
L
X
X
L
X
D
1
Address D Write in. Deselected.
1
A2
X
Z
Z
Address and control meet setup.
Deselected or STOP.
X
X
H
H
X
X
X
D2
Address D2 Write in. Deselected.
4875 tbl 20
NOTES:
1. H = High; L = Low; X = Don’t Care; ? = Don’t Know; Z = High Impedance.
2. CE = L is defined as CE1 = L, CE2 = L and CE2 = H. CE = H is defined as CE1 = H, CE2 = H or CE2 = L.
6.1442
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
DC Electrical Characteristics Over the Operating
Temperature and Supply Voltage Range (VDD = 3.3V±5%)
Symbol
Parameter
Test Conditions
Min.
Max.
Unit
___
|ILI|
Input Leakage Current
VDD = Max., VIN = 0V to VDD
5
µA
(1 )
___
___
___
LBO, JTAG and ZZ Input Leakage Current
|ILI|
VDD = Max., VIN = 0V to VDD
VOUT = 0V to VDDQ, Device Deselected
IOL = +6mA, VDD = Min.
30
5
µA
µA
V
|ILO|
VOL
VOH
Output Leakage Current
Output Low Voltage
0.4
___
Output High Voltage
IOH = -6mA, VDD = Min.
2.0
V
4875 tbl 21
NOTE:
1. The LBO, TMS, TDI, TCK & TRST pins will be internally pulled to VDD and ZZ will be internally pulled to VSS if it is not actively driven in the application.
DC Electrical Characteristics Over the Operating
Temperature Supply Voltage Range(1) (VDD = 3.3V±5%)
200MHz
166MHz
133MHz
100MHz
Unit
Symbol
Parameter
Test Conditions
Com'l Only Com'l
Ind
Com'l
Ind
Com'l
Ind
IDD
Device Selected, Outputs Open,
Operating Power
Supply Current
400
40
350
40
360
300
40
310
250
40
260
mA
ADV/LD = X, VDD = Max.,
(2)
VIN > VIH or < VIL, f = fMAX
ISB1
Device Deselected, Outputs
Open, VDD = Max., VIN > VHD or
< VLD, f = 0(2,3)
CMOS Standby
Power Supply Current
45
45
45
mA
mA
Device Deselected, Outputs
Open, VDD = Max., VIN > VHD or
< VLD,
ISB2
ISB3
Clock Running Power
Supply Current
130
40
120
40
130
45
110
40
120
45
100
40
110
45
(2.3)
f = fMAX
Device Selected, Outputs Open,
Idle Power
Supply Current
mA
CEN > VIH, VDD = Max.,
(2,3)
VIN > VHD or < VLD, f = fMAX
4875 tbl 22
NOTES:
1. All values are maximum guaranteed values.
2. At f = fMAX, inputs are cycling at the maximum frequency of read cycles of 1/tCYC; f=0 means no input lines are changing.
3. For I/Os VHD = VDDQ – 0.2V, VLD = 0.2V. For other inputs VHD = VDD – 0.2V, VLD = 0.2V.
VDDQ/2
AC Test Loads
AC Test Conditions
(VDDQ = 2.5V)
50Ω
Input Pulse Levels
0 to 2.5V
2ns
I/O
Z0 = 50Ω
,
Input Rise/Fall Times
4875 drw 04
6
5
4
Input Timing Reference Levels
Output Timing Reference Levels
AC Test Load
(V /2)
DDQ
Figure 1. AC Test Load
(V /2)
DDQ
See Figure 1
4875 tbl 23
3
∆tCD
(Typical, ns)
2
1
20 30 50
80 100
Capacitance (pF)
200
4875 drw 05
,
Figure 2. Lumped Capacitive Load, Typical Derating
6.42
15
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
AC Electrical Characteristics
(VDD = 3.3V±5%, Commercial and Industrial Temperature Ranges)
200MHz
166MHz
133MHz
100MHz
Symbol
Parameter
Min.
Max.
Min.
Max.
Min.
Max.
Min.
Max.
Unit
____
____
____
____
tCY C
Clock Cycle Time
5
6
7.5
10
ns
(1)
____
____
____
____
Clock Frequence
200
166
133
100
MHz
tF
____
____
____
____
(2)
Clock High Pulse Width
Clock Low Pulse Width
1.8
1.8
1.8
1.8
2.2
2.2
3.2
3.2
ns
ns
tCH
____
____
____
____
(2)
tCL
Output Parameters
____
____
____
____
tCD
Clock High to Valid Data
3.2
3.5
4.2
5
ns
ns
ns
____
____
____
____
tCDC
Clock High to Data Change
Clock High to Output Active
Clock High to Data High-Z
1
1
1
1
1
1
1
1
____
____
____
____
(3,4,5)
tCL Z
(3,4,5)
1
3
1
3
1
3
1
3
ns
ns
ns
ns
tCHZ
____
____
____
____
tOE
Output Enable Access Time
Output Enable Low to Data Active
Output Enable High to Data High-Z
3.2
3.5
4.2
5
____
____
____
____
(3,4)
0
0
0
0
tOLZ
____
____
____
____
(3,4)
3.5
3.5
4.2
5
tOHZ
Set Up Times
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
tSE
tSA
tSD
tSW
Clock Enable Setup Time
Address Setup Time
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.5
1.7
1.7
1.7
1.7
2.0
2.0
2.0
2.0
ns
ns
ns
ns
Data In Setup Time
Read/Write (R/W) Setup Time
Advance/Load (ADV/LD) Setup
Time
____
____
____
____
____
____
____
____
____
____
____
____
tSADV
tSC
1.5
1.5
1.5
1.5
1.5
1.5
1.7
1.7
1.7
2.0
2.0
2.0
ns
ns
ns
Chip Enable/Select Setup Time
Byte Write Enable (BWx) Setup
Time
tSB
Hold Times
tHE
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
Clock Enable Hold Time
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
0.5
ns
ns
ns
ns
ns
ns
tHA
Address Hold Time
tHD
Data In Hold Time
tHW
Read/Write (R/W) Hold Time
Advance/Load (ADV/LD) Hold Time
Chip Enable/Select Hold Time
Byte Write Enable (BWx) Hold Time
tHADV
tHC
tHB
ns
4875 tbl 24
NOTES:
1. tF = 1/tCYC.
2. Measured as HIGH above 0.6VDDQ and LOW below 0.4VDDQ.
3. Transition is measured ±200mV from steady-state.
4. These parameters are guaranteed with the AC load (Figure 1) by device characterization. They are not production tested.
5. To avoid bus contention, the output buffers are designed such that tCHZ (device turn-off) is about 1ns faster than tCLZ (device turn-on) at a given temperature and voltage.
The specs as shown do not imply bus contention because tCLZ is a Min. parameter that is worse case at totally different test conditions (0 deg. C, 3.465V) than tCHZ,
which is a Max. parameter (worse case at 70 deg. C, 3.135V).
6.1462
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Timing Waveform of Read Cycle(1,2,3,4)
,
6.42
17
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Timing Waveform of Write Cycles(1,2,3,4,5)
,
6.1482
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Timing Waveform of Combined Read and Write Cycles(1,2,3)
,
,
6.42
19
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Timing Waveform of CEN Operation(1,2,3,4)
,
6.2402
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Timing Waveform of CS Operation(1,2,3,4)
,
6.42
21
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
JTAG Interface Specification (SA Version only)
t
JCYC
t
JR
t
JF
t
JCL
t
JCH
TCK
Device Inputs(1)/
TDI/TMS
JDC
t
t
JS
t
JH
Device Outputs(2)/
TDO
t
JRSR
t
JCD
3)
(
x
TRST
M4875 drw 01
t
JRST
NOTES:
1. Device inputs = All device inputs except TDI, TMS and TRST.
2. Device outputs = All device outputs except TDO.
3. During power up, TRST could be driven low or not be used since the JTAG circuit resets automatically. TRST is an optional JTAG reset.
JTAG AC Electrical
Characteristics(1,2,3,4)
Symbol
tJCYC
tJCH
tJCL
Parameter
JTAG Clock Input Period
JTAG Clock HIGH
JTAG Clock Low
JTAG Clock Rise Time
JTAG Clock Fall Time
JTAG Reset
Min.
100
40
Max.
Units
ns
ScanRegisterSizes
____
Register Name
Instruction (IR)
Bit Size
____
____
ns
4
1
40
ns
Bypass (BYR)
(1 )
____
tJR
5
ns
JTAG Identification (JIDR)
Boundary Scan (BSR)
32
(1 )
____
tJF
5
ns
Note (1)
____
____
tJRST
tJRSR
tJCD
tJDC
tJS
50
ns
I4875 tbl 03
JTAG Reset Recovery
JTAG Data Output
JTAG Data Output Hold
JTAG Setup
50
ns
NOTE:
1. The Boundary Scan Descriptive Language (BSDL) file for this device is available
by contacting your local IDT sales representative.
____
20
ns
____
0
ns
____
____
25
25
ns
tJH
JTAG Hold
ns
I4875 tbl 01
NOTES:
1. Guaranteed by design.
2. AC Test Load (Fig. 1) on external output signals.
3. Refer to AC Test Conditions stated earlier in this document.
4. JTAG operations occur at one speed (10MHz). The base device may run at any speed specified in this datasheet.
6.2422
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
JTAG Identification Register Definitions (SA Version only)
Instruction Field
Revision Number (31:28)
Value
Description
0x2
0x210, 0x212
0x33
Reserved for version number.
IDT Device ID (27:12)
Defines IDT part number 71V2556SA and 71V2558SA, respectively.
Allows unique identification of device vendor as IDT.
Indicates the presence of an ID register.
IDT JEDEC ID (11:1)
ID Register Indicator Bit (Bit 0)
1
I4875 tbl 02
Available JTAG Instructions
Instruction
Description
OPCODE
Forces contents of the boundary scan cells onto the device outputs(1).
Places the boundary scan register (BSR) between TDI and TDO.
EXTEST
0000
Places the boundary scan register (BSR) between TDI and TDO.
SAMPLE allows data from device inputs(2) and outputs(1) to be captured
in the boundary scan cells and shifted serially through TDO. PRELOAD
allows data to be input serially into the boundary scan cells via the TDI.
SAMPLE/PRELOAD
0001
Loads the JTAG ID register (JIDR) with the vendor ID code and places
the register between TDI and TDO.
DEVICE_ID
HIGHZ
0010
0011
Places the bypass register (BYR) between TDI and TDO. Forces all
device output drivers to a High-Z state.
RESERVED
RESERVED
RESERVED
RESERVED
0100
0101
0110
0111
Several combinations are reserved. Do not use codes other than those
identified for EXTEST, SAMPLE/PRELOAD, DEVICE_ID, HIGHZ, CLAMP,
VALIDATE and BYPASS instructions.
Uses BYR. Forces contents of the boundary scan cells onto the device
outputs. Places the bypass register (BYR) between TDI and TDO.
CLAMP
1000
RESERVED
RESERVED
RESERVED
RESERVED
1001
1010
1011
1100
Same as above.
Automatically loaded into the instruction register whenever the TAP
controller passes through the CAPTURE-IR state. The lower two bits '01'
are mandated by the IEEE std. 1149.1 specification.
VALIDATE
1101
RESERVED
BYPASS
Same as above.
1110
1111
The BYPASS instruction is used to truncate the boundary scan register
as a single bit in length.
I4875 tbl 04
NOTES:
1. Device outputs = All device outputs except TDO.
2. Device inputs = All device inputs except TDI, TMS, and TRST.
6.42
23
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
100 Pin Plastic Thin Quad Flatpack (TQFP) Package Diagram Outline
6.2442
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
119 Ball Grid Array (BGA) Package Diagram Outline
6.42
25
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
165 Fine Pitch Ball Grid Array (fBGA) Package Diagram Outline
6.2462
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
Timing Waveform of OE Operation(1)
OE
tOE
tOHZ
tOLZ
DATAOUT
Valid
,
4875 drw 11
NOTE:
1. A read operation is assumed to be in progress.
OrderingInformation
XX
IDT
XXXX
XX
XX
X
Device
Type
Power
Speed
Package Process/
Temperature
Range
Commercial (0°C to +70°C)
Industrial (-40°C to +85°C)
Blank
I
100-pin Plastic Thin Quad Flatpack (TQFP)
119 Ball Grid Array (BGA)
165 Fine Pitch Ball Grid Array (fBGA)
PF**
BG
BQ
200*
166
133
100
Clock Frequency in Megahertz
,
Standard Power
Standard Power with JTAG Interface
S
SA
IDT71V2556
IDT71V2558
128Kx36 Pipelined ZBT SRAM with 2.5V I/O
256Kx18 Pipelined ZBT SRAM with 2.5V I/O
*Available for commercial temperature range only.
4875 drw 12
** JTAG (SA version) is not available with 100-pin TQFP package
6.42
27
IDT71V2556, IDT71V2558, 128K x 36, 256K x 18, 3.3V Synchronous ZBT™ SRAMs
with 2.5V I/O, Burst Counter, and Pipelined Outputs
Commercial and Industrial Temperature Ranges
DatasheetDocumentHistory
6/30/99
8/23/99
Updatedtonewformat
AddedSmartZBTfunctionality
Pp. 4, 5
Pg. 6
Added Note 4 and changed Pins 38, 42, and 43 to DNU
Changed U2–U6 to DNU
Pg. 14
Pg. 15
AddedSmartZBTACElectricalCharacteristics
ImprovedtCD andtOE(MAX)at166MHz
Revised tCHZ(MIN) for f ≤ 133 MHz
Revised tOHZ (MAX) for f ≤ 133 MHz
ImprovedtCH, tCL forf≤166MHz
Improvedsetuptimesfor100–200MHz
Pg. 22
Pg. 24
Pg. 14
Pg. 15
AddedBGApackagediagrams
AddedDatasheetDocumentHistory
RevisedACElectricalCharacteristicstable
Revised tCHZ to match tCLZ and tCDC at 133MHz and 100MHz
RemovedSmartfunctionality
AddedIndustrialTemperaturerangeofferings atthe100to166MHzspeedgrades.
AddclarificationnotetoRecommendedTemperatureRatingsandAbsoluteMaxRatings
table;AddnotetoTQFPPinConfigurations
AddBGACapacitancetable
AddnotetoBGAPinConfigurations
InsertTQFPPackageDiagramOutline
10/4/99
12/31/99
04/30/00
Pg. 5,6
Pg. 6
Pg. 7
Pg. 21
05/26/00
07/26/00
Addnewpackageoffering,13x15mm165fBGA
Correct119BGAPackageDiagramOutline
Addzz, sleepmode reference note toTQFP, BG119andBQ165pinouts
UpdateBQ165pinout
Pg. 23
Pg. 5,6,7
Pg. 8
Pg. 23
UpdateBG119packagediagramoutlines
10/25/00
RemovePreliminaryStatus
Pg. 8
Pg. 1-8,15,22,23,27
Pg.7
Add note to pin N5, BQ165 pinout reserved for JTAG TRST
AddedJTAG"SA"versionfunctionality&updatedZZpindescriptions andnotes.
Updated pin configuration for the 119 BGA - reordered I/O signals on P6, P7 (128K x 36)
and P7, N6, L6, K7, H6, G7, F6, E7, D6 (256K x 18).
5/20/02
10/15/04
CORPORATE HEADQUARTERS
2975StenderWay
Santa Clara, CA 95054
for SALES:
for Tech Support:
sramhelp@idt.com
800-544-7726
800-345-7015 or 408-727-6116
fax: 408-492-8674
www.idt.com
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
ZBT and ZeroBus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola Inc.
6.2482
相关型号:
IDT71V2558SA133PF
128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs
IDT
IDT71V2558SA133PFI
128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs
IDT
IDT71V2558SA166BG
128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs
IDT
IDT71V2558SA166BGI
128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs
IDT
IDT71V2558SA166BQ
128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs
IDT
IDT71V2558SA166BQI
128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs
IDT
IDT71V2558SA166PF
128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs
IDT
IDT71V2558SA166PFI
128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs
IDT
IDT71V2558SA200BG
128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs
IDT
IDT71V2558SA200BGI
128K x 36, 256K x 18 3.3V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs
IDT
©2020 ICPDF网 联系我们和版权申明