HUF76419P3 [INTERSIL]
27A, 60V, 0.040 Ohm, N-Channel, Logic Level UltraFET Power MOSFET; 27A , 60V , 0.040 Ohm的N通道,逻辑电平UltraFET功率MOSFET型号: | HUF76419P3 |
厂家: | Intersil |
描述: | 27A, 60V, 0.040 Ohm, N-Channel, Logic Level UltraFET Power MOSFET |
文件: | 总9页 (文件大小:336K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
HUF76419P3, HUF76419S3S
Data Sheet
August 1999
File Number 4669.1
27A, 60V, 0.040 Ohm, N-Channel, Logic
Level UltraFET Power MOSFET
Packaging
Features
JEDEC TO-220AB
JEDEC TO-263AB
• Ultra Low On-Resistance
- r
- r
= 0.035Ω, VGS = 10V
= 0.040Ω, VGS = 5V
DS(ON)
DS(ON)
SOURCE
DRAIN
(FLANGE)
DRAIN
GATE
• Simulation Models
®
©
- Temperature Compensated PSPICE and SABER
Electrical Models
GATE
SOURCE
©
- Spice and SABER Thermal Impedance Models
DRAIN
(FLANGE)
- www.Intersil.com
• Peak Current vs Pulse Width Curve
• UIS Rating Curve
HUF76419P3
HUF76419S3S
• Switching Time vs R
GS
Curves
Symbol
D
S
Ordering Information
PART NUMBER
HUF76419P3
PACKAGE
BRAND
76419P
76419S
G
TO-220AB
TO-263AB
HUF76419S3S
NOTE: When ordering, use the entire part number. Add the suffix T
to obtain the variant in tape and reel, e.g., HUF76419S3ST.
o
Absolute Maximum Ratings
T = 25 C, Unless Otherwise Specified
C
HUF76419P3,
HUF76419S3S
UNITS
Drain to Source Voltage (Note 1). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . V
60
60
16
V
V
V
DSS
Drain to Gate Voltage (R
GS
= 20kΩ) (Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . V
DGR
Gate to Source Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . V
GS
Drain Current
o
Continuous (T = 25 C, V
= 5V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . I
= 10V) (Figure 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . I
27
29
19
A
A
A
A
C
GS
D
D
o
Continuous (T = 25 C, V
C
GS
o
Continuous (T = 100 C, V
= 5V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . I
= 4.5V) (Figure 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . I
C
GS
D
o
Continuous (T = 100 C, V
18
C
GS
D
Pulsed Drain Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .I
Figure 4
DM
Pulsed Avalanche Rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .UIS
Figures 6, 17, 18
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . P
Derate Above 25 C . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
75
0.5
W
W/ C
D
o
o
o
Operating and Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . T , T
J
-55 to 175
C
STG
Maximum Temperature for Soldering
Leads at 0.063in (1.6mm) from Case for 10s. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .T
Package Body for 10s, See Techbrief TB334. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . T
o
300
260
C
C
L
o
pkg
NOTES:
1. T = 25 C to 150 C.
o
o
J
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
CAUTION: These devices are sensitive to electrostatic discharge. Follow proper ESD Handling Procedures.
4-1
UltraFET™ is a trademark of Intersil Corporation. PSPICE™ is a registered trademark of MicroSim Corporation.
©
SABER is a Copyright of Analogy Inc. www.intersil.com or 407-727-9207 | Copyright © Intersil Corporation 1999
HUF76419P3, HUF76419S3S
o
Electrical Specifications
T = 25 C, Unless Otherwise Specified
C
PARAMETER
SYMBOL
TEST CONDITIONS
MIN
TYP
MAX
UNITS
OFF STATE SPECIFICATIONS
Drain to Source Breakdown Voltage
BV
DSS
I
I
= 250µA, V
= 250µA, V
= 0V (Figure 12)
o
60
55
-
-
-
-
-
-
-
-
V
D
GS
GS
GS
GS
= 0V , T = -40 C (Figure 12)
C
V
D
Zero Gate Voltage Drain Current
I
V
V
V
= 55V, V
= 50V, V
= 0V
= 0V, T = 150 C
1
µA
µA
nA
DSS
DS
DS
GS
o
-
250
100
C
Gate to Source Leakage Current
ON STATE SPECIFICATIONS
Gate to Source Threshold Voltage
Drain to Source On Resistance
I
=
16V
-
GSS
V
V
= V , I = 250µA (Figure 11)
1
-
-
3
V
Ω
Ω
Ω
GS(TH)
GS
DS
D
GS
GS
GS
r
I
I
I
= 29A, V
= 19A, V
= 18A, V
= 10V (Figures 9, 10)
= 5V (Figure 9)
0.029
0.033
0.035
0.035
0.040
0.044
DS(ON)
D
D
D
-
= 4.5V (Figure 9)
-
THERMAL SPECIFICATIONS
o
Thermal Resistance Junction to Case
R
TO-220 and TO-263
-
-
-
-
2.0
62
C/W
θJC
o
Thermal Resistance Junction to
Ambient
R
C/W
θJA
SWITCHING SPECIFICATIONS (V
= 4.5V)
GS
Turn-On Time
t
V
V
= 30V, I = 18A
-
-
-
-
-
-
-
12
150
27
55
-
245
ns
ns
ns
ns
ns
ns
ON
DD
D
= 4.5V, R
= 12Ω
GS
GS
Turn-On Delay Time
Rise Time
t
-
d(ON)
(Figures 15, 21, 22)
t
-
r
Turn-Off Delay Time
Fall Time
t
-
-
d(OFF)
t
f
Turn-Off Time
t
125
OFF
SWITCHING SPECIFICATIONS (V
Turn-On Time
= 10V)
t
GS
V
V
R
= 30V, I = 29A
D
= 10V,
= 12Ω
-
-
-
-
-
-
-
110
ns
ns
ns
ns
ns
ns
ON
DD
GS
Turn-On Delay Time
Rise Time
t
6.7
66
45
76
-
-
d(ON)
GS
t
-
r
(Figures 16, 21, 22)
Turn-Off Delay Time
Fall Time
t
-
-
d(OFF)
t
f
Turn-Off Time
t
185
OFF
GATE CHARGE SPECIFICATIONS
Total Gate Charge
Q
V
V
V
= 0V to 10V
= 0V to 5V
= 0V to 1V
V
= 30V,
-
-
-
-
-
22
13
0.9
2.7
6
28
16
1.1
-
nC
nC
nC
nC
nC
g(TOT)
GS
GS
GS
DD
= 19A,
I
I
D
Gate Charge at 5V
Q
g(5)
= 1.0mA
g(REF)
Threshold Gate Charge
Q
g(TH)
(Figures 14, 19, 20)
Gate to Source Gate Charge
Gate to Drain "Miller" Charge
CAPACITANCE SPECIFICATIONS
Input Capacitance
Q
gs
gd
Q
-
C
V
= 25V, V = 0V,
GS
-
-
-
900
250
45
-
-
-
pF
pF
pF
ISS
DS
f = 1MHz
(Figure 13)
Output Capacitance
C
OSS
RSS
Reverse Transfer Capacitance
C
Source to Drain Diode Specifications
PARAMETER
SYMBOL
TEST CONDITIONS
MIN
TYP
MAX
1.25
1.0
UNITS
V
Source to Drain Diode Voltage
V
I
I
I
I
= 19A
= 10A
-
-
-
-
-
-
-
-
SD
SD
SD
SD
SD
V
Reverse Recovery Time
t
= 19A, dI /dt = 100A/µs
SD
78
ns
rr
Reverse Recovered Charge
Q
= 19A, dI /dt = 100A/µs
SD
230
nC
RR
4-2
HUF76419P3, HUF76419S3S
Typical Performance Curves
1.2
1.0
0.8
0.6
0.4
0.2
0
30
20
10
0
V
= 10V
GS
V
= 4.5V
GS
0
25
50
75
100
150
175
25
50
75
100
125
150
175
125
o
o
T
, CASE TEMPERATURE ( C)
T , CASE TEMPERATURE ( C)
C
C
FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE
TEMPERATURE
FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs
CASE TEMPERATURE
2
DUTY CYCLE - DESCENDING ORDER
0.5
1
0.2
0.1
0.05
0.02
0.01
P
DM
0.1
t
1
t
2
NOTES:
DUTY FACTOR: D = t /t
1
2
SINGLE PULSE
PEAK T = P
x Z
x R + T
J
DM
θJC
θJC C
0.01
-5
-4
10
-3
10
-2
10
-1
10
0
1
10
10
10
t, RECTANGULAR PULSE DURATION (s)
FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE
500
100
o
T
= 25 C
C
FOR TEMPERATURES
ABOVE 25 C DERATE PEAK
CURRENT AS FOLLOWS:
o
175 - T
150
C
I = I
25
V
= 10V
V
= 5V
GS
GS
TRANSCONDUCTANCE
MAY LIMIT CURRENT
IN THIS REGION
10
-5
-4
-3
-2
10
-1
0
1
10
10
10
10
10
10
t, PULSE WIDTH (s)
FIGURE 4. PEAK CURRENT CAPABILITY
4-3
HUF76419P3, HUF76419S3S
Typical Performance Curves (Continued)
200
100
60
10
o
STARTING T = 25 C
J
o
100µs
STARTING T = 150 C
J
10
OPERATION IN THIS
AREA MAY BE
LIMITED BY r
DS(ON)
1ms
If R = 0
= (L)(I )/(1.3*RATED BV
t
- V )
DD
AV
If R ≠ 0
= (L/R)ln[(I *R)/(1.3*RATED BV
AS
DSS
SINGLE PULSE
= MAX RATED
10ms
100
o
T
T
= 25 C
J
C
t
AV
- V ) +1]
DD
AS DSS
1
1
1
10
200
0.001
0.01
t
0.1
1
10
V
, DRAIN TO SOURCE VOLTAGE (V)
DS
, TIME IN AVALANCHE (ms)
AV
NOTE: Refer to Intersil Application Notes AN9321 and AN9322.
FIGURE 6. UNCLAMPED INDUCTIVE SWITCHING
CAPABILITY
FIGURE 5. FORWARD BIAS SAFE OPERATING AREA
60
60
V
= 10V
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
DD
GS
V
= 5V
GS
50
40
30
20
10
0
50
40
30
20
10
0
V
= 15V
V
= 4V
GS
V
= 3.5V
GS
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
o
T
= 175 C
J
o
T
= 25 C
J
V
= 3V
o
o
GS
T
= 25 C
T
= -55 C
C
J
1
2
3
4
5
0
1
2
3
4
V
, GATE TO SOURCE VOLTAGE (V)
V
, DRAIN TO SOURCE VOLTAGE (V)
GS
DS
FIGURE 7. TRANSFER CHARACTERISTICS
FIGURE 8. SATURATION CHARACTERISTICS
50
2.5
2.0
1.5
1.0
0.5
I
= 29A
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
D
o
T
= 25 C
C
I
= 10A
D
40
30
20
I
= 19A
D
V
= 10V, I = 29A
GS
D
-80
-40
0
40
80
120
160
200
2
4
6
8
10
o
V
, GATE TO SOURCE VOLTAGE (V)
T , JUNCTION TEMPERATURE ( C)
GS
J
FIGURE 9. DRAIN TO SOURCE ON RESISTANCE vs GATE
VOLTAGE AND DRAIN CURRENT
FIGURE 10. NORMALIZED DRAIN TO SOURCE ON
RESISTANCE vs JUNCTION TEMPERATURE
4-4
HUF76419P3, HUF76419S3S
Typical Performance Curves (Continued)
1.2
1.0
0.8
0.6
0.4
1.2
1.1
1.0
0.9
I = 250µA
D
V
= V , I = 250µA
DS
GS
D
-80
-40
0
40
80
120
160
200
-80
-40
0
40
80
120
160
200
o
o
T , JUNCTION TEMPERATURE ( C)
T , JUNCTION TEMPERATURE ( C)
J
J
FIGURE 11. NORMALIZED GATE THRESHOLD VOLTAGE vs
JUNCTION TEMPERATURE
FIGURE 12. NORMALIZED DRAIN TO SOURCE BREAKDOWN
VOLTAGE vs JUNCTION TEMPERATURE
10
2000
C
= C
GS
+ C
GD
V
= 30V
ISS
DD
1000
100
10
8
6
4
2
0
C
≅ C + C
DS
OSS
GD
C
RSS
= C
GD
WAVEFORMS IN
DESCENDING ORDER:
I
I
I
= 29A
= 19A
= 10A
D
D
D
V
= 0V, f = 1MHz
GS
0
5
10
15
20
25
0.1
1
10
60
Q , GATE CHARGE (nC)
V
, DRAIN TO SOURCE VOLTAGE (V)
g
DS
NOTE: Refer to Intersil Application Notes AN7254 and AN7260.
FIGURE 14. GATE CHARGE WAVEFORMS FOR CONSTANT
GATE CURRENT
FIGURE 13. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE
250
150
V
= 10V, V
DD
= 30V, I = 29A
D
GS
V
= 4.5V, V
DD
= 30V, I = 18A
D
GS
t
r
200
150
100
50
100
50
0
t
f
t
r
t
f
t
d(OFF)
t
d(OFF)
t
d(ON)
t
d(ON)
0
0
10
20
30
40
50
0
10
20
30
40
50
R
, GATE TO SOURCE RESISTANCE (Ω)
GS
R , GATE TO SOURCE RESISTANCE (Ω)
GS
FIGURE 15. SWITCHING TIME vs GATE RESISTANCE
FIGURE 16. SWITCHING TIME vs GATE RESISTANCE
4-5
HUF76419P3, HUF76419S3S
Test Circuits and Waveforms
V
DS
BV
DSS
L
t
P
V
DS
I
VARY t TO OBTAIN
P
AS
+
V
DD
R
REQUIRED PEAK I
AS
G
V
DD
-
V
GS
DUT
t
P
I
0V
AS
0
0.01Ω
t
AV
FIGURE 17. UNCLAMPED ENERGY TEST CIRCUIT
FIGURE 18. UNCLAMPED ENERGY WAVEFORMS
V
DS
V
Q
DD
R
g(TOT)
L
V
DS
V
= 10V
GS
V
Q
GS
g(5)
+
-
V
DD
V
= 5V
V
GS
GS
DUT
V
= 1V
GS
I
0
g(REF)
Q
g(TH)
Q
Q
gd
gs
I
g(REF)
0
FIGURE 19. GATE CHARGE TEST CIRCUIT
FIGURE 20. GATE CHARGE WAVEFORMS
V
t
t
DS
ON
OFF
t
d(OFF)
t
d(ON)
t
t
f
R
L
r
V
DS
90%
90%
+
V
GS
V
DD
10%
10%
0
-
DUT
90%
50%
R
GS
V
GS
50%
PULSE WIDTH
10%
V
GS
0
FIGURE 21. SWITCHING TIME TEST CIRCUIT
FIGURE 22. SWITCHING TIME WAVEFORM
4-6
HUF76419P3, HUF76419S3S
PSPICE Electrical Model
.SUBCKT HUF76419 2 1 3 ;
rev 21 June 1999
CA 12 8 1.1e-9
CB 15 14 1.1e-9
CIN 6 8 8.5e-10
DBODY 7 5 DBODYMOD
DBREAK 5 11 DBREAKMOD
DPLCAP 10 5 DPLCAPMOD
LDRAIN
DPLCAP
5
DRAIN
2
10
RLDRAIN
RSLC1
51
EBREAK 11 7 17 18 69.6
EDS 14 8 5 8 1
EGS 13 8 6 8 1
ESG 6 10 6 8 1
EVTHRES 6 21 19 8 1
EVTEMP 20 6 18 22 1
DBREAK
+
RSLC2
5
ESLC
11
51
-
50
+
-
17
18
-
DBODY
RDRAIN
6
8
EBREAK
ESG
IT 8 17 1
EVTHRES
+
16
21
+
-
19
8
MWEAK
LDRAIN 2 5 1e-9
LGATE 1 9 4.4e-9
LSOURCE 3 7 4.5e-9
LGATE
EVTEMP
+
RGATE
GATE
1
6
-
18
22
MMED
9
20
MSTRO
8
RLGATE
MMED 16 6 8 8 MMEDMOD
MSTRO 16 6 8 8 MSTROMOD
MWEAK 16 21 8 8 MWEAKMOD
LSOURCE
CIN
SOURCE
3
7
RSOURCE
RBREAK 17 18 RBREAKMOD 1
RDRAIN 50 16 RDRAINMOD 1.5e-2
RGATE 9 20 3.1
RLDRAIN 2 5 10
RLGATE 1 9 44
RLSOURCE
S1A
S2A
RBREAK
12
15
13
8
14
13
17
18
RLSOURCE 3 7 45
RSLC1 5 51 RSLCMOD 1e-6
RSLC2 5 50 1e3
RSOURCE 8 7 RSOURCEMOD 9e-3
RVTHRES 22 8 RVTHRESMOD 1
RVTEMP 18 19 RVTEMPMOD 1
RVTEMP
19
-
S1B
S2B
13
CB
CA
IT
14
+
+
VBAT
6
8
5
8
EGS
EDS
+
-
-
8
S1A 6 12 13 8 S1AMOD
S1B 13 12 13 8 S1BMOD
S2A 6 15 14 13 S2AMOD
S2B 13 15 14 13 S2BMOD
22
RVTHRES
VBAT 22 19 DC 1
ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))*(PWR(V(5,51)/(1e-6*70),3.5))}
.MODEL DBODYMOD D (IS = 1.3e-12 RS = 7.5e-3 TRS1 = 1e-4 TRS2 = 3e-6 CJO = 1.07e-9 TT = 4.9e-8 N = 1.03 M = 0.5)
.MODEL DBREAKMOD D (RS = 3.5e-1 TRS1 = 1e-4 TRS2 = 0)
.MODEL DPLCAPMOD D (CJO = 7.5e-10 IS = 1e-30 N = 10 M = 0.85)
.MODEL MMEDMOD NMOS (VTO = 2.0 KP = 4 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 3.1)
.MODEL MSTROMOD NMOS (VTO = 2.34 KP = 43 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u)
.MODEL MWEAKMOD NMOS (VTO = 1.74 KP = 0.13 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 31 RS = 0.1)
.MODEL RBREAKMOD RES (TC1 = 1.2e-3 TC2 = -5e-7)
.MODEL RDRAINMOD RES (TC1 = 9e-3 TC2 = 2e-5)
.MODEL RSLCMOD RES (TC1 = 3.5e-3 TC2 = 7e-6)
.MODEL RSOURCEMOD RES (TC1 = 1e-3 TC2 = 1e-6)
.MODEL RVTHRESMOD RES (TC1 = -1.8e-3 TC2 = -5.8e-6)
.MODEL RVTEMPMOD RES (TC1 = -1.7e-3 TC2 = 1e-6)
.MODEL S1AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -4.5 VOFF= -2.8)
.MODEL S1BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -2.8 VOFF= -4.5)
.MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -0.5 VOFF= 0.5)
.MODEL S2BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 0.5 VOFF= -0.5)
.ENDS
NOTE: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global
Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley.
4-7
HUF76419P3, HUF76419S3S
SABER Electrical Model
REV 21 June 1999
template huf76419 n2,n1,n3
electrical n2,n1,n3
{
var i iscl
d..model dbodymod = (is = 1.3e-12, cjo = 1.07e-9, tt = 4.9e-8, n=1.03, m = 0.5)
d..model dbreakmod = ()
d..model dplcapmod = (cjo = 7.5e-10, is = 1e-30, m = 0.85, n = 10)
m..model mmedmod = (type=_n, vto = 2.0, kp = 4, is = 1e-30, tox = 1)
m..model mstrongmod = (type=_n, vto = 2.34, kp = 43, is = 1e-30, tox = 1)
m..model mweakmod = (type=_n, vto = 1.74, kp = 0.13, is = 1e-30, tox = 1)
sw_vcsp..model s1amod = (ron = 1e-5, roff = 0.1, von = -4.5, voff = -2.8)
sw_vcsp..model s1bmod = (ron =1e-5, roff = 0.1, von = -2.8, voff = -4.5)
sw_vcsp..model s2amod = (ron = 1e-5, roff = 0.1, von = -0.5, voff = 0.5)
sw_vcsp..model s2bmod = (ron = 1e-5, roff = 0.1, von = 0.5, voff = -0.5)
LDRAIN
RLDRAIN
RDBODY
DPLCAP
DRAIN
2
5
10
RSLC1
51
RDBREAK
72
DBREAK
11
RSLC2
ISCL
c.ca n12 n8 = 1.1e-9
c.cb n15 n14 = 1.1e-9
c.cin n6 n8 = 8.5e-10
50
-
71
RDRAIN
6
8
ESG
d.dbody n7 n71 = model=dbodymod
d.dbreak n72 n11 = model=dbreakmod
d.dplcap n10 n5 = model=dplcapmod
EVTHRES
+
+
16
21
-
19
8
MWEAK
LGATE
EVTEMP
+
DBODY
RGATE
GATE
1
6
-
18
22
EBREAK
+
i.it n8 n17 = 1
MMED
9
20
MSTRO
8
17
18
-
RLGATE
l.ldrain n2 n5 = 1e-9
l.lgate n1 n9 = 4.4e-9
l.lsource n3 n7 = 4.5e-9
LSOURCE
CIN
SOURCE
3
7
RSOURCE
m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u
m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u
m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u
RLSOURCE
S1A
S2A
14
RBREAK
12
15
13
17
18
8
13
res.rbreak n17 n18 = 1, tc1 = 1.2e-3, tc2 = -5e-7
res.rdbody n71 n5 = 7.5e-3, tc1 = 1e-4, tc2 = 3e-6
res.rdbreak n72 n5 = 3.5e-1, tc1 = 1e-4, tc2 = 0
res.rdrain n50 n16 = 1.5e-2, tc1 = 9e-3, tc2 = 2e-5
res.rgate n9 n20 = 3.1
res.rldrain n2 n5 = 10
res.rlgate n1 n9 = 44
res.rlsource n3 n7 = 45
res.rslc1 n5 n51 = 1e-6, tc1 = 3.5e-3, tc2 = 7e-6
res.rslc2 n5 n50 = 1e3
RVTEMP
19
S1B
S2B
13
CB
CA
IT
14
-
+
+
VBAT
6
8
5
8
EGS
EDS
+
-
-
8
22
RVTHRES
res.rsource n8 n7 = 9e-3, tc1 = 1e-3, tc2 = 1e-6
res.rvtemp n18 n19 = 1, tc1 = -1.7e-3, tc2 = 1e-6
res.rvthres n22 n8 = 1, tc1 = -1.8e-3, tc2 = -5.8e-6
spe.ebreak n11 n7 n17 n18 = 69.6
spe.eds n14 n8 n5 n8 = 1
spe.egs n13 n8 n6 n8 = 1
spe.esg n6 n10 n6 n8 = 1
spe.evtemp n20 n6 n18 n22 = 1
spe.evthres n6 n21 n19 n8 = 1
sw_vcsp.s1a n6 n12 n13 n8 = model=s1amod
sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod
sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod
sw_vcsp.s2b n13 n15 n14 n13 = model=s2bmod
v.vbat n22 n19 = dc=1
equations {
i (n51->n50) +=iscl
iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/70))** 3.5))
}
}
4-8
HUF76419P3, HUF76419S3S
SPICE Thermal Model
JUNCTION
th
REV 21 June 1999
HUF76419T
RTHERM1
RTHERM2
RTHERM3
RTHERM4
RTHERM5
RTHERM6
CTHERM1
CTHERM1 th 6 1.1e-3
CTHERM2 6 5 2.5e-3
CTHERM3 5 4 3.6e-3
CTHERM4 4 3 8.2e-3
CTHERM5 3 2 2.6e-2
CTHERM6 2 tl 3.5e-1
6
CTHERM2
CTHERM3
CTHERM4
CTHERM5
CTHERM6
RTHERM1 th 6 6.8e-3
RTHERM2 6 5 8.4e-2
RTHERM3 5 4 3.9e-1
RTHERM4 4 3 4.2e-1
RTHERM5 3 2 5.0e-1
RTHERM6 2 tl 2.0e-1
5
SABER Thermal Model
SABER thermal model HUF76419T
4
3
2
template thermal_model th tl
thermal_c th, tl
{
ctherm.ctherm1 th 6 = 1.1e-3
ctherm.ctherm2 6 5 = 2.5e-3
ctherm.ctherm3 5 4 = 3.6e-3
ctherm.ctherm4 4 3 = 8.2e-3
ctherm.ctherm5 3 2 = 2.6e-2
ctherm.ctherm6 2 tl = 3.5e-1
rtherm.rtherm1 th 6 = 6.8e-3
rtherm.rtherm2 6 5 = 8.4e-2
rtherm.rtherm3 5 4 = 3.9e-1
rtherm.rtherm4 4 3 = 4.2e-1
rtherm.rtherm5 3 2 = 5.0e-1
rtherm.rtherm6 2 tl = 2.0e-1
}
tl
CASE
All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time with-
out notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see web site http://www.intersil.com
Sales Office Headquarters
NORTH AMERICA
EUROPE
ASIA
Intersil Corporation
Intersil SA
Mercure Center
100, Rue de la Fusee
1130 Brussels, Belgium
TEL: (32) 2.724.2111
FAX: (32) 2.724.22.05
Intersil (Taiwan) Ltd.
7F-6, No. 101 Fu Hsing North Road
Taipei, Taiwan
Republic of China
TEL: (886) 2 2716 9310
FAX: (886) 2 2715 3029
P. O. Box 883, Mail Stop 53-204
Melbourne, FL 32902
TEL: (407) 724-7000
FAX: (407) 724-7240
4-9
相关型号:
HUF76419S3ST_F085
Power Field-Effect Transistor, 29A I(D), 60V, 0.035ohm, 1-Element, N-Channel, Silicon, Metal-oxide Semiconductor FET, TO-263AB, ROHS COMPLIANT PACKAGE-3/2
FAIRCHILD
HUF76419S3ST_NL
Power Field-Effect Transistor, 29A I(D), 60V, 0.04ohm, 1-Element, N-Channel, Silicon, Metal-oxide Semiconductor FET, TO-263AB,
FAIRCHILD
©2020 ICPDF网 联系我们和版权申明