LY622568PL-55LLIT [LYONTEK]
256K X 8 BIT LOW POWER CMOS SRAM; 256K ×8位低功耗CMOS SRAM型号: | LY622568PL-55LLIT |
厂家: | Lyontek Inc. |
描述: | 256K X 8 BIT LOW POWER CMOS SRAM |
文件: | 总14页 (文件大小:293K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
REVISION HISTORY
Revision
Rev. 1.0
Rev. 1.1
Rev. 1.2
Description
Initial Issue
Revised ISB1/IDR/Test Condition of ICC
Adding PKG type : 32 P-DIP
Issue Date
Aug.29.2005
Oct.31.2005
May.14.2007
Revised Test Condition of ISB1/IDR
Adding SL Spec.
Revised ABSOLUTE MAXIMUN RATINGS
Rev. 2.0
Rev. 2.1
Jul.26.2007
Mar.30.2009
℃
℃
Added ISB1/IDR values when TA = 25 and TA = 40
Revised ISB1 (MAX) of SL grade
FEATURES ORDERING INFORMATION
Lead
Revised
&
free and green package available to Green package available
ORDERING INFORMATION
Added packing type in
ABSOLUTE MAXIMUN RATINGS
Deleted TSOLDER in
Revised -35ns to -45ns Spec.
Revised VDR
Rev. 2.2
Rev. 2.3
Rev. 2.4
Sep.11.2009
May.7.2010
Aug.25.2010
PACKAGE OUTLINE DIMENSION
Revised
Revised
Revised
in page 8/9/11
in page 10
ORDERING INFORMATION
in page 12
PACKAGE OUTLINE DIMENSION
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
0
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
FEATURES
GENERAL DESCRIPTION
Fast access time : 45/55/70ns
Low power consumption:
The LY622568 is a 2,097,152-bit low power CMOS
static random access memory organized as 262,144
words by 8 bits. It is fabricated using very high
performance, high reliability CMOS technology. Its
standby current is stable within the range of
operating temperature.
Operating current : 50/40/30mA (TYP.)
Standby current : 3μA@5V(TYP.) LL/SL version
2μA@3V(TYP.) SL version
Single 4.5V ~ 5.5V power supply
All inputs and outputs TTL compatible
Fully static operation
The LY622568 is well designed for very low power
system applications, and particularly well suited for
battery back-up nonvolatile memory application.
Tri-state output
Data retention voltage : 1.5V (MIN.)
Green package available
Package : 32-pin 8mm x 20mm TSOP-I
32-pin 8mm x 13.4mm STSOP
32-pin 450 mil SOP
The LY622568 operates from a single power
supply of 4.5V ~ 5.5V and all inputs and outputs are
fully TTL compatible
32-pin 600 mil P-DIP
PRODUCT FAMILY
Power Dissipation
Speed
Product
Family
Operating
Temperature
0 ~ 70℃
Vcc
Range
Standby(ISB1,TYP.)
Operating(Icc,TYP.)
50/40/30mA
50/40/30mA
50/40/30mA
50/40/30mA
50/40/30mA
50/40/30mA
LY622568(LL)
LY622568(LLE)
LY622568(LLI)
LY622568(SL)
LY622568(SLE)
LY622568(SLI)
4.5 ~ 5.5V 45/55/70ns
4.5 ~ 5.5V 45/55/70ns
4.5 ~ 5.5V 45/55/70ns
4.5 ~ 5.5V 45/55/70ns
4.5 ~ 5.5V 45/55/70ns
4.5 ~ 5.5V 45/55/70ns
-
-
-
3µA@5V
3µA@5V
3µA@5V
-20 ~ 80℃
-40 ~ 85℃
0 ~ 70℃
2µA@3V 3µA@5V
2µA@3V 3µA@5V
2µA@3V 3µA@5V
-20 ~ 80℃
-40 ~ 85℃
FUNCTIONAL BLOCK DIAGRAM
PIN DESCRIPTION
SYMBOL
DESCRIPTION
A0 - A17
Address Inputs
Vcc
Vss
DQ0 – DQ7 Data Inputs/Outputs
CE#, CE2
WE#
OE#
Chip Enable Inputs
Write Enable Input
Output Enable Input
Power Supply
256Kx8
MEMORY ARRAY
A0-A17
DECODER
VCC
VSS
Ground
NC
No Connection
I/O DATA
CIRCUIT
DQ0-DQ7
COLUMN I/O
CE#
CE2
WE#
OE#
CONTROL
CIRCUIT
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
1
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
PIN CONFIGURATION
A17
A16
A14
A12
A7
1
2
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
Vcc
A15
CE2
WE#
A13
A8
3
4
5
A11
A9
A8
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
OE#
A10
CE#
DQ7
DQ6
DQ5
DQ4
DQ3
Vss
DQ2
DQ1
DQ0
A0
A6
6
A13
WE#
CE2
A15
Vcc
A17
A16
A14
A12
A7
A5
7
A9
8
A4
A11
OE#
A10
CE#
DQ7
DQ6
DQ5
DQ4
DQ3
A3
9
LY622568
A2
10
11
12
13
14
15
16
A1
A0
A6
A5
A4
A1
A2
A3
DQ0
DQ1
DQ2
Vss
TSOP-I/STSOP
SOP/P-DIP
ABSOLUTE MAXIMUN RATINGS*
PARAMETER
SYMBOL
VT1
RATING
-0.5 to 6.5
UNIT
Voltage on VCC relative to VSS
Voltage on any other pin relative to VSS
V
V
VT2
-0.5 to VCC+0.5
0 to 70(C grade)
-20 to 80(E grade)
-40 to 85(I grade)
-65 to 150
℃
Operating Temperature
TA
℃
W
Storage Temperature
Power Dissipation
DC Output Current
TSTG
PD
1
IOUT
50
mA
*Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress
rating only and functional operation of the device or any other conditions above those indicated in the operational sections of this
specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect device reliability.
TRUTH TABLE
CE#
H
CE2
X
OE#
X
WE#
X
SUPPLY CURRENT
MODE
I/O OPERATION
High-Z
ISB1
Standby
High-Z
ISB1
X
L
X
X
Output Disable
Read
High-Z
ICC,ICC1
ICC,ICC1
ICC,ICC1
L
H
H
H
DOUT
L
H
L
H
Write
DIN
L
H
X
L
Note: H = VIH, L = VIL, X = Don't care.
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
2
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
DC ELECTRICAL CHARACTERISTICS
SYMBOL
TEST CONDITION
MIN.
4.5
2.4
- 0.2
- 1
TYP. *4
5.0
MAX.
5.5
VCC+0.3
0.6
UNIT
PARAMETER
Supply Voltage
VCC
V
V
V
*1
Input High Voltage
Input Low Voltage
Input Leakage Current
Output Leakage
Current
VIH
VIL
-
-
-
*2
ILI
V
V
CC ≧ VIN ≧ VSS
CC ≧ VOUT ≧ VSS,
Output Disabled
1
A
µ
ILO
- 1
-
1
A
µ
Output High Voltage
Output Low Voltage
VOH IOH = -1mA
2.4
-
-
-
-
V
V
VOL
IOL = 2mA
0.4
Cycle time = Min.
CE# = VIL and CE2 = VIH
50
40
30
80
60
50
- 45
- 55
- 70
-
-
-
mA
,
ICC
mA
mA
I
I/O = 0mA
Other pins at VIL or VIH
Cycle time = 1 s
Average Operating
Power supply Current
µ
≧
CE# = 0.2V and CE2 VCC-0.2V,
II/O = 0mA
ICC1
-
4
10
mA
Other pins at 0.2V or VCC - 0.2V
LL/LLE/LLI
-
-
3
2
50
5
A
A
µ
SL*5
CE# ≧VCC-0.2V
℃
25
µ
SLE*5
SLI*5
Standby Power
Supply Current
≦
or CE2 0.2V
ISB1
℃
-
2
5
40
A
µ
Others at 0.2V or
VCC - 0.2V
SL
SLE/SLI
-
-
3
3
20
25
A
µ
A
µ
Notes:
1. VIH(max) = VCC + 3.0V for pulse width less than 10ns.
2. VIL(min) = VSS - 3.0V for pulse width less than 10ns.
3. Over/Undershoot specifications are characterized, not 100% tested.
4. Typical values are included for reference only and are not guaranteed or tested.
℃
Typical values are measured at VCC = VCC(TYP.) and TA = 25
5. This parameter is measured at VCC = 3.0V
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
3
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
CAPACITANCE (TA = 25℃, f = 1.0MHz)
PARAMETER
Input Capacitance
Input/Output Capacitance
SYMBOL
MIN.
-
-
MAX
6
8
UNIT
pF
pF
CIN
CI/O
Note : These parameters are guaranteed by device characterization, but not production tested.
AC TEST CONDITIONS
Input Pulse Levels
0.2V to VCC - 0.2V
Input Rise and Fall Times
Input and Output Timing Reference Levels
Output Load
3ns
1.5V
CL = 30pF + 1TTL, IOH/IOL = -2mA/4mA
AC ELECTRICAL CHARACTERISTICS
(1) READ CYCLE
PARAMETER
SYM.
tRC
UNIT
LY622568-45
LY622568-55
LY622568-70
MIN.
MAX.
MIN.
MAX.
MIN.
MAX.
Read Cycle Time
Address Access Time
Chip Enable Access Time
Output Enable Access Time
Chip Enable to Output in Low-Z
Output Enable to Output in Low-Z
Chip Disable to Output in High-Z
Output Disable to Output in High-Z
Output Hold from Address Change
45
-
-
-
10
5
-
55
-
-
-
10
5
-
70
-
-
-
10
5
-
ns
ns
ns
ns
ns
ns
ns
ns
ns
tAA
45
45
25
-
55
55
30
-
70
70
35
-
tACE
tOE
tCLZ
tOLZ
tCHZ
tOHZ
tOH
*
*
*
*
-
-
-
-
-
10
15
15
-
-
-
10
20
20
-
-
-
10
25
25
-
(2) WRITE CYCLE
PARAMETER
SYM.
tWC
tAW
tCW
tAS
UNIT
LY622568-45
LY622568-55
LY622568-70
MIN.
45
40
40
0
MAX.
MIN.
55
50
50
0
MAX.
MIN.
70
60
60
0
MAX.
Write Cycle Time
-
-
-
-
-
-
-
-
-
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Address Valid to End of Write
Chip Enable to End of Write
Address Set-up Time
Write Pulse Width
Write Recovery Time
Data to Write Time Overlap
Data Hold from End of Write Time
Output Active from End of Write
Write to Output in High-Z
-
-
-
tWP
tWR
tDW
tDH
tOW
35
0
-
-
45
0
-
-
55
0
-
-
20
0
-
-
25
0
-
-
30
0
-
-
*
5
-
5
-
5
-
tWHZ
*
-
15
-
20
-
25
*These parameters are guaranteed by device characterization, but not production tested.
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
4
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
TIMING WAVEFORMS
READ CYCLE 1 (Address Controlled) (1,2)
tRC
Address
Dout
tAA
tOH
Previous Data Valid
Data Valid
READ CYCLE 2 (CE# and CE2 and OE# Controlled) (1,3,4,5)
tRC
Address
tAA
CE#
tACE
CE2
OE#
tOE
tOLZ
tOH
tOHZ
tCHZ
tCLZ
High-Z
High-Z
Dout
Data Valid
Notes :
1.WE# is high for read cycle.
2.Device is continuously selected OE# = low, CE# = low., CE2 = high.
3.Address must be valid prior to or coincident with CE# = low, CE2 = high; otherwise tAA is the limiting parameter.
4.tCLZ, tOLZ, tCHZ and tOHZ are specified with CL = 5pF. Transition is measured ±500mV from steady state.
5.At any given temperature and voltage condition, tCHZ is less than tCLZ , tOHZ is less than tOLZ.
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
5
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
WRITE CYCLE 1 (WE# Controlled) (1,2,3,5,6)
tWC
Address
tAW
CE#
tCW
CE2
WE#
Dout
Din
tAS
tWP
tWR
tWHZ
TOW
High-Z
(4)
(4)
tDW
tDH
Data Valid
WRITE CYCLE 2 (CE# and CE2 Controlled) (1,2,5,6)
tWC
Address
tAW
CE#
CE2
tAS
tWR
tCW
tWP
WE#
Dout
Din
tWHZ
High-Z
(4)
tDW
tDH
Data Valid
Notes :
1.WE#, CE# must be high or CE2 must be low during all address transitions.
2.A write occurs during the overlap of a low CE#, high CE2, low WE#.
3.During a WE#controlled write cycle with OE# low, tWP must be greater than tWHZ + tDW to allow the drivers to turn off and data to be
placed on the bus.
4.During this period, I/O pins are in the output state, and input signals must not be applied.
5.If the CE#low transition and CE2 high transition occurs simultaneously with or after WE# low transition, the outputs remain in a high
impedance state.
6.tOW and tWHZ are specified with CL = 5pF. Transition is measured ±500mV from steady state.
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
6
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
DATA RETENTION CHARACTERISTICS
PARAMETER
SYMBOL
TEST CONDITION
MIN. TYP. MAX. UNIT
VCC for Data Retention
VDR CE# ≧ VCC - 0.2V or CE2 ≦ 0.2V
1.5
-
-
1
5.5
20
V
LL
A
µ
VCC = 1.5V
℃
℃
-
1
4
25
40
A
µ
CE# ≧ VCC - 0.2V
or CE2 ≦ 0.2V
Other pins at 0.2V or VCC-0.2V
Data Retention Current
IDR
SL
SL
-
-
1
1
4
A
A
µ
15
µ
Chip Disable to Data
Retention Time
Recovery Time
See Data Retention
Waveforms (below)
tCDR
tR
0
-
-
-
-
ns
ns
tRC
*
tRC = Read Cycle Time
*
DATA RETENTION WAVEFORM
Low Vcc Data Retention Waveform (1) (CE# controlled)
VDR ≧ 1.5V
Vcc(min.)
Vcc
Vcc(min.)
tCDR
tR
VIH
CE# ≧ Vcc-0.2V
VIH
CE#
Low Vcc Data Retention Waveform (2) (CE2 controlled)
VDR ≧ 1.5V
Vcc(min.)
Vcc
Vcc(min.)
tCDR
tR
CE2 ≦ 0.2V
CE2
VIL
VIL
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
7
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
PACKAGE OUTLINE DIMENSION
32 pin 8mm x 20mm TSOP-I Package Outline Dimension
UNIT
INCH(BASE)
MM(REF)
SYM.
A
A1
A2
b
0.047 (MAX)
1.20 (MAX)
±
±
0.004 0.002 0.10 0.05
±
±
0.039 0.002 1.00 0.05
±
±
0.009 0.002 0.22 0.05
c
±
±
0.006 0.002 0.155 0.055
D
±
±
0.724 0.008 18.40 0.20
E
±
±
0.315 0.008 8.00 0.20
e
0.020 (TYP) 0.50 (TYP)
HD
L
±
±
0.787 0.008 20.00 0.20
±
±
0.024 0.004 0.60 0.10
L1
y
Θ
±
±
0.0315 0.004 0.08 0.10
0.003 (MAX) 0.08 (MAX)
o
o
o
o
~
~
5
0
5
0
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
8
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
32 pin 8mm x 13.4mm STSOP Package Outline Dimension
HD
c
L
12° (2x)
12° (2x)
32
1
17
16
"A"
y
Seating Plane
D
12° (2X)
16
17
GAUGE PLANE
0
SEATING PLANE
L
12° (2X)
L1
"A" DATAIL VIEW
1
32
UNIT
INCH(BASE)
0.049 (MAX)
MM(REF)
1.25 (MAX)
SYM.
A
A1
A2
b
±
±
0.004 0.002 0.10 0.05
±
±
0.039 0.002 1.00 0.05
±
±
0.009 0.002 0.22 0.05
c
±
±
0.006 0.002 0.155 0.055
D
±
±
0.465 0.008 11.80 0.20
E
±
±
0.315 0.008 8.00 0.20
e
0.020 (TYP) 0.50 (TYP)
HD
L
±
±
13.40 0.20.
±
0.50 0.20
0.528 0.008
±
0.02 0.008
L1
y
Θ
±
±
0.031 0.005 0.8 0.125
0.003 (MAX) 0.076 (MAX)
o
o
o
o
~
~
5
0
5
0
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
9
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
32 pin 450 mil SOP Package Outline Dimension
UNIT
SYM.
INCH.(BASE)
MM(REF)
A
A1
A2
b
c
D
0.120(MAX)
0.004(MIN)
0.116(MAX)
0.016(TYP)
0.008(TYP)
0.817(MAX)
3.048(MAX)
0.102(MIN)
2.946(MAX)
0.406(TYP)
0.203(TYP)
20.75(MAX)
E
±
±
11.303 0.152
0.445 0.006
E1
e
±
±
0.555 0.025
14.097 0.635
0.050(TYP)
1.270(TYP)
L
±
±
0.838 0.432
0.033 0.017
L1
S
y
±
±
0.055 0.008
1.397 0.203
0.026(MAX)
0.004(MAX)
0o -10o
0.660(MAX)
0.101(MAX)
0o -10o
Θ
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
10
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
32 pin 600 mil P-DIP Package Outline Dimension
UNIT
SYM.
INCH(BASE)
0.015(MIN)
MM(REF)
A1
A2
B
0.381(MIN)
±
3.937 0.127
±
0.457 0.127
±
0.155 0.005
±
0.018 0.005
D
±
±
41.910 0.254
1.650 0.01
E
±
±
15.240 0.254
0.600 0.010
E1
e
±
±
0.545 0.005
13.843 0.127
0.100(TYP)
2.540(TYP)
eB
L
±
±
16.510 0.508.
±
4.013 1.092
0.650 0.020
±
0.158 0.043
S
±
±
1.905 0.254
0.075 0.010
Q1
±
±
1.778 0.127
0.070 0.005
Note : D/E1/S dimension do not include mold flash.
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
11
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
ORDERING INFORMATION
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
12
®
LY622568
256K X 8 BIT LOW POWER CMOS SRAM
Rev. 2.4
THIS PAGE IS LEFT BLANK INTENTIONALLY.
Lyontek Inc. reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
13
相关型号:
©2020 ICPDF网 联系我们和版权申明