LTC1663-1CS5#TRPBF [Linear]
LTC1663 - 10-Bit Rail-to-Rail Micropower DAC with 2-Wire Interface; Package: SOT; Pins: 5; Temperature Range: 0°C to 70°C;型号: | LTC1663-1CS5#TRPBF |
厂家: | Linear |
描述: | LTC1663 - 10-Bit Rail-to-Rail Micropower DAC with 2-Wire Interface; Package: SOT; Pins: 5; Temperature Range: 0°C to 70°C 光电二极管 转换器 |
文件: | 总12页 (文件大小:152K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
LTC1663
10-Bit Rail-to-Rail
Micropower DAC with
2-Wire Interface
FEATURES
DESCRIPTION
The LTC®1663 is a 10-bit voltage output DAC with true
buffered rail-to-rail output voltage capability. It operates
from a single supply with a range of 2.7V to 5.5V. The
reference for the DAC is selectable between the supply
voltage or an internal bandgap reference. Selecting the
internal bandgap reference will set the full-scale output
voltagerangeto2.5V.Selectingthesupplyasthereference
sets the output voltage range to the supply voltage.
n
Micropower 10-Bit DAC in SOT-23
n
Low Operating Current: 60μA
n
Ultralow Power Shutdown Mode: 10μA
n
2-Wire Serial Interface Compatible
with SMBus
n
Selectable Internal Reference or Ratiometric to
V
CC
n
n
n
n
n
n
n
Maximum DNL Error: 0.75LSB
8 User Selectable Addresses (MSOP Package)
Single 2.7V to 5.5V Operation
The part features a simple 2-wire serial interface compat-
iblewithSMBusthatallowscommunicationbetweenmany
devices. The internal data registers are double buffered to
allow for simultaneous update of several devices at once.
The DAC can be put in low current power-down mode for
use in power conscious systems.
Buffered True Rail-to-Rail Voltage Output
Power-On Reset
0.6V V and 1.4V V for SDA and SCL
IL
IH
Small 5-Lead SOT-23 and 8-Lead MSOP Packages
APPLICATIONS
Power-on reset ensures the DAC output is at 0V when
power is initially applied, and all internal registers are
cleared.
n
Digital Calibration
n
Offset/Gain Adjustment
2
n
n
n
n
For I C designs, please refer to the LTC1669.
Industrial Process Control
L, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other
trademarks are the property of their respective owners.
Automatic Test Equipment
Arbitrary Function Generators
Battery-Powered Data Conversion Products
BLOCK DIAGRAM
4 (5)
V
CC
Differential Nonlinearity (DNL)
BANDGAP
REFERENCE
1.25V
1.0
0.8
0.6
REFERENCE
SELECT
0.4
0.2
0
10-BIT
–0.2
–0.4
–0.6
–0.8
–1.0
+
–
DAC LATCH
V
3 (8)
OUT
R
COMMAND
LATCH
INPUT
LATCH
MSOP
PACKAGE
ONLY
28 156 384
512
CODE
640 1024
768 896
0
R
(6)
(2)
(3)
AD0
AD1
AD2
1663 TA01
2-WIRE INTERFACE
SDA
SCL
5 (4)
GND
1663 BD
1 (1)
2 (7)
NOTE: PIN NUMBERS IN PARENTHESES REFER TO THE MSOP PACKAGE
1663fd
1
LTC1663
(Note 1)
ABSOLUTE MAXIMUM RATINGS
V
to GND .............................................. –0.3V to 7.5V
Operating Temperature Range
CC
SDA, SCL ................................................. –0.3V to 7.5V
AD0, AD1, AD2 (MSOP Only)........–0.3V to (V + 0.3V)
LTC1663C ............................................... 0°C to 70°C
LTC1663I............................................. –40°C to 85°C
LTC1663E (Note 8).............................. –40°C to 85°C
Lead Temperature (Soldering, 10 sec) ................. 300°C
CC
V
.............................................–0.3V to (V + 0.3V)
OUT
CC
Storage Temperature Range.................. –65°C to 150°C
PACKAGE/ORDER INFORMATION
ORDER PART
NUMBER
ORDER PART
NUMBER
TOP VIEW
TOP VIEW
LTC1663CMS8
LTC1663CS5
SDA
AD1
AD2
SCL
1
2
3
4
8 V
OUT
7 GND
6 AD0
SDA 1
GND 2
5 SCL
LTC1663IMS8
LTC1663-1CS5
LTC1663-2CS5
LTC1663ES5
LTC1663-8CMS8
LTC1663-8IMS8
5 V
V
3
4 V
CC
CC
OUT
MS8 PACKAGE
8-LEAD PLASTIC MSOP
= 125°C, θ = 150°C/W
S5 PACKAGE
5-LEAD PLASTIC SOT-23
= 125°C, θ = 250°C/W
T
JMAX
JA
MS8 PART MARKING
S5 PART MARKING*
T
JMAX
JA
LTEQ
LTJJ
LTA6
LTA7
LTEP
LTSA
LTSB
LTEP
Order Options Tape and Reel: Add #TR
Lead Free: Add #PBF Lead Free Tape and Reel: Add #TRPBF
Lead Free Part Marking: http://www.linear.com/leadfree/
Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
The ● denotes specifications which apply over the full operating temperature
ELECTRICAL CHARACTERISTICS
range, otherwise specifications are at TA = 25°C. VCC = 2.7V to 5.5V, VCC set as reference, VOUT unloaded, unless otherwise noted.
SYMBOL
DAC
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
l
l
l
Resolution
10
10
Bits
Bits
LSB
Monotonicity
(Note 2)
DNL
INL
Differential Nonlinearity
Integral Nonlinearity
Guaranteed Monotonic (Note 2)
0.2
0.75
l
l
(Note 2)
LTC1663E (Note 2)
0.5
0.5
2.5
3
LSB
LSB
l
l
V
OS
Offset Error
Measured at Code 20
Measured at Code 20 (LTC1663E)
10
10
30
35
mV
mV
V
Offset Error Temperature Coefficient
Full-Scale Error
15
μV/°C
OSTC
l
l
l
l
FSE
Reference Set to V
3
3
15
15
20
20
LSB
LSB
LSB
LSB
CC
Reference Set to Internal Bandgap
Reference Set to V (LTC1663E)
CC
Reference Set to Internal Bandgap (LTC1663E)
V
V
DAC Output Span
Reference Set to V
0 to V
CC
V
V
OUT
CC
Reference Set to Internal Bandgap
0 to 2.5
Full-Scale Voltage Temperature
Coefficient
Reference Set to V
30
50
μV/°C
μV/°C
FSTC
CC
Reference Set to Internal Bandgap
PSRR
Power Supply Rejection Ratio
Reference Set to Internal Bandgap,
Code = 1023
0.4
LSB/V
1663fd
2
LTC1663
ELECTRICAL CHARACTERISTICS The ● denotes specifications which apply over the full operating temperature
range, otherwise specifications are at TA = 25°C. VCC = 2.7V to 5.5V, VCC set as reference, VOUT unloaded, unless otherwise noted.
SYMBOL
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
l
V
Positive Supply Voltage
Supply Current
2.7
5.5
V
CC
l
l
I
CC
V
V
= 3V (Note 3)
= 5V (Note 3)
60
75
100
125
μA
μA
CC
CC
l
l
I
Supply Current in Shutdown Mode
(Note 3)
LTC1663E (Note 3)
10
12
16
24
μA
μA
SD
Op Amp DC Performance
Short-Circuit Current (Sourcing)
l
l
V
V
Shorted to GND, Input Code = 1023
25
30
100
120
mA
mA
OUT
Short-Circuit Current (Sinking)
Output Impedance to GND
Shorted to V , Input Code = 0
CC
OUT
Input Code = 0, V = 5V
65
150
500
Ω
Ω
kΩ
CC
CC
Input Code = 0, V = 3V
In Shutdown Mode
Ω
Ω
Output Impedance to V
Input Code = 1023, V = 5V
80
120
CC
CC
Input Code = 1023, V = 3V
CC
AC Performance
Voltage Output Slew Rate
Rising (Notes 4, 5)
Falling (Notes 4, 5)
0.75
0.25
V/μs
V/μs
Voltage Output Settling Time
Digital Feedthrough
To 0.5LSB (Notes 4, 5)
30
0.75
70
μs
nV•s
nV•s
Digital-to-Analog Glitch Impulse
1LSB Change Around Major Carry
Digital Inputs SCL, SDA
l
l
V
V
V
High Level Input Voltage
Low Level Input Voltage
Logic Threshold Voltage
Digital Input Leakage
1.4
V
V
V
IH
0.6
IL
1
LTH
LEAK
l
l
I
V
V
= 5.5V and 0V, V = GND to V
CC
1.0
1.2
μA
μA
CC
CC
IN
= 5.5V and 0V, V = GND to V (LTC1663E)
IN CC
l
C
Digital Input Capacitance
(Note 7)
10
0.4
1.5
0.8
pF
IN
Digital Output SDA
Digital Output Low Voltage
Address Inputs AD0, AD1, AD2 (MSOP Only)
l
V
I
= 350μA
V
OL
PULLUP
l
l
l
I
Address Pin Pull-Up Current
High Level Input Voltage
Low Level Input Voltage
V
IN
= 0V
0.5
μA
V
UP
V
V
V
– 0.3
CC
IH
V
IL
TIMING CHARACTERISTICS
The ● denotes specifications which apply over the full operating temperature
range, otherwise specifications are at TA = 25°C. VCC = 2.7V to 5.5V, VCC set as reference, VOUT unloaded, unless otherwise noted.
SYMBOL
PARAMETER
MIN
TYP
MAX
UNITS
SMBus Timing Characteristics (Notes 6, 7)
f
t
t
t
t
t
SMBus Operating Frequency
●
●
●
●
●
●
10
4.7
4.0
4.7
4.0
300
100
kHz
μs
SMB
Bus Free Time Between Stop and Start Condition
Hold Time After (Repeated) Start Condition
Repeated Start Condition Setup Time
Stop Condition Setup Time
BUF
μs
HD, STA
SU, STA
SU, STO
HD, DAT
μs
μs
Data Hold Time
ns
1663fd
3
LTC1663
The ● denotes specifications which apply over the full operating temperature
TIMING CHARACTERISTICS
range, otherwise specifications are at TA = 25°C. VCC = 2.7V to 5.5V, VCC set as reference, VOUT unloaded, unless otherwise noted.
SYMBOL
PARAMETER
MIN
250
4.7
TYP
MAX
UNITS
ns
t
t
t
t
t
Data Setup Time
Clock Low Period
Clock High Period
Clock, Data Fall Time
Clock, Data Rise Time
●
●
●
●
●
SU, DAT
μs
LOW
4.0
50
μs
HIGH
300
ns
f
1000
ns
r
Note 5: V = V = 5V. DAC switched between 0.1V and 0.9V , i.e.,
codes k = 102 and k = 922.
Note 1: Stresses beyond those listed under Absolute Maximum Ratings
may cause permanent damage to the device. Exposure to any Absolute
Maximum Rating condition for extended periods may affect device
reliability and lifetime.
Note 2: Nonlinearity and monotonicity are defined from code 20 to code
1003 (full scale). See Applications Information.
CC
REF
FS
FS
Note 6: All values are referenced to V and V levels.
IH
IL
Note 7: Guaranteed by design and not subject to test.
Note 8: The LTC1663E is guaranteed to meet performance specifications
from 0°C to 70°C. Specifications over the –40°C to 85°C operating
temperature range are assured by design, characterization and correlation
with statistical process controls.
Note 3: Digital inputs at 0V or V
.
CC
Note 4: Load is 10kΩ in parallel with 100pF.
TYPICAL PERFORMANCE CHARACTERISTICS
Source and Sink Current
Capability with VCC = 5V
Integral Nonlinearity (INL)
Differential Nonlinearity (DNL)
1.0
0.8
1.0
0.8
5.0
4.5
T
= 25°C
A
DAC CODE = 1023
0.6
0.6
4.0
3.5
3.0
2.5
2.0
1.5
1.0
0.5
0
0.4
0.4
0.2
0.2
0
0
–0.2
–0.4
–0.6
–0.8
–1.0
–0.2
–0.4
–0.6
–0.8
–1.0
DAC CODE = 0
0
512
768 896
896
768
1024
28 156 384
640
1024
0
512
0
1
2
3
4
5
6
7
8
9
10
28 156 384
640
CODE
CODE
OUTPUT CURRENT SOURCE/SINK (mA)
1663 G01
1663 G02
1663 G03
Large-Signal Step Response
Midscale Glitch
Load Regulation vs Output Current
1.0
0.8
5
V
V
= V
= 5V
REF
CC
SDA
(VOLTS)
= 2.5V
5V
OUT
0
5
4
3
2
1
0
CODE = 512
SDA
0.6
T
= 25°C
0V
A
0.4
0.2
0
V
OUT
–0.2
–0.4
–0.6
–0.8
–1.0
(VOLTS)
V
OUT
10mV/DIV
SOURCE
SINK
1663 G04
1663 G05
5μs/DIV
2μs/DIV
–4
0
2
3
–3 –2 –1
I
1
4
(mA)
OUT
1663fd
1663 G06
4
LTC1663
TYPICAL PERFORMANCE CHARACTERISTICS
Offset Error Voltage vs
Full-Scale Output Voltage vs
Load Regulation vs Output Current
Temperature
Temperature
2.510
2.508
2.506
2.504
2.502
2.500
2.498
2.496
2.494
2.492
2.490
1.0
0.8
5
4
V
V
= V
= 3V
REF
CC
REFERENCE SET TO
INTERNAL BANDGAP
= 1.5V
OUT
CODE = 512
0.6
3
T
= 25°C
A
2
0.4
0.2
1
0
0
–0.2
–0.4
–0.6
–0.8
–1.0
–1
–2
–3
–4
–5
SOURCE
SINK
–1.0
0.8 1.0
–60
80
–60
–40 –20
0
20
TEMPERATURE (°C)
40
60 80
100
–0.8–0.6–0.4–0.2
0
0.2 0.4 0.6
–40 –20
0
20 40 60
100
I
(mA)
TEMPERATURE (°C)
OUT
1663 G09
1663 G07
1663 G08
PIN FUNCTIONS
SDA (Pin 1, Pin 1 on SOT-23): Serial Data Bidirectional
Pin. Data is shifted into the SDA pin and acknowledged
by the SDA pin. High impedance pin while data is shifted
in. Open-drainN-channeloutputduringacknowledgment.
SCL (Pin 4, Pin 5 on SOT-23): Serial Clock Input Pin.
Data is shifted into the SDA pin at the rising edges of the
clock. This high impedance pin requires a pull-up resistor
or current source to V .
CC
Requires a pull-up resistor or current source to V .
CC
V
(Pin 5, Pin 4 on SOT-23): Power Supply. 2.7V ≤ V
CC
CC
AD1 (Pin 2): Slave Address Select Bit 1. Tie this pin to
≤ 5.5V. Also used as the reference voltage input when the
either V or GND to modify the corresponding bit of the
part is programmed to use V as the reference.
CC
CC
LTC1663’s slave address.
AD0 (Pin 6): Slave Address Select Bit 0. Tie this pin to
AD2 (Pin 3): Slave Address Select Bit 2. Tie this pin to
either V or GND to modify the corresponding bit of the
CC
either V or GND to modify the corresponding bit of the
LTC1663’s slave address.
CC
LTC1663’s slave address.
GND (Pin 7, Pin 2 on SOT-23): System Ground.
V
(Pin 8, Pin 3 on SOT-23): Voltage Output. Buffered
OUT
rail-to-rail DAC output.
DEFINITIONS
Differential Nonlinearity (DNL): The difference between
the measured change and the ideal 1LSB change for any
twoadjacentcodes. TheDNLerrorbetweenanytwocodes
is calculated as follows:
Digital Feedthrough: The glitch that appears at the ana-
log output caused by AC coupling from the digital inputs
when they change state. The area of the glitch is specified
in (nV)(sec).
DNL = (ΔV
– LSB)/LSB
Full-ScaleError(FSE):Thedeviationoftheactualfull-scale
voltage from ideal. FSE includes the effects of offset and
gain errors (see Applications Information).
OUT
Where ΔV
is the measured voltage difference between
OUT
two adjacent codes.
1663fd
5
LTC1663
TIMING DIAGRAM
1663fd
6
LTC1663
DEFINITIONS
Integral Nonlinearity (INL): The deviation from a straight
line passing through the endpoints of the DAC transfer
curve (Endpoint INL). Because the output cannot go
below zero, the linearity is measured between full scale
and the lowest code that guarantees the output will be
greater than zero. The INL error at a given input code is
calculated as follows:
Resolution (n): Defines the number of DAC output states
n
(2 ) that divide the full-scale range. Resolution does not
imply linearity.
Voltage Offset Error (V ): Nominally, the voltage at the
OS
output when the DAC is loaded with all zeros. A single
supply DAC can have a true negative offset, but the output
cannot go below zero (see Applications Information).
INL = [VOUT – VOS – (VFS – VOS)(code/1023)]/LSB
For this reason, single supply DAC offset is measured at
the lowest code that guarantees the output will be greater
than zero.
Where VOUT is the output voltage of the DAC measured
at the given input code.
Least Significant Bit (LSB): The ideal voltage difference
between two successive codes.
LSB = V /1024
REF
APPLICATIONS INFORMATION
Write Word Protocol Used by the LTC1663
1
7
1
1
8
1
8
1
8
1
1
S
Slave Address Wr
A
Command Byte
A
LSData Byte
A
MSData Byte
A
P
1663 TA03
S = Start Condition, Wr = Write Bit = 0, A = Acknowledge, P = Stop Condition
Serial Digital Interface
When the master has finished communicating with the
slave, it issues a STOP condition. A STOP condition is
generated by transitioning SDA from low to high while
SCL is high. The bus is then free for communication with
another SMBus device.
The LTC1663 communicates with a host (master) using
the standard 2-wire interface. The Timing Diagram shows
the timing relationship of the signals on the bus. The two
bus lines, SDA and SCL, must be high when the bus is
not in use. External pull-up resistors or current sources,
such as the LTC1694 SMBus Accelerator, are required on
these lines.
Acknowledge
The Acknowledge signal is used for handshaking between
the master and the slave. An Acknowledge (active LOW)
generated by the slave lets the master know that the latest
byteofinformationwasreceived.TheAcknowledgerelated
clockpulseisgeneratedbythemaster.Themasterreleases
the SDA line (HIGH) during the Acknowledge clock pulse.
The slave-receiver must pull down the SDA line during the
Acknowledge clock pulse so that it remains a stable LOW
during the HIGH period of this clock pulse.
The LTC1663 is a receive-only (slave) device. The master
can communicate with the LTC1663 using the Quick Com-
mand, Send Byte or Write Word protocols as explained
later.
The START and STOP Conditions
When the bus is not in use, both SCL and SDA must be
high. A bus master signals the beginning of a communica-
tion to a slave device by transmitting a START condition.
A START condition is generated by transitioning SDA
from high to low while SCL is high.
Write Word Protocol
ThemasterinitiatescommunicationwiththeLTC1663with
aSTARTconditionanda7-bitaddressfollowedbytheWrite
1663fd
7
LTC1663
APPLICATIONS INFORMATION
Bit (Wr) = 0. The LTC1663 acknowledges and the master
delivers the command byte. The LTC1663 acknowledges
and latches the command byte into the command byte
inputregister.Themasterthendeliverstheleastsignificant
data byte. Again the LTC1663 acknowledges and the data
is latched into the least significant data byte input register.
The master then delivers the most significant data byte.
The LTC1663 acknowledges once more and latches the
data into the most significant data byte input register.
Lastly, the master terminates the communication with a
STOP condition. On the reception of the STOP condition,
the LTC1663 transfers the input register information to
output registers and the DAC output is updated.
Command Byte
7
6
5
4
3
2
1
0
X
X
X
X
X
BG
SD
SY
SY
SD
1
0
Allows update on Acknowledge of SYNC Address only
Update on Stop condition only (Power-On Default)
1
0
Puts the device in power-down mode
Puts the device in standard operating mode
(Power-On Default)
BG
X
1
0
Selects the internal bandgap reference
Selects the supply as the reference (Power-On Default)
X
Don’t Care
The stop condition normally initiates the update of the
DAC’s output latches. Simultaneous update of more than
one DAC or other devices on the bus can be achieved by
reissuing new start bit, address, command and data bytes
before issuing a final stop condition (which will update
all the devices). An alternate way to achieve simultaneous
LTC1663 updates is to override the stop condition update
by setting the “SY” bit of the command byte. Setting this
bit sets the device to update the DAC output latches only
at the reception of a SYNC address quick command. The
actual update occurs on the rising edge of SCL during the
Acknowledge. In this way, all devices can update on the
reception of the SYNC address quick command instead
of the STOP condition.
Slave Address (MSOP Package Only)
The LTC1663 can respond to one of eight 7-bit addresses.
The first 4 bits (MSBs) have been factory programmed to
0100. The first 4 bits of the LTC1663-8 have been factory
programmed to 0011. The three address bits, AD2, AD1
and AD0 are programmed by the user and determine the
LSBs of the slave address, as shown in the table below:
LTC1663
0100 xxx
0100 000
0100 001
0100 010
0100 011
0100 100
0100 101
0100 110
0100 111
LTC1663-8
0011 xxx
0011 000
0011 001
0011 010
0011 011
0011 100
0011 101
0011 110
0011 111
AD2
L
AD1
L
AD0
L
L
L
H
L
H
L
L
H
H
A Shutdown (SD) bit = HIGH will put the device in a low
powerstatebutretainalldatalatchinformation.Shutdown
will occur at the reception of a STOP condition. This way
shutdown could be synchronized to other devices. The
output impedance of the DAC will go to a high impedance
state (≈500kΩ to GND).
H
L
L
H
L
H
H
H
L
H
H
H
Slave Address (SOT-23 Package)
The Bandgap (BG) bit when set to “0” selects the DAC
supply voltage as its voltage reference. The full-scale
output of the DAC with this setting is equal to the supply
voltage. When the BG bit is set to “1,” the internal bandgap
reference(≈1.25V)isselectedastheDAC’sreference. The
full-scale output voltage for this setting is 2.5V.
The slave address for the SOT-23 package has been
factory programmed to be “0100 000” (LTC1663),
“0100 001” (LTC1663-1) and “0100 010” (LTC1663-2) If
another address is required, please consult the factory.
1663fd
8
LTC1663
APPLICATIONS INFORMATION
Data Bytes
The SY/CLR bit set high only has meaning when the “SY”
bit of the command byte was previously set HIGH. On
the otherhand, the SY/CLR bit set LOW will always clear
the part, independent of the state of the “SY” bit in the
command byte.
Least Significant Data Byte
7
6
5
4
3
2
1
0
D7
D6
D5
D4
D3
D2
D1
D0
Most Significant Data Byte
7
6
5
4
3
2
1
0
Input Threshold
X
X
X
X
X
X
D9
D8
Anticipating the trend toward lower supply voltages,
X = Don’t care
the SMBus is specified with a V of 1.4V and a V of
IH
IL
0.6V. While some SMBus parts may violate this stringent
Send Byte Protocol
SMBus specification by allowing a higher V value for a
IH
The Send Byte protocol used on the LTC1663 is actually a
subset of the Write Word protocol described previously.
The Send Byte protocol can only be used to send the
command byte information to the LTC1663.
correspondinglyhigherinputsupplyvoltage, theLTC1663
meets and maintains the constant SMBus input threshold
specification across the entire supply voltage range of
2.7V to 5.5V. The logic input threshold is designed to be
1V with 50mV of hysteresis.
1
7
1
1
8
1
1
S
Slave Address Wr
A
Command Byte
A
P
S = Start Condition, Wr = Write Bit, A = Acknowledge, P = Stop Condition
Voltage Output
1663 TA04
The output amplifier contained in the LTC1663 can source
or sink up to 5mA. The output stage swings to within a
few millivolts of either supply rail when unloaded and
has an equivalent output resistance of 85Ω when driving
a load to the rails. The output amplifier is stable driving
capacitive loads up to 1000pF.
The Send Byte protocol is also used whenever the Write
Word protocol is interrupted for any reason. Reception of
a START or STOP condition after the Acknowledge of the
command byte, but before the Acknowledge of the last
data byte, will cause both data bytes to be ignored and
the command byte to be accepted.
A small resistor placed in series with the output can be
used to achieve stability for any load capacitance greater
than 1000pF. For example, a 0.1μF load can be driven
by the LTC1663 if a 110Ω series resistance is used. The
phase margin of the resulting circuit is 45° and increases
monotonicallyfromthispointiflargervaluesofresistance,
capacitance or both are substituted for the values given.
Reception of a START or STOP condition before the Ac-
knowledgeofthecommandbytewillcausetheinterrupted
command byte to be ignored.
SYNC Address/Quick Command
Inadditiontotheslaveaddress,theLTC1663hasanaddress
that can be shared by other devices so that they may be
updatedsynchronously. TheaddressiscalledtotheSYNC
address and uses the quick command protocol.
Rail-to-Rail Output Considerations
As in any rail-to-rail device, the output is limited to volt-
ages within the supply range.
The SYNC Address is 1111 110
If the DAC offset is negative, the output for the lowest
codes limits at 0V as shown in Figure 1b.
1
7
1
1
1
Start 1111 110
SYNC Address
SY/CLR
Ack
Stop
1663 TA05
Similarly, limiting can occur near full scale when V is
CC
used as the reference. If V = V and the DAC full-scale
REF
CC
SY/CLR
1
0
Update output latches on rising edge of SCL during
Acknowledge of SYNC Address
Clear all internal latches on rising edge of SCL during
Acknowledge of SYNC Address
error (FSE) is positive, the output for the highest codes
limits at V as shown in Figure 1c. No full-scale limiting
CC
can occur if the internal reference is used.
1663fd
9
LTC1663
APPLICATIONS INFORMATION
POSITIVE
FSE
V
= V
CC
REF
OUTPUT
VOLTAGE
INPUT CODE
(c)
V
REF
= V
CC
OUTPUT
VOLTAGE
0
512
1023
INPUT CODE
(a)
OUTPUT
VOLTAGE
0V
NEGATIVE
OFFSET
INPUT CODE
(b)
1663 F01
Figure 1. Effects of Rail-to-Rail Operation On a DAC Transfer Curve. (a) Overall Transfer Function (b) Effect of Negative
Offset for Codes Near Zero Scale (c) Effect of Positive Full-Scale Error for Input Codes Near Full Scale When VREF = VCC
Offset and linearity are defined and tested over the region
of the DAC transfer function where no output limiting can
occur.
used. The LT1460 is ideal for use as a power supply for
the LTC1663 and can provide 3V, 3.3V and 5V full-scale
outputvoltageranges.TheLT1460providesaccuracy,noise
immunityandextendedsupplyrangetotheLTC1663when
Internal Reference
the LTC1663 is operated ratiometric to V . Since both
CC
partsareavailableinSOT-23packages,thePCboardspace
for this application is extremely small. See Figure 2.
In applications where a predictable output is required
that is independent of supply voltage, the LTC1663 has a
user-selectable internal reference. Selecting the internal
reference will set the full-scale output voltage to 2.5V. This
can be useful in applications where the supply voltage is
poorly regulated.
LT1460S3-3
1
2
3V
3.9V TO 20V
0.1μF
IN
OUT
+
GND
3
0.01μF
4 (5)
V
CC
5 (4)
SCL
SDA
3 (8)
Using the LT®1460 Micropower Series Reference as a
Power Supply for the LTC1663
TO
μP
LTC1663
OUT
0V ≤ V ≤ 3V
OUT
1 (1)
GND
LTC1663 PIN NUMBERS IN PARENTHESES
REFER TO MSOP PACKAGE
2 (7)
1663 F02
In applications where the advantages of using the internal
reference are required but the full-scale range needs to
be greater than 2.5V, an external series reference can be
Figure 2. LT1460 As Power Supply for the LTC1663
1663fd
10
LTC1663
PACKAGE DESCRIPTION
S5 Package
5-Lead Plastic TSOT-23
(Reference LTC DWG # 05-08-1635)
0.62
MAX
0.95
REF
2.90 BSC
(NOTE 4)
1.22 REF
1.50 – 1.75
(NOTE 4)
2.80 BSC
1.4 MIN
3.85 MAX 2.62 REF
PIN ONE
RECOMMENDED SOLDER PAD LAYOUT
PER IPC CALCULATOR
0.30 – 0.45 TYP
5 PLCS (NOTE 3)
0.95 BSC
0.80 – 0.90
0.20 BSC
DATUM ‘A’
0.01 – 0.10
1.00 MAX
0.30 – 0.50 REF
1.90 BSC
0.09 – 0.20
(NOTE 3)
NOTE:
S5 TSOT-23 0302
1. DIMENSIONS ARE IN MILLIMETERS
2. DRAWING NOT TO SCALE
3. DIMENSIONS ARE INCLUSIVE OF PLATING
4. DIMENSIONS ARE EXCLUSIVE OF MOLD FLASH AND METAL BURR
5. MOLD FLASH SHALL NOT EXCEED 0.254mm
6. JEDEC PACKAGE REFERENCE IS MO-193
MS8 Package
8-Lead Plastic MSOP
(Reference LTC DWG # 05-08-1660)
0.889 ± 0.127
(.035 ± .005)
3.00 ± 0.102
(.118 ± .004)
(NOTE 3)
0.52
(.0205)
REF
8
7 6
5
5.23
(.206)
MIN
3.20 – 3.45
(.126 – .136)
3.00 ± 0.102
(.118 ± .004)
(NOTE 4)
4.90 ± 0.152
(.193 ± .006)
DETAIL “A”
0.254
(.010)
0° – 6° TYP
0.65
(.0256)
BSC
0.42 ± 0.038
GAUGE PLANE
(.0165 ± .0015)
1
2
3
4
TYP
0.53 ± 0.152
(.021 ± .006)
RECOMMENDED SOLDER PAD LAYOUT
1.10
(.043)
MAX
0.86
(.034)
REF
DETAIL “A”
0.18
(.007)
SEATING
PLANE
NOTE:
0.22 – 0.38
(.009 – .015)
TYP
0.127 ± 0.076
1. DIMENSIONS IN MILLIMETER/(INCH)
2. DRAWING NOT TO SCALE
(.005 ± .003)
0.65
(.0256)
BSC
MSOP (MS8) 0204
3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX
1663fd
Information furnished by Linear Technology Corporation is believed to be accurate and reliable.
However, no responsibility is assumed for its use. Linear Technology Corporation makes no representa-
tion that the interconnection of its circuits as described herein will not infringe on existing patent rights.
11
LTC1663
TYPICAL APPLICATION
Program Up to 8 Control Outputs Per BUS (8 LTC1663 and 8 LTC1663-8 DACs) and Place Them Where They Are Needed
V
= 2.7V TO 5.5V
CC
μP
SCL
SDA
1
V
CC
SMBus 1
5
4
+
LTC1694
0.1μF
SMBus 2
GND
2
+
+
5
5
0.1μF
0.1μF
4
1
4
1
SCL
SDA
V
SCL
SDA
V
CC
CC
8
8
LTC1663-8CMS8
CONTROL
OUTPUT 0
0V ≤ V
LTC1663CMS8
CONTROL
OUTPUT 8
0V ≤ V
6
2
3
6
2
3
V
OUT
V
OUT
AD0
AD1
AD2
AD0
AD1
AD2
< V
< V
OUT0
CC
OUT8 CC
GND
7
GND
7
+
+
5
5
0.1μF
0.1μF
4
1
4
1
SCL
SDA
V
SCL
SDA
V
CC
CC
8
8
LTC1663-8CMS8
CONTROL
OUTPUT 1
0V ≤ V
LTC1663CMS8
CONTROL
OUTPUT 9
0V ≤ V
6
2
3
6
2
3
V
OUT
V
OUT
AD0
AD1
AD2
AD0
AD1
AD2
< V
< V
OUT1
CC
OUT9 CC
GND
7
GND
7
+
+
5
5
0.1μF
0.1μF
4
1
4
1
SCL
SDA
V
SCL
SDA
V
CC
CC
8
8
LTC1663-8CMS8
CONTROL
OUTPUT 7
0V ≤ V
LTC1663CMS8
CONTROL
OUTPUT 15
0V ≤ V < V
OUT15 CC
6
2
3
6
2
3
V
OUT
V
OUT
AD0
AD1
AD2
AD0
AD1
AD2
< V
OUT7
CC
GND
7
GND
7
TO OTHER SMBus
DEVICES
TO OTHER SMBus
DEVICES
1663 TA06
RELATED PARTS
PART NUMBER
DESCRIPTION
COMMENTS
2
LTC1694
SMBus I C Accelerator
Dual SMBus Accelerator with Active AC and DC Pull-Up Current
Sources
2
LTC1694-1
DACs
SMBus I C Accelerator
Dual SMBus Accelerator with Active AC Pull-Up Current Only
LTC1659
Single Rail-to-Rail 12-Bit V
DAC in 8-Lead MSOP
Low Power Multiplying V
REF Input Can Be Tied to V . 3-Wire Interface.
DAC. Output Swings from GND to REF.
OUT
OUT
Package. V = 2.7V to 5.5V
CC
CC
LTC1660/LTC1664
LTC1661
Octal/Quad 10-Bit V
DACs in 16-Pin Narrow SSOP
V
V
= 2.7V to 5.5V Micropower Rail-to-Rail Output. 3-Wire Interface
= 2.7V to 5.5V Micropower Rail-to-Rail Output. 3-Wire Interface.
OUT
CC
Dual 10-Bit V
in 8-Lead MSOP Package
OUT
CC
2
LTC1669
10-Bit V
DAC in SOT-23, I C Interface
Pin-Compatible with LTC1663
OUT
ADCs
LTC1285/LTC1288
LTC1286/LTC1298
LTC1594/LTC1598
8-Pin SO, 3V Micropower ADCs
1- or 2-Channel, Autoshutdown
1- or 2-Channel, Autoshutdown
Low Power, Small Size, Low Cost
8-Pin SO, 5V Micropower ADCs
4/8-Channel, 5V Micropower 12-Bit ADCs
1663fd
LT 1007 REV D • PRINTED IN USA
LinearTechnology Corporation
1630 McCarthy Blvd., Milpitas, CA 95035-7417
12
●
●
© LINEAR TECHNOLOGY CORPORATION 2007
(408) 432-1900 FAX: (408) 434-0507 www.linear.com
相关型号:
LTC1663-2CS5#TRPBF
LTC1663 - 10-Bit Rail-to-Rail Micropower DAC with 2-Wire Interface; Package: SOT; Pins: 5; Temperature Range: 0°C to 70°C
Linear
LTC1663-8CMS8
LTC1663 - 10-Bit Rail-to-Rail Micropower DAC with 2-Wire Interface; Package: MSOP; Pins: 8; Temperature Range: 0°C to 70°C
Linear
LTC1663-8CMS8#PBF
LTC1663 - 10-Bit Rail-to-Rail Micropower DAC with 2-Wire Interface; Package: MSOP; Pins: 8; Temperature Range: 0°C to 70°C
Linear
LTC1663CMS8#PBF
LTC1663 - 10-Bit Rail-to-Rail Micropower DAC with 2-Wire Interface; Package: MSOP; Pins: 8; Temperature Range: 0°C to 70°C
Linear
LTC1663CMS8#TRPBF
LTC1663 - 10-Bit Rail-to-Rail Micropower DAC with 2-Wire Interface; Package: MSOP; Pins: 8; Temperature Range: 0°C to 70°C
Linear
LTC1663CS5#PBF
LTC1663 - 10-Bit Rail-to-Rail Micropower DAC with 2-Wire Interface; Package: SOT; Pins: 5; Temperature Range: 0°C to 70°C
Linear
LTC1663CS5#TR
LTC1663 - 10-Bit Rail-to-Rail Micropower DAC with 2-Wire Interface; Package: SOT; Pins: 5; Temperature Range: 0°C to 70°C
Linear
©2020 ICPDF网 联系我们和版权申明