LTC3834IGN-1-TRPBF [Linear]

30μA IQ Synchronous Step-Down Controller; 30μA IQ同步降压型控制器
LTC3834IGN-1-TRPBF
型号: LTC3834IGN-1-TRPBF
厂家: Linear    Linear
描述:

30μA IQ Synchronous Step-Down Controller
30μA IQ同步降压型控制器

控制器
文件: 总28页 (文件大小:291K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
LTC3834-1  
30μA I Synchronous  
Q
Step-Down Controller  
U
FEATURES  
DESCRIPTIO  
TheLTC®3834-1isahighperformancestep-downswitch-  
ing regulator controller that drives an all N-channel syn-  
chronous power MOSFET stage. A constant-frequency  
current mode architecture allows a phase-lockable fre-  
quency of up to 650kHz.  
Wide Output Voltage Range: 0.8V V OUT 10V  
Low Operating IQ: 30μA  
OPTI-LOOP® Compensation Minimizes COUT  
1ꢀ Output Voltage Accuracy  
Wide VIN Range: 4V to 36V  
Phase-Lockable Fixed Frequency 140kHz to 650kHz  
The 30μA no-load quiescent current extends operating  
life in battery powered systems. OPTI-LOOP compen-  
sation allows the transient response to be optimized over  
a wide range of output capacitance and ESR values. The  
LTC3834-1 featuresaprecision0.8Vreference. The4Vto  
36V input supply range encompasses a wide range of bat-  
tery chemistries.  
Dual N-Channel MOSFET Synchronous Drive  
Very Low Dropout Operation: 99% Duty Cycle  
Adjustable Output Voltage Soft-Start or Tracking  
Output Current Foldback Limiting  
Output Overvoltage Protection  
Low Shutdown IQ: 4μA  
Selectable Continuous, Pulse-Skipping or  
Burst Mode® Operation at Light Loads  
The TRACK/SS pin ramps the output voltage during start-  
up. Current foldback limits MOSFET heat dissipation  
during short-circuit conditions. An enhanced feature set  
part (LTC3834) is available.  
Small 16-Lead Narrow SSOP or 5mm × 3mm  
DFN Package  
U
Comparison of LTC3834 and LTC3834-1  
CLKOUT/  
APPLICATIO S  
Automotive Systems  
PART #  
PHASMD  
EXTV  
PGOOD  
PACKAGES  
CC  
Telecom Systems  
LTC3834  
LTC3834-1  
YES  
YES  
NO  
YES  
FE20/4 × 5 QFN  
GN16/3 × 5 DFN  
Battery-Operated Digital Devices  
Distributed DC Power Systems  
NO  
NO  
, LT, LTC, LTM, Burst Mode, PolyPhase and OPTI-LOOP are registered trademarks of  
Linear Technology Corporation. All other trademarks are the property of their respective  
owners. Protected by U.S. Patents, including 5408150, 5481178, 5705919, 5929620,  
6304066, 6498466, 6580258, 6611131.  
U
TYPICAL APPLICATIO  
Efficiency and Power Loss  
vs Load Current  
High Efficiency Step-Down Converter  
10000  
1000  
100  
10  
100  
90  
PLLLPF  
V
IN  
V
IN  
4V TO 36V  
10μF  
RUN  
TG  
0.01μF  
80  
0.22μF  
TRACK/SS  
70  
BOOST  
SW  
3.3μH  
V
OUT  
0.012Ω  
I
TH  
3.3V  
5A  
60  
50  
560pF  
54.2k  
LTC3834-1  
150pF  
40  
30  
20  
10  
SGND  
PLLIN/MODE  
INTV  
CC  
150μF  
4.7μF  
68.1k  
V
FB  
BG  
1
+
SENSE  
SENSE  
215k  
PGND  
0
0.1  
0.000001  
0.0001  
0.01  
1
OUTPUT CURRENT (A)  
38341 TA01  
38341 TA01b  
38341f  
1
LTC3834-1  
W W U W  
ABSOLUTE AXI U RATI GS  
(Note 1)  
Input Supply Voltage (VIN).........................36V to 0.3V Peak Output Current <10μs (TG, BG)......................... 3A  
Top Side Driver Voltage (BOOST) ..............42V to 0.3V INTVCC Peak Output Current ................................ 50mA  
Switch Voltage (SW) ....................................36V to 5V Operating Temperature Range (Note 2) .. 40°C to 85°C  
INTVCC, (BOOST-SW).................................8.5V to 0.3V Junction Temperature (Note 3)............................. 125°C  
RUN, TRACK/SS ......................................... 7V to 0.3V Storage Temperature Range ................. 65°C to 150°C  
SENSE+, SENSEVoltages.........................11V to 0.3V Lead Temperature  
PLLIN/MODE, PLLLPF ......................... INTVCC to 0.3V  
TH, VFB Voltages .......................................2.7V to 0.3V  
(GN Package, Soldering, 10 sec) ...................... 300°C  
I
U
U
U
PI CO FIGURATIO  
TOP VIEW  
TOP VIEW  
PLLLPF  
1
2
3
4
5
6
7
8
16 PLLIN/MODE  
PLLLPF  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
PLLIN/MODE  
+
+
I
TH  
15 SENSE  
I
TH  
SENSE  
TRACK/SS  
14 SENSE  
TRACK/SS  
SENSE  
V
FB  
13 RUN  
12 BOOST  
11 TG  
V
FB  
RUN  
BOOST  
TG  
17  
SGND  
PGND  
BG  
SGND  
PGND  
BG  
10 SW  
SW  
INTV  
CC  
9
V
IN  
INTV  
CC  
V
IN  
GN PACKAGE  
16-LEAD PLASTIC SSOP  
DHC PACKAGE  
16-Pin (5mm × 3mm) PLASTIC DFN  
TJMAX = 150°C, θJA = 90°C/W  
TJMAX = 125°C, θJA = 43.5°C/W  
EXPOSED PAD (PIN 17) IS SGND  
MUST BE SOLDERED TO PCB  
U
W
U
ORDER I FOR ATIO  
LEAD FREE FINISH  
LTC3834EDHC-1#PBF  
LTC3834IDHC-1#PBF  
LTC3834EGN-1#PBF  
LTC3834IGN-1#PBF  
TAPE AND REEL  
PART MARKING*  
PACKAGE DESCRIPTION  
TEMPERATURE RANGE  
–40°C to 85°C (Note 2)  
–40°C to 85°C  
–40°C to 85°C (Note 2)  
–40°C to 85°C  
LTC3834EDHC-1#TRPBF  
LTC3834IDHC-1#TRPBF  
LTC3834EGN-1#TRPBF  
LTC3834IGN-1#TRPBF  
38341  
38341  
38341  
38341  
16-Lead (5mm × 3mm) Plastic DFN  
16-Lead (5mm × 3mm) Plastic DFN  
16-Lead Plastic SSOP  
16-Lead Plastic SSOP  
Consult LTC Marketing for parts specified with wider operating temperature ranges. *Temperature grades are identified by a label on the shipping container.  
Consult LTC Marketing for information on nonstandard lead based finish parts.  
For more information on lead free part marking, go to: http://www.linear.com/leadfree/  
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/  
ELECTRICAL CHARACTERISTICS  
The denotes the specifications which apply over the full operating  
temperature range, otherwise specifications are at TA = 25°C. VIN = 12V, VRUN = 5V unless otherwise noted.  
SYMBOL  
PARAMETER  
CONDITIONS  
MIN  
TYP  
MAX  
UNITS  
Main Control Loop  
V
Regulated Feedback Voltage  
Feedback Current  
(Note 4); I Voltage = 1.2V  
0.792  
0.800  
–5  
0.808  
50  
V
nA  
FB  
TH  
I
(Note 4)  
VFB  
V
Reference Voltage Line Regulation  
V
IN  
= 4V to 30V (Note 4)  
0.002  
0.02  
%/V  
38341f  
REFLNREG  
2
LTC3834-1  
ELECTRICAL CHARACTERISTICS  
The denotes the specifications which apply over the full operating  
temperature range, otherwise specifications are at TA = 25°C. VIN = 12V, VRUN = 5V unless otherwise noted.  
SYMBOL  
PARAMETER  
CONDITIONS  
MIN  
TYP  
MAX  
UNITS  
V
Output Voltage Load Regulation  
(Note 4)  
LOADREG  
Measured in Servo Loop; I Voltage = 1.2V to 0.7V  
0.1  
0.1  
0.5  
0.5  
%
%
TH  
Measured in Servo Loop; I Voltage = 1.2V to 2V  
TH  
g
Transconductance Amplifier g  
I
= 1.2V; Sink/Source 5μA (Note 4)  
TH  
0.5  
mmho  
m
m
I
Input DC Supply Current  
Sleep Mode  
(Note 5)  
Q
RUN = 5V, V = 0.83V (No Load)  
30  
4
50  
10  
μA  
μA  
FB  
Shutdown  
V
V
= 0V  
RUN  
UVLO  
Undervoltage Lockout  
Ramping Down  
3.7  
10  
4
V
%
IN  
V
Feedback Overvoltage Lockout  
Sense Pins Total Source Current  
Maximum Duty Factor  
Measured at V Relative to Regulated V  
8
12  
OVL  
FB  
FB  
I
V
– = V + = 0V  
SENSE SENSE  
–220  
99.4  
1.1  
μA  
%
SENSE  
DF  
In Dropout  
98  
0.85  
0.5  
85  
MAX  
I
Soft-Start Charge Current  
V
V
V
= 0V  
TRACK  
1.45  
0.9  
μA  
V
TRACK/SS  
V
V
ON  
RUN Pin ON Threshold  
V Rising  
RUN1, RUN2  
0.7  
RUN  
Maximum Current Sense Threshold  
= 0.7V, V  
= 3.3V  
SENSE  
100  
115  
mV  
SENSE(MAX)  
FB  
TG Transition Time:  
Rise Time  
Fall Time  
(Note 6)  
TG1, 2 t  
TG1, 2 t  
C
C
= 3300pF  
50  
50  
90  
90  
ns  
ns  
r
f
LOAD  
= 3300pF  
LOAD  
BG Transition Time:  
Rise Time  
Fall Time  
(Note 6)  
LOAD  
LOAD  
BG1, 2 t  
BG1, 2 t  
C
C
= 3300pF  
= 3300pF  
40  
40  
90  
80  
ns  
ns  
r
f
TG/BG t  
Top Gate Off to Bottom Gate On Delay C  
Synchronous Switch-On Delay Time  
= 3300pF  
70  
ns  
ns  
ns  
1D  
LOAD  
LOAD  
BG/TG t  
Bottom Gate Off to Top Gate On Delay C  
Top Switch-On Delay Time  
= 3300pF  
70  
2D  
t
Minimum On-Time  
(Note 7)  
200  
ON(MIN)  
CC  
INTV Linear Regulator  
V
V
Internal V Voltage  
8.5V < V < 30V  
5.0  
5.25  
0.2  
5.5  
1.0  
V
INTVCCVIN  
LDOVIN  
CC  
IN  
INTV Load Regulation  
I
= 0mA to 20mA  
CC  
%
CC  
Oscillator and Phase-Locked Loop  
f
f
f
f
f
I
Nominal Frequency  
Lowest Frequency  
Highest Frequency  
V
V
V
= No Connect  
= 0V  
360  
220  
475  
400  
250  
530  
115  
800  
440  
280  
580  
140  
kHz  
kHz  
kHz  
kHz  
kHz  
NOM  
PLLLPF  
PLLLPF  
PLLLPF  
LOW  
= INTV  
HIGH  
CC  
Minimum Synchronizable Frequency PLLIN/MODE = External Clock; V  
Maximum Synchronizable Frequency PLLIN/MODE = External Clock; V  
Phase Detector Output Current  
Sinking Capability  
Sourcing Capability  
= 0V  
= 2V  
SYNCMIN  
SYNCMAX  
PLLLPF  
PLLLPF  
650  
PLLLPF  
f
f
< f  
> f  
–5  
5
μA  
μA  
PLLIN/MODE  
PLLIN/MODE  
OSC  
OSC  
Note 4: The LTC3834-1 is tested in a feedback loop that servos V to a  
Note 1: Stresses beyond those listed under Absolute Maximum Ratings may  
cause permanent damage to the device. Exposure to any Absolute Maximum  
Rating condition for extended periods may affect device reliability and lifetime.  
Note 2: The LTC3834E-1 is guaranteed to meet performance specifications  
from 0°C to 85°C. Specifications over the –40°C to 85°C operating temperature  
range are assured by design, characterization and correlation with statistical  
process controls. The LTC3834I-1 is guaranteed to meet performance  
specifications over the –40°C to 85°C operating temperature range.  
ITH  
specified voltage and measures the resultant V  
FB.  
Note 5: Dynamic supply current is higher due to the gate charge being  
delivered at the switching frequency. See Applications Information.  
Note 6: Rise and fall times are measured using 10% and 90% levels. Delay  
times are measured using 50% levels.  
Note 7: The minimum on-time condition is specified for an inductor  
peak-to-peak ripple current 40% of I  
(see Minimum On-Time  
MAX  
Note 3: T is calculated from the ambient temperature T and power  
Considerations in the Applications Information section).  
J
A
dissipation P according to the following formulas:  
D
LTC3834GN-1: T = T + (P • 90°C/W)  
J
A
D
LTC3834DHC-1: T = T + (P • 43.5°C/W)  
J
A
D
38341f  
3
LTC3834-1  
U W  
TYPICAL PERFOR A CE CHARACTERISTICS  
TA = 25ºC, unless otherwise noted.  
Efficiency and Power Loss vs  
Output Current  
Efficiency vs Load Current  
Efficiency vs Input Voltage  
10000  
1000  
100  
10  
100  
90  
100  
90  
98  
96  
94  
92  
90  
88  
Burst Mode OPERATION  
FORCED CONTINUOUS MODE  
PULSE SKIPPING MODE  
= 12V  
= 3.3V  
V
V
= 12V  
= 5V  
IN  
IN  
V
= 3.3V  
OUT  
80  
V
V
IN  
OUT  
70  
80  
60  
50  
70  
40  
30  
20  
10  
0
60  
50  
40  
86  
84  
82  
80  
1
V
OUT  
= 3.3V  
FIGURE 10 CIRCUIT  
10  
FIGURE 10 CIRCUIT  
0.01  
FIGURE 10 CIRCUIT  
0.01  
0.1  
20 25 30 35 40  
INPUT VOLTAGE (V)  
0.000001  
0.0001  
OUTPUT CURRENT (A)  
1
0
5
15  
0.000001  
0.0001  
OUTPUT CURRENT (A)  
1
38341 G01  
38341 G02  
38341 G03  
Load Step (Forced Continuous  
Mode)  
Load Step (Burst Mode Operation)  
Load Step (Pulse Skipping Mode)  
V
V
V
OUT  
OUT  
OUT  
100mV/DIV  
AC  
100mV/DIV  
AC  
100mV/DIV  
AC  
COUPLED  
COUPLED  
COUPLED  
IL  
2A/DIV  
IL  
2A/DIV  
IL  
2A/DIV  
38341 G04  
38341 G06  
38341 G05  
20μs/DIV  
20μs/DIV  
20μs/DIV  
V
= 3.3V  
V
= 3.3V  
V
= 3.3V  
OUT  
OUT  
OUT  
FIGURE 10 CIRCUIT  
FIGURE 10 CIRCUIT  
FIGURE 10 CIRCUIT  
Inductor Current at Light Load  
Soft Start-Up  
Tracking Start-Up  
MASTER  
2V/DIV  
FORCED  
CONTINUOUS  
MODE  
V
OUT  
1V/DIV  
V
OUT  
2A/DIV  
Burst Mode  
OPERATION  
2V/DIV  
PULSE  
SKIPPING  
MODE  
38341 G07  
38341 G08  
38341 G09  
2μs/DIV  
20ms/DIV  
FIGURE 10 CIRCUIT  
20ms/DIV  
FIGURE 10 CIRCUIT  
V
LOAD  
FIGURE 10 CIRCUIT  
= 3.3V  
OUT  
I
= 100μA  
38341f  
4
LTC3834-1  
U W  
TYPICAL PERFOR A CE CHARACTERISTICS  
TA = 25ºC, unless otherwise noted.  
Total Input Supply Current vs  
Input Voltage  
INTVCC Voltages vs Temperature  
INTVCC Line Regulation  
350  
300  
250  
200  
150  
5.5  
5.4  
5.3  
5.2  
5.1  
5.0  
6.0  
5.8  
5.6  
5.4  
5.2  
5.0  
4.8  
4.6  
FIGURE 10 CIRCUIT  
INTV  
CC  
300μA LOAD  
100  
50  
0
4.4  
4.2  
4.0  
NO LOAD  
20  
15  
INPUT VOLTAGE (V)  
30  
35  
5
10  
25  
25  
10 15 20  
INPUT VOLTAGE (V)  
35 40  
35  
75  
95  
0
5
30  
–45 –25 –5  
15  
55  
TEMPERATURE (°C)  
38341 G10  
38341 G12  
38341 G11  
Maximum Current Sense Voltage  
vs ITH Voltage Cycle  
SENSE Pins Total Input Bias  
Current  
Maximum Current Sense  
Threshold vs Duty  
100  
80  
60  
30  
120  
100  
80  
FORCED CONTINUOUS  
Burst Mode OPERATION  
(RISING)  
Burst Mode OPERATION  
(FALLING)  
PULSE SKIPPING  
0
–30  
–60  
–90  
6O  
40  
20  
0
–120  
–150  
–180  
–210  
–240  
–270  
–300  
60  
40  
20  
0
–20  
10% DUTY CYCLE  
1.0 1.2 1.4  
PIN VOLTAGE (V)  
–40  
0.6  
0
0.2 0.4  
I
0.8  
5
6
7
8
9
10  
0
1
2
3
4
40  
60 70 80 90 100  
50  
0
10 20 30  
V
COMMON MODE VOLTAGE (V)  
DUTY CYCLE (%)  
TH  
SENSE  
38341 G13  
38341 G14  
38341 G15  
Foldback Current Limit  
Quiescent Current vs Temperature  
120  
100  
80  
40  
38  
36  
34  
32  
60  
40  
20  
0
30  
28  
26  
24  
22  
0.4  
0.6 0.7 0.8 0.9  
0
0.1 0.2 0.3  
0.5  
30  
TEMPERATURE (°C)  
60 75 90  
–45 –30 –15  
0
15  
45  
FEEDBACK VOLTAGE (V)  
38341 G16  
38341zz G17  
38341f  
5
LTC3834-1  
U W  
TYPICAL PERFOR A CE CHARACTERISTICS  
TA = 25ºC, unless otherwise noted.  
TRACK/SS Pull-Up Current vs  
Temperature  
Shutdown (RUN) Threshold vs  
Temperature  
SENSE Pins Total Input Bias  
Current vs ITH  
4
1.30  
1.00  
0.95  
0.90  
0.85  
0.80  
0.75  
0.70  
0.65  
0.60  
0.55  
0.50  
1.25  
1.20  
1.15  
1.10  
1.05  
1.00  
0.95  
0.90  
3
2
1
0
1.0  
VOLTAGE (V)  
1.4  
30  
TEMPERATURE (°C)  
60 75 90  
0
0.2 0.4 0.6 0.8  
1.2  
–45 –30 –15  
0
15  
45  
30  
TEMPERATURE (°C)  
–45 –30 –15  
0
15  
45 60 75 90  
I
TH  
38341 G18  
38341 G19  
38341 G20  
Regulated Feedback Voltage vs  
Temperature  
SENSE Pins Total Input Bias  
Current vs Temperature  
Shutdown Current vs Input  
Voltage  
60  
30  
808  
806  
804  
12  
10  
8
V
= 10V  
OUT  
0
V
= 3.3V  
OUT  
–30  
–60  
–90  
802  
800  
798  
796  
794  
792  
–120  
–150  
–180  
–210  
–240  
–270  
–300  
6
4
V
= 0V  
15  
OUT  
2
0
30  
–45 –30 –15  
0
45 60 75 90  
30  
–45 –30 –15  
0
15  
45 60 75 90  
5
10  
15  
20  
25  
35  
30  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
INPUT VOLTAGE (V)  
38341 G22  
38341 G21  
38341 G23  
Oscillator Frequency vs  
Temperature  
Undervoltage Lockout Threshold  
vs Temperature  
4.2  
4.1  
800  
700  
600  
500  
400  
300  
200  
100  
0
4.0  
3.9  
3.8  
3.7  
3.6  
3.5  
3.4  
3.3  
3.2  
RISING  
V
= INTV  
CC  
PLLLPF  
V
= FLOAT  
= GND  
PLLLPF  
FALLING  
V
PLLLPF  
30  
0
TEMPERATURE (°C)  
35  
TEMPERATURE (°C)  
75  
95  
–45 –30 –15  
15  
45 60 75 90  
–45 –25 –5  
15  
55  
38341 G25  
38341 G24  
38341f  
6
LTC3834-1  
U W  
TYPICAL PERFOR A CE CHARACTERISTICS  
TA = 25ºC, unless otherwise noted.  
INTVCC vs Load Current  
Shutdown Current vs Temperature  
5.3  
7
6
5
4
3
2
1
0
5.2  
5.1  
5.0  
4.9  
4.8  
4.7  
4.6  
V
= 12V  
IN  
30  
TEMPERATURE (°C)  
60 75 90  
40  
60  
–45 –30 –15  
0
15  
45  
0
10  
20  
30  
50  
LOAD CURRENT (mA)  
38341 G27  
38341 G26  
U
U
U
PI FU CTIO S (DHC Package/GN Package)  
PLLLPF (Pin 1/Pin 1): The phase-locked loop’s lowpass  
filter is tied to this pin when synchronizing to an external  
clock. Alternatively, tie this pin to GND, INTVCC or leave  
floating to select 250kHz, 530kHz or 400kHz switching  
frequency.  
BG (Pin 7/Pin 7): High Current Gate Drive for Bottom  
(Synchronous) N-Channel MOSFET. Voltage swing at this  
pin is from ground to INTVCC.  
INTVCC (Pin 8/Pin 8): Output of the Internal Linear Low  
Dropout Regulator. The driver and control circuits are  
powered from this voltage source. Must be decoupled to  
power ground with a minimum of 4.7μF tantalum or  
ceramic capacitor.  
ITH (Pin 2/Pin 2): Error Amplifier Outputs and Switching  
Regulator Compensation Points. The current comparator  
trip point increases with this control voltage.  
TRACK/SS (Pin 3/Pin 3): External Tracking and Soft-  
Start Input. The LTC3834-1 regulates the VFB voltage  
to the smaller of 0.8V or the voltage on the TRACK/  
SS pin. A internal 1μA pull-up current source is connected  
to this pin. A capacitor to ground at this pin sets the  
ramp time to final regulated output voltage. Alternatively,  
a resistor divider on another voltage supply connected  
to this pin allows the LTC3834-1 output to track the  
other supply during startup.  
VIN (Pin 9/Pin 9): Main Supply Pin. A bypass capacitor  
should be tied between this pin and the signal ground pin.  
SW (Pin 10/Pin 10): Switch Node Connections to Induc-  
tor. Voltage swing at this pin is from a Schottky diode  
(external) voltage drop below ground to VIN.  
TG (Pin 11/Pin 11): High Current Gate Drive for Top N-  
Channel MOSFET. These are the outputs of floating driv-  
ers with a voltage swing equal to INTVCC – 0.5V superim-  
posed on the switch node voltage SW.  
VFB (Pin 4/Pin 4): Receives the remotely sensed feed-  
back voltage from an external resistive divider across  
the output.  
BOOST (Pin 12/Pin 12): Bootstrapped Supply to the Top  
Side Floating Driver. A capacitor is connected between the  
BOOST and SW pins and a Schottky diode is tied between  
the BOOST and INTVCC pins. Voltage swing at the BOOST  
pin is from INTVCC to (VIN + INTVCC).  
SGND (Pin 5/Pin 5): Small Signal Ground. Must be routed  
separately from high current grounds to the common (–)  
terminals of the input capacitor.  
RUN (Pin 13/Pin 13): Digital Run Control Input for Con-  
PGND (Pin 6/Pin 6): Driver Power Ground. Connects to  
the source of bottom (synchronous) N-channel MOSFET,  
anode of the Schottky rectifier and the (–) terminal of CIN.  
troller. Forcing this pin below 0.7V shuts down all control-  
38341f  
7
LTC3834-1  
U
U
U
PI FU CTIO S (DHC Package/GN Package)  
ler functions, reducing the quiescent current that the  
LTC3834-1 draws to approximately 4μA.  
SENSE(Pin 14/Pin 14): The (–) Input to the Differential  
Current Comparator.  
SENSE+ (Pin 15/Pin 15): The (+) Input to the Differential  
Current Comparator. The ITH pin voltage and controlled  
offsets between the SENSEand SENSE+ pins in conjunc-  
tion with RSENSE set the current trip threshold.  
phase-locked loop will force the rising TG signal to be  
synchronized with the rising edge of the external clock. In  
this case, an R-C filter must be connected to the PLLLPF  
pin. When not synchronizing to an external clock, this  
input determines how the LTC3834-1 operates at light  
loads. Pulling this pin below 0.7V selects Burst Mode  
operation. Tying this pin to INTVCC forces continuous  
inductor current operation. Tying this pin to a voltage  
greater than 0.9V and less than INTVCC selects pulse-  
skipping operation.  
PLLIN/MODE (Pin 16/Pin 16): External Synchronization  
Input to Phase Detector and Forced Continuous Control  
Input. When an external clock is applied to this pin, the  
Exposed Pad (Pin 17, DHC Package): SGND. Must be  
soldered to PCB.  
U
U
W
FU CTIO AL DIAGRA  
INTV  
CC  
V
IN  
PLLIN/MODE  
F
IN  
PHASE DET  
D
B
BOOST  
TG  
PLLLPF  
C
R
LP  
B
DROP  
OUT  
DET  
CLK  
TOP  
BOT  
C
IN  
D
OSCILLATOR  
BOT  
TOP ON  
FC  
SW  
C
LP  
S
R
Q
Q
SWITCH  
LOGIC  
INTV  
CC  
BG  
+
INTV -0.5V  
CC  
FC  
BURSTEN  
SLEEP  
C
OUT  
PGND  
B
+
0.4V  
V
OUT  
+
PLLIN/MODE  
BURSTEN  
SHDN  
R
SENSE  
0.8V  
L
ICMP  
IR  
+
+ +  
+
+
SENSE  
SENSE  
6mV  
0.45V  
2(V  
)
FB  
SLOPE  
COMP  
V
FB  
R
B
V
FB  
+
V
IN  
TRACK/SS  
0.80V  
EA  
OV  
R
A
V
IN  
+
0.88V  
LDO  
5.25V  
0.5μA  
C
C
I
TH  
INTV  
CC  
R
C
C2  
6V  
C
+
1μA  
INTERNAL  
SUPPLY  
TRACK/SS  
SGND  
RUN  
SHDN  
C
SS  
3834-1 FD  
38341f  
8
LTC3834-1  
U
OPERATIO  
Main Control Loop  
(Refer to Functional Diagram)  
Shutdown and Start-Up (RUN and TRACK/SS Pins)  
The LTC3834-1 uses a constant-frequency, current mode  
step-down architecture. During normal operation, each  
external top MOSFET is turned on when the clock sets the  
RS latch, and is turned off when the main current com-  
parator, ICMP, resets the RS latch. The peak inductor  
current at which ICMP trips and resets the latch is con-  
trolled by the voltage on the ITH pin, which is the output of  
the error amplifier EA. The error amplifier compares the  
output voltage feedback signal at the VFB pin, (which is  
generated with an external resistor divider connected  
across the output voltage, VOUT, to ground) to the internal  
0.800Vreferencevoltage.Whentheloadcurrentincreases,  
it causes a slight decrease in VFB relative to the reference,  
which cause the EA to increase the ITH voltage until the  
average inductor current matches the new load current.  
The LTC3834-1 can be shut down using the RUN pin.  
Pulling this pin below 0.7V shuts down the main control  
loop for the controller. A low disables the controller and  
most internal circuits, including the INTVCC regulator,  
at which time the LTC3834-1 draws only 4μA of quies-  
cent current.  
Releasing the RUN pin allows an internal 0.5μA current to  
pull up the pin and enable that controller. Alternatively, the  
RUN pin may be externally pulled up or driven directly by  
logic. Be careful not to exceed the Absolute Maximum  
rating of 7V on this pin.  
Thestart-upoftheoutputvoltageVOUT iscontrolledbythe  
voltage on the TRACK/SS pin. When the voltage on the  
TRACK/SS pin is less than the 0.8V internal reference, the  
LTC3834-1 regulates the VFB voltage to the TRACK/SS pin  
voltage instead of the 0.8V reference. This allows the  
TRACK/SS pin to be used to program a soft-start by  
connecting an external capacitor from the TRACK/SS pin  
to SGND. An internal 1μA pull-up current charges this  
capacitorcreatingavoltagerampontheTRACK/SSpin.As  
the TRACK/SS voltage rises linearly from 0V to 0.8V (and  
beyond), the output voltage VOUT rises smoothly from  
zero to its final value.  
After the top MOSFET is turned off each cycle, the bottom  
MOSFET is turned on until either the inductor current  
starts to reverse, as indicated by the current comparator  
IR, or the beginning of the next clock cycle.  
INTVCC Power  
Power for the top and bottom MOSFET drivers and most  
other internal circuitry is derived from the INTVCC pin. An  
internal5.25VlowdropoutlinearregulatorsuppliesINTVCC  
power from VIN.  
Alternatively the TRACK/SS pin can be used to cause the  
start-up of VOUT to “track” that of another supply. Typi-  
cally, this requires connecting to the TRACK/SS pin an  
external resistor divider from the other supply to ground  
(see Applications Information section).  
The top MOSFET driver is biased from the floating boot-  
strap capacitor CB, which normally recharges during each  
off cycle through an external diode when the top MOSFET  
turns off. If the input voltage VIN decreases to a voltage  
close to VOUT, the loop may enter dropout and attempt to  
turn on the top MOSFET continuously. The dropout detec-  
tor detects this and forces the top MOSFET off for about  
onetwelfthoftheclockperiodeverytenthcycletoallowCB  
to recharge.  
When the RUN pin is pulled low to disable the LTC3834-  
1, or when VIN drops below its undervoltage lockout  
threshold of 3.5V, the TRACK/SS pin is pulled low by an  
internal MOSFET. When in undervoltage lockout, the  
controller is disabled and the external MOSFETs are  
held off.  
38341f  
9
LTC3834-1  
U
OPERATIO  
(Refer to Functional Diagram)  
Light Load Current Operation (Burst Mode Operation,  
Pulse-Skipping, or Continuous Conduction)  
(PLLIN/MODE Pin)  
Mode operation. However, continuous operation has the  
advantages of lower output ripple and less interference to  
audio circuitry. In forced continuous mode, the output  
ripple is independent of load current.  
The LTC3834-1 can be enabled to enter high efficiency  
Burst Mode operation, constant-frequency pulse-skip-  
ping mode, or forced continuous conduction mode at low  
load currents. To select Burst Mode operation, tie the  
PLLIN/MODEpintoaDCvoltagebelow0.8V(e.g., SGND).  
To select forced continuous operation, tie the PLLIN/  
MODE pin to INTVCC. To select pulse-skipping mode, tie  
thePLLIN/MODEpintoaDCvoltagegreaterthan0.8Vand  
less than INTVCC – 0.5V.  
When the PLLIN/MODE pin is connected for pulse-skip-  
ping mode or clocked by an external clock source to use  
thephase-lockedloop(seeFrequencySelectionandPhase-  
Locked Loop section), the LTC3834-1 operates in PWM  
pulse-skipping mode at light loads. In this mode, con-  
stant-frequency operation is maintained down to approxi-  
mately 1% of designed maximum output current. At very  
light loads, the current comparator ICMP may remain  
tripped for several cycles and force the external top  
MOSFET to stay off for the same number of cycles (i.e.,  
skipping pulses). The inductor current is not allowed to  
reverse (discontinuous operation). This mode, like forced  
continuousoperation, exhibitslowoutputrippleaswellas  
low audio noise and reduced RF interference as compared  
to Burst Mode operation. It provides higher low current  
efficiency than forced continuous mode, but not nearly as  
high as Burst Mode operation.  
When the LTC3834-1 is enabled for Burst Mode opera-  
tion, the peak current in the inductor is set to approxi-  
mately one-tenth of the maximum sense voltage even  
though the voltage on the ITH pin indicates a lower value.  
If the average inductor current is lower than the load  
current, theerroramplifierEAwilldecreasethevoltageon  
the ITH pin. When the ITH voltage drops below 0.4V, the  
internal sleep signal goes high (enabling “sleep” mode)  
and both external MOSFETs are turned off. The ITH pin is  
thendisconnectedfromtheoutputoftheEAandparked”  
at 0.425V.  
Frequency Selection and Phase-Locked Loop (PLLLPF  
and PLLIN/MODE Pins)  
In sleep mode, much of the internal circuitry is turned off,  
reducing the quiescent current that the LTC3834-1 draws  
to only 30μA. In sleep mode, the load current is supplied  
by the output capacitor. As the output voltage decreases,  
the EA’s output begins to rise. When the output voltage  
drops enough, the ITH pin is reconnected to the output of  
the EA, the sleep signal goes low, and the controller  
resumes normal operation by turning on the top external  
MOSFET on the next cycle of the internal oscillator.  
The selection of switching frequency is a tradeoff between  
efficiency and component size. Low frequency operation  
increasesefficiencybyreducingMOSFETswitchinglosses,  
butrequireslargerinductanceand/orcapacitancetomain-  
tain low output ripple voltage.  
The switching frequency of the LTC3834-1’s controllers  
can be selected using the PLLLPF pin.  
If the PLLIN/MODE pin is not being driven by an external  
clock source, the PLLLPF pin can be floated, tied to  
INTVCC, or tied to SGND to select 400kHz, 530kHz, or  
250kHz, respectively.  
WhentheLTC3834-1isenabledforBurstModeoperation,  
the inductor current is not allowed to reverse. The reverse  
current comparator (IR) turns off the bottom external  
MOSFET just before the inductor current reaches zero,  
preventing it from reversing and going negative, thus  
operating in discontinuous operation.  
A phase-locked loop (PLL) is available on the LTC3834-1  
to synchronize the internal oscillator to an external clock  
source that is connected to the PLLIN/MODE pin. In this  
case, a series R-C should be connected between the  
PLLLPFpinandSGNDtoserveasthePLL’sloopfilter. The  
LTC3834-1 phase detector adjusts the voltage on the  
PLLLPF pin to align the turn-on of the external top MOS-  
In forced continuous operation, the inductor current is  
allowed to reverse at light loads or under large transient  
conditions.Thepeakinductorcurrentisdeterminedbythe  
voltage on the ITH pin, just as in normal operation. In this  
mode, the efficiency at light loads is lower than in Burst  
FET to the rising edge of the synchronizing signal.  
38341f  
10  
LTC3834-1  
U
OPERATIO  
(Refer to Functional Diagram)  
Output Overvoltage Protection  
The typical capture range of the LTC3834-1’s phase-  
locked loop is from approximately 115kHz to 800kHz,  
with a guarantee to be between 140kHz and 650kHz. In  
otherwords, theLTC3834-1’sPLLisguaranteedtolockto  
an external clock source whose frequency is between  
140kHz and 650kHz.  
Anovervoltagecomparatorguardsagainsttransientover-  
shoots as well as other more serious conditions that  
may overvoltage the output. When the VFB pin rises to  
more than 10% higher than its regulation point of  
0.800V, the top MOSFET is turned off and the bottom  
MOSFET is turned on until the overvoltage condition  
is cleared.  
The typical input clock thresholds on the PLLIN/MODE pin  
are 1.6V (rising) and 1.2V (falling).  
W U U  
U
APPLICATIO S I FOR ATIO  
RSENSE Selection for Output Current  
The internal oscillator of the LTC3834-1 runs at a nominal  
400kHz frequency when the PLLLPF pin is left floating and  
the PLLIN/MODE pin is a DC low or high. Pulling the  
PLLLPF to INTVCC selects 530kHz operation; pulling the  
PLLLPF to SGND selects 250kHz operation.  
RSENSE is chosen based on the required output current.  
The current comparator has a maximum threshold of  
100mV/RSENSE and an input common mode range of  
SGND to 10V. The current comparator threshold sets the  
peak of the inductor current, yielding a maximum average  
output current IMAX equal to the peak value less half the  
Alternatively, the LTC3834-1 will phase-lock to a clock  
signal applied to the PLLIN/MODE pin with a frequency  
between 140kHz and 650kHz (see Phase-Locked Loop  
and Frequency Synchronization).  
peak-to-peak ripple current, I .  
L
Allowing a margin for variations in the IC and external  
component values yields:  
Inductor Value Calculation  
80mV  
IMAX  
The operating frequency and inductor selection are inter-  
related in that higher operating frequencies allow the use  
of smaller inductor and capacitor values. So why would  
anyone ever choose to operate at lower frequencies with  
larger components? The answer is efficiency. A higher  
frequency generally results in lower efficiency because of  
MOSFET gate charge losses. In addition to this basic  
trade-off, the effect of inductor value on ripple current and  
low current operation must also be considered.  
RSENSE  
=
When using the controller in very low dropout conditions,  
the maximum output current level will be reduced due to  
the internal compensation required to meet stability crite-  
rion for buck regulators operating at greater than 50%  
duty factor. A curve is provided to estimate this reduction  
in peak output current level depending upon the operating  
duty factor.  
The inductor value has a direct effect on ripple current.  
Operating Frequency and Synchronization  
The inductor ripple current I decreases with higher  
L
inductance or frequency and increases with higher VIN:  
The choice of operating frequency, is a trade-off between  
efficiency and component size. Low frequency operation  
improvesefficiencybyreducingMOSFETswitchinglosses,  
both gate charge loss and transition loss. However, lower  
frequency operation requires more inductance for a given  
amount of ripple current.  
1
VOUT  
ΔIL =  
VOUT 1–  
(f)(L)  
V
IN  
38341f  
11  
LTC3834-1  
W U U  
U
APPLICATIO S I FOR ATIO  
Accepting larger values of I allows the use of low  
inductances, but results in higLher output voltage ripple  
and greater core losses. A reasonable starting point for  
Power MOSFET and Schottky Diode (Optional)  
Selection  
Two external power MOSFETs must be selected for each  
controller in the LTC3834-1: One N-channel MOSFET for  
the top (main) switch, and one N-channel MOSFET for the  
bottom (synchronous) switch.  
setting ripple current is I =0.3(IMAX). The maximum I  
L
L
occurs at the maximum input voltage.  
The inductor value also has secondary effects. The transi-  
tion to Burst Mode operation begins when the average  
inductor current required results in a peak current below  
10% of the current limit determined by RSENSE. Lower  
The peak-to-peak drive levels are set by the INTVCC  
voltage. This voltage is typically 5V during start-up (see  
EXTVCC Pin Connection). Consequently, logic-level  
threshold MOSFETs must be used in most applications.  
The only exception is if low input voltage is expected  
(VIN < 5V); then, sub-logic level threshold MOSFETs  
(VGS(TH) < 3V) should be used. Pay close attention to the  
BVDSS specification for the MOSFETs as well; most of the  
logic level MOSFETs are limited to 30V or less.  
inductor values (higher I ) will cause this to occur at  
L
lower load currents, which can cause a dip in efficiency in  
the upper range of low current operation. In Burst Mode  
operation, lower inductance values will cause the burst  
frequency to decrease.  
Inductor Core Selection  
SelectioncriteriaforthepowerMOSFETsincludetheON”  
resistanceRDS(ON), MillercapacitanceCMILLER, inputvolt-  
age and maximum output current. Miller capacitance,  
CMILLER, can be approximated from the gate charge curve  
usually provided on the MOSFET manufacturers’ data  
sheet. CMILLER isequaltotheincreaseingatechargealong  
the horizontal axis while the curve is approximately flat  
divided by the specified change in VDS. This result is then  
multiplied by the ratio of the application applied VDS to the  
Gate charge curve specified VDS. When the IC is operating  
in continuous mode the duty cycles for the top and bottom  
MOSFETs are given by:  
Once the value for L is known, the type of inductor must  
be selected. High efficiency converters generally cannot  
afford the core loss found in low cost powdered iron  
cores, forcing the use of more expensive ferrite or  
molypermalloy cores. Actual core loss is independent of  
coresizeforafixedinductorvalue, butitisverydependent  
on inductance selected. As inductance increases, core  
losses go down. Unfortunately, increased inductance  
requires more turns of wire and therefore copper losses  
will increase.  
Ferrite designs have very low core loss and are preferred  
at high switching frequencies, so design goals can con-  
centrate on copper loss and preventing saturation. Ferrite  
core material saturates “hard,” which means that induc-  
tance collapses abruptly when the peak design current is  
exceeded. This results in an abrupt increase in inductor  
ripple current and consequent output voltage ripple. Do  
not allow the core to saturate!  
VOUT  
V
IN  
Main SwitchDuty Cycle =  
V – VOUT  
IN  
Synchronous SwitchDuty Cycle =  
V
IN  
38341f  
12  
LTC3834-1  
W U U  
APPLICATIO S I FOR ATIO  
U
The MOSFET power dissipations at maximum output  
current are given by:  
could cost as much as 3% in efficiency at high VIN. A 1A  
to 3A Schottky is generally a good compromise for both  
regions of operation due to the relatively small average  
current.Largerdiodesresultinadditionaltransitionlosses  
due to their larger junction capacitance.  
VOUT  
2
PMAIN  
=
(
I
1+ δΔT R  
+
(
)
)
(
MAX  
DS(ON)  
V
IN  
I
2
MAX  
2
CIN and COUT Selection  
V
R
DR )(  
C
MILLER  
)
(
)
IN  
In continuous mode, the source current of the top MOS-  
FETisasquarewaveofdutycycle(VOUT)/(VIN). Toprevent  
large voltage transients, a low ESR capacitor sized for the  
maximum RMS current of one channel must be used. The  
maximum RMS capacitor current is given by:  
1
1
+
f
( )  
V
INTVCC – VTHMIN VTHMIN  
V – VOUT  
2
IN  
PSYNC  
=
I
(
1+ δΔT R  
DS(ON)  
(
)
)
MAX  
1/2  
V
IMAX  
IN  
CIN Required IRMS  
V
OUT)(  
V – V  
IN OUT  
(
[
)
]
V
IN  
where δ is the temperature dependency of RDS(ON) and  
RDR (approximately 2 ) is the effective driver resistance  
at the MOSFET’s Miller threshold voltage. VTHMIN is the  
typical MOSFET minimum threshold voltage.  
This formula has a maximum at VIN = 2VOUT, where IRMS  
= IOUT/2. This simple worst-case condition is commonly  
usedfordesignbecauseevensignificantdeviationsdonot  
offer much relief. Note that capacitor manufacturers’  
ripple current ratings are often based on only 2000 hours  
of life. This makes it advisable to further derate the  
capacitor, or to choose a capacitor rated at a higher  
temperature than required. Several capacitors may be  
paralleled to meet size or height requirements in the  
design. Due to the high operating frequency of the  
LTC3834-1, ceramic capacitors can also be used for CIN.  
Always consult the manufacturer if there is any question.  
BothMOSFETshaveI2RlosseswhilethetopsideN-channel  
equation includes an additional term for transition losses,  
which are highest at high input voltages. For VIN < 20V the  
high current efficiency generally improves with larger  
MOSFETs, while for VIN > 20V the transition losses rapidly  
increasetothepointthattheuseofahigherRDS(ON)device  
withlowerCMILLER actuallyprovideshigherefficiency.The  
synchronous MOSFET losses are greatest at high input  
voltage when the top switch duty factor is low or during a  
short-circuit when the synchronous switch is on close to  
100% of the period.  
The selection of COUT is driven by the effective series  
resistance (ESR). Typically, once the ESR requirement is  
satisfied, the capacitance is adequate for filtering. The  
output ripple ( V OUT) is approximated by:  
The term (1+δΔT) is generally given for a MOSFET in the  
form of a normalized RDS(ON) vs Temperature curve, but  
δ = 0.005/°C can be used as an approximation for low  
voltage MOSFETs.  
1
ΔVOUT IRIPPLE ESR +  
8fCOUT  
The optional Schottky diode D1 shown in Figure 8 con-  
ducts during the dead-time between the conduction of the  
two power MOSFETs. This prevents the body diode of the  
bottom MOSFET from turning on, storing charge during  
the dead-time and requiring a reverse recoveryperiod that  
where f is the operating frequency, COUT is the output  
capacitance and IRIPPLE is the ripple current in the induc-  
tor. The output ripple is highest at maximum input voltage  
since IRIPPLE increases with input voltage.  
38341f  
13  
LTC3834-1  
W U U  
U
APPLICATIO S I FOR ATIO  
Setting Output Voltage  
60  
30  
0
The LTC3834-1 output voltage is set by an external feed-  
back resistor divider carefully placed across the output, as  
shown in Figure 1. The regulated output voltage is deter-  
mined by:  
–30  
–60  
–90  
–120  
–150  
–180  
–210  
–240  
–270  
–300  
RB ⎞  
RA ⎠  
VOUT = 0.8V • 1+  
To improve the frequency response, a feed-forward ca-  
pacitor, CFF, may be used. Great care should be taken to  
route the VFB line away from noise sources, such as the  
inductor and the SW line.  
5
10  
0
1
2
3
4
6
7
8
9
V
COMMON MODE VOLTAGE (V)  
SENSE  
38341 G14  
Figure 2. SENSE Pins Input Bias Current  
vs Common Mode (Output) Voltage  
V
OUT  
Tracking and Soft-Start (TRACK/SS Pin)  
R
B
C
FF  
LTC3834-1  
V
The start-up of VOUT is controlled by the voltage on the  
TRACK/SS pin. When the voltage on the TRACK/SS pin is  
less than the internal 0.8V reference, the LTC3834-1  
regulates the VFB pin voltage to the voltage on the TRACK/  
SS pin instead of 0.8V. The TRACK/SS pin can be used to  
program an external soft-start function or to allow VOUT to  
“track” another supply during start-up.  
FB  
R
A
3834-1 F01  
Figure 1. Setting Output Voltage  
SENSE+ and SENSEPins  
LTC3834-1  
TRACK/SS  
The common mode input range of the current comparator  
is from 0V to 10V. Continuous linear operation is provided  
throughout this range allowing output voltages from 0.8V  
to 10V. The input stage of the current comparator requires  
that current either be sourced or sunk from the SENSE  
pins depending on the output voltage, as shown in the  
curve in Figure 2. If the output voltage is below 1.5V,  
current will flow out of both SENSE pins to the main  
output. In these cases, the output can be easily pre-loaded  
by the VOUT resistor divider to compensate for the current  
comparator’s negative input bias current. Since VFB is  
servoed to the 0.8V reference voltage, RA in Figure 1  
should be chosen to be less than 0.8V/ISENSE, with ISENSE  
determined from Figure 2 at the specified output voltage.  
C
SS  
SGND  
3834-1 F03  
Figure 3. Using the TRACK/SS Pin to Program Soft-Start  
Soft-start is enabled by simply connecting a capacitor  
from the TRACK/SS pin to ground, as shown in Figure 3.  
An internal 1μA current source charges up the capacitor,  
providing a linear ramping voltage at the TRACK/SS pin.  
The LTC3834-1 will regulate the VFB pin (and hence VOUT  
)
according to the voltage on the TRACK/SS pin, allowing  
VOUT to rise smoothly from 0V to its final regulated value.  
The total soft-start time will be approximately:  
0.8V  
1μA  
tSS = CSS  
38341f  
14  
LTC3834-1  
W U U  
APPLICATIO S I FOR ATIO  
U
Alternatively, the TRACK/SS pin can be used to track two  
(or more) supplies during start-up, as shown qualitatively  
in Figures 4a and 4b. To do this, a resistor divider should  
be connected from the master supply (VX) to the TRACK/  
SS pin of the slave supply (VOUT), as shown in Figure 5.  
Duringstart-upVOUT willtrackVX accordingtotheratioset  
by the resistor divider:  
INTVCC Regulator  
The LTC3834-1 features an internal P-channel low drop-  
out linear regulator (LDO) that supplies power at the  
INTVCC pin from the VIN supply pin. INTVCC powers the  
gate drivers and much of the LTC3834-1’s internal cir-  
cuitry. The VIN LDO regulates the voltage at the INTVCC pin  
to 5.25V. It can supply a peak current of 50mA and must  
be bypassed to ground with a minimum of 4.7μF ceramic  
capacitor. The ceramic capacitor placed directly adjacent  
to the INTVCC and PGND IC pins is highly recommended.  
Good bypassing is needed to supply the high transient  
currents required by the MOSFET gate drivers and to  
prevent interaction between the channels.  
VX  
RA  
RTRACKA + RTRACKB  
RA + RB  
=
VOUT RTRACKA  
For coincident tracking (VOUT = VX during start-up),  
RA = RTRACKA  
RB = RTRACKB  
V (MASTER)  
X
V (MASTER)  
X
V
(SLAVE)  
V
(SLAVE)  
OUT  
OUT  
3834-1 F04B  
TIME  
TIME  
3834-1 F04A  
(4a) Coincident Tracking  
(4b) Ratiometric Tracking  
Figure 4. Two Different Modes of Output Voltage Tracking  
V
x
V
OUT  
LTC3834-1  
FB  
RB  
V
RA  
R
R
TRACKB  
TRACK/SS  
38341 F05  
TRACKA  
Figure 5. Using the TRACK/SS Pin for Tracking  
38341f  
15  
LTC3834-1  
W U U  
U
APPLICATIO S I FOR ATIO  
High input voltage applications in which large MOSFETs  
are being driven at high frequencies may cause the maxi-  
mum junction temperature rating for the LTC3834-1 to be  
exceeded. The INTVCC current, which is dominated by the  
gate charge current, is supplied by the 5.25V VIN LDO.  
Power dissipation for the IC in this case is equal to VIN •  
Fault Conditions: Current Limit and Current Foldback  
TheLTC3834-1includescurrentfoldbacktohelplimitload  
current when the output is shorted to ground. If the output  
falls below 70% of its nominal output level, then the  
maximum sense voltage is progressively lowered from  
100mV to 30mV. Under short-circuit conditions with very  
low duty cycles, the LTC3834-1 will begin cycle skipping  
in order to limit the short-circuit current. In this situation  
the bottom MOSFET will be dissipating most of the power  
but less than in normal operation. The short-circuit ripple  
current is determined by the minimum on-time tON(MIN) of  
the LTC3834-1 ( 200ns), the input voltage and induct-or  
value:  
I
INTVCC.Thegatechargecurrentisdependentonoperating  
frequency as discussed in the Efficiency Considerations  
section. The junction temperature can be estimated by  
using the equations given in Note 2 of the Electrical  
Characteristics. For example, the LTC3834-1 INTVCC cur-  
rent is limited to less than 25mA from a 24V supply when  
in the GN package:  
TJ = 70°C + (25mA)(24V)(90°C/W) = 125°C  
I
L(SC) = tON(MIN) (VIN/L)  
Topreventthemaximumjunctiontemperaturefrombeing  
exceeded, the input supply current must be checked while  
operating in continuous conduction mode (PLLIN/MODE  
= INTVCC) at maximum VIN.  
The resulting short-circuit current is:  
30mV  
1
ISC  
=
ΔIL(SC)  
RSENSE  
2
Topside MOSFET Driver Supply (CB, DB)  
Fault Conditions: Overvoltage Protection (Crowbar)  
External bootstrap capacitors CB connected to the BOOST  
pins supply the gate drive voltages for the topside  
MOSFET.CapacitorCBintheFunctionalDiagramischarged  
though external diode DB from INTVCC when the SW pin is  
low. When one of the topside MOSFET is to be turned on,  
the driver places the CB voltage across the gate-source of  
the desired MOSFET. This enhances the  
MOSFET and turns on the topside switch. The switch node  
voltage, SW, rises to VIN and the BOOST pin follows.  
With the topside MOSFET on, the boost voltage is above  
the input supply: VBOOST = VIN + VINTVCC. The value of the  
boost capacitor CB needs to be 100 times that of the total  
input capacitance of the topside MOSFET(s). The reverse  
breakdown of the external Schottky diode must be greater  
thanVIN(MAX).Whenadjustingthegatedrivelevel,thefinal  
arbiter is the total input current for the regulator. If a  
change is made and the input current decreases, then the  
efficiency has improved. If there is no change in input  
current, then there is no change in efficiency.  
The overvoltage crowbar is designed to blow a system  
input fuse when the output voltage of the regulator rises  
much higher than nominal levels. The crowbar causes  
huge currents to flow, that blow the fuse to protect against  
a shorted top MOSFET if the short occurs while the  
controller is operating.  
A comparator monitors the output for overvoltage condi-  
tions. The comparator (OV) detects overvoltage faults  
greaterthan10%abovethenominaloutputvoltage. When  
this condition is sensed, the top MOSFET is turned off and  
the bottom MOSFET is turned on until the overvoltage  
condition is cleared. The bottom MOSFET remains on  
continuously for as long as the OV condition persists; if  
VOUT returns to a safe level, normal operation automati-  
cally resumes. A shorted top MOSFET will result in a high  
current condition which will open the system fuse. The  
switching regulator will regulate properly with a leaky  
top MOSFET by altering the duty cycle to accommodate  
the leakage.  
38341f  
16  
LTC3834-1  
W U U  
APPLICATIO S I FOR ATIO  
U
Phase-Locked Loop and Frequency Synchronization  
The output of the phase detector is a pair of complemen-  
tary current sources that charge or discharge the external  
filter network connected to the PLLLPF pin. The relation-  
ship between the voltage on the PLLLPF pin and operating  
frequency, when there is a clock signal applied to PLLIN/  
MODE, is shown in Figure 6 and specified in the Electrical  
Characteristics table. Notethatthe LTC3834-1canonly be  
synchronized to an external clock whose frequency is  
within range of the LTC3834-1’s internal VCO, which is  
nominally 115kHz to 800kHz. This is guaranteed to be  
between 140kHz and 650kHz. A simplified block diagram  
is shown in Figure 7.  
TheLTC3834-1hasaphase-lockedloop(PLL)comprised  
of an internal voltage-controlled oscillator (VCO) and a  
phase detector. This allows the turn-on of the top MOS-  
FET to be locked to the rising edge of an external clock  
signalappliedtothePLLIN/MODEpin.Thephasedetector  
isanedgesensitivedigitaltypethatprovideszerodegrees  
phase shift between the external and internal oscillators.  
This type of phase detector does not exhibit false lock to  
harmonics of the external clock.  
900  
800  
700  
600  
500  
400  
300  
200  
100  
0
1.0  
PLLLPF VOLTAGE (V)  
2.0  
2.5  
0
0.5  
1.5  
3834 G28  
Figure 6. Relationship Between Oscillator Frequency and Voltage  
at the PLLLPF Pin When Synchronizing to an External Clock  
R
LP  
2.4V  
C
LP  
PLLLPF  
PLLIN/  
MODE  
DIGITAL  
PHASE/  
EXTERNAL  
OSCILLATOR  
FREQUENCY  
DETECTOR  
OSCILLATOR  
3834-1 F07  
Figure 7. Phase-Locked Loop Block Diagram  
38341f  
17  
LTC3834-1  
W U U  
U
APPLICATIO S I FOR ATIO  
If the external clock frequency is greater than the internal  
oscillator’s frequency, fOSC, then current is sourced con-  
tinuously from the phase detector output, pulling up the  
PLLLPF pin. When the external clock frequency is less  
than fOSC, current is sunk continuously, pulling down the  
PLLLPFpin. Iftheexternalandinternalfrequenciesarethe  
same but exhibit a phase difference, the current sources  
turn on for an amount of time corresponding to the phase  
difference. The voltage on the PLLLPF pin is adjusted until  
the phase and frequency of the internal and external  
oscillators are identical. At the stable operating point, the  
phase detector output is high impedance and the filter  
capacitor CLP holds the voltage.  
Minimum On-Time Considerations  
Minimum on-time tON(MIN) is the smallest time duration  
that the LTC3834-1 is capable of turning on the top  
MOSFET. Itisdeterminedbyinternaltimingdelaysandthe  
gate charge required to turn on the top MOSFET. Low duty  
cycle applications may approach this minimum on-time  
limit and care should be taken to ensure that  
VOUT  
tON(MIN)  
<
V (f)  
IN  
Ifthedutycyclefallsbelowwhatcanbeaccommodatedby  
the minimum on-time, the controller will begin to skip  
cycles. The output voltage will continue to be regulated,  
but the ripple voltage and current will increase.  
The loop filter components, CLP and RLP, smooth out the  
current pulses from the phase detector and provide a  
stable input to the voltage-controlled oscillator. The filter  
components CLP and RLP determine how fast the loop  
acquires lock. Typically RLP = 10k and CLP is 2200pF  
to 0.01μF.  
Theminimumon-timefortheLTC3834-1isapproximately  
200ns. However, as the peak sense voltage decreases the  
minimum on-time gradually increases up to about 250ns.  
This is of particular concern in forced continuous applica-  
tions with low ripple current at light loads. If the duty cycle  
drops below the minimum on-time limit in this situation,  
a significant amount of cycle skipping can occur with  
correspondingly larger current and voltage ripple.  
Typically, the external clock (on PLLIN/MODE pin) input  
high threshold is 1.6V, while the input low thres-  
hold is 1.2V.  
Table 1 summarizes the different states in which the  
PLLLPF pin can be used.  
Table 1  
PLLLPF PIN  
0V  
PLLIN/MODE PIN  
DC Voltage  
FREQUENCY  
250kHz  
400kHz  
Floating  
DC Voltage  
INTV  
DC Voltage  
530kHz  
CC  
RC Loop Filter  
Clock Signal  
Phase-Locked to External Clock  
38341f  
18  
LTC3834-1  
W U U  
APPLICATIO S I FOR ATIO  
U
Efficiency Considerations  
RSENSE, but is “chopped” between the topside MOS-  
FET and the synchronous MOSFET. If the two MOS-  
FETs have approximately the same RDS(ON), then the  
resistanceofoneMOSFETcansimplybesummedwith  
the resistances of L, RSENSE and ESR to obtain I2R  
The percent efficiency of a switching regulator is equal to  
the output power divided by the input power times 100%.  
It is often useful to analyze individual losses to determine  
what is limiting the efficiency and which change would  
produce the most improvement. Percent efficiency can be  
expressed as:  
losses. For example, if each RDS(ON) = 30m , R  
=
L
50m , R  
= 10m and R  
= 40m (sum of  
both inpuStEaNnSdE output capacitaEnScRe losses), then the  
total resistance is 130m . This results in losses rang-  
ing from 3% to 13% as the output current increases  
from 1A to 5A for a 5V output, or a 4% to 20% loss for  
a3.3Voutput. Efficiencyvariesastheinversesquareof  
VOUT for the same external components and output  
power level. The combined effects of increasingly  
lower output voltages and higher currents required by  
high performance digital systems is not doubling but  
quadruplingtheimportanceoflosstermsintheswitch-  
ing regulator system!  
%Efficiency = 100% – (L1 + L2 + L3 + ...)  
whereL1, L2, etc. aretheindividuallossesasapercentage  
of input power.  
Although all dissipative elements in the circuit produce  
losses, four main sources usually account for most of the  
losses in LTC3834-1 circuits: 1) IC VIN current, 2) INTVCC  
regulator current, 3) I2R losses, 4) Topside MOSFET  
transition losses.  
1. TheVIN currenthastwocomponents:thefirstistheDC  
supply current given in the Electrical Characteristics  
table, which excludes MOSFET driver and control cur-  
rents; the second is the current drawn from the 3.3V  
linear regulator output. VIN current typically results in  
a small (<0.1%) loss.  
4. TransitionlossesapplyonlytothetopsideMOSFET(s),  
and become significant only when operating at high  
input voltages (typically 15V or greater). Transition  
losses can be estimated from:  
Transition Loss = (1.7) VIN2 IO(MAX) CRSS  
f
2. INTVCC current is the sum of the MOSFET driver and  
control currents. The MOSFET driver current results  
from switching the gate capacitance of the power  
MOSFETs. Each time a MOSFET gate is switched from  
low to high to low again, a packet of charge dQ moves  
fromINTVCC toground.TheresultingdQ/dtisacurrent  
out of INTVCC that is typically much larger than the  
control circuit current. In continuous mode, IGATECHG  
=f(QT+QB), whereQT andQB arethegatechargesofthe  
topside and bottom side MOSFETs.  
3. I2R losses are predicted from the DC resistances of the  
fuse (if used), MOSFET, inductor, current sense resis-  
tor, and input and output capacitor ESR. In continuous  
mode the average output current flows through L and  
Other “hidden” losses such as copper trace and internal  
battery resistances can account for an additional 5% to  
10% efficiency degradation in portable systems. It is very  
important to include these “system” level losses during  
the design phase. The internal battery and fuse resistance  
losses can be minimized by making sure that CIN has  
adequate charge storage and very low ESR at the switch-  
ing frequency. A 25W supply will typically require a mini-  
mum of 20μF to 40μF of capacitance having a maximum  
of 20m to 50m of ESR. Other losses including  
Schottky conduction losses during dead-time and induc-  
tor core losses generally account for less than 2% total  
additional loss.  
38341f  
19  
LTC3834-1  
W U U  
U
APPLICATIO S I FOR ATIO  
Checking Transient Response  
gain and phase. An output current pulse of 20% to 80% of  
full-load current having a rise time of 1μs to 10μs will  
produce output voltage and ITH pin waveforms that will  
give a sense of the overall loop stability without breaking  
the feedback loop. Placing a power MOSFET directly  
across the output capacitor and driving the gate with an  
appropriate signal generator is a practical way to produce  
a realistic load step condition. The initial output voltage  
step resulting from the step change in output current may  
not be within the bandwidth of the feedback loop, so this  
signal cannot be used to determine phase margin. This is  
why it is better to look at the ITH pin signal which is in the  
feedback loop and is the filtered and compensated control  
loop response. The gain of the loop will be increased by  
increasing RC and the bandwidth of the loop will be  
increased by decreasing CC. If RC is increased by the same  
factor that CC is decreased, the zero frequency will be kept  
the same, thereby keeping the phase shift the same in the  
most critical frequency range of the feedback loop. The  
outputvoltagesettlingbehaviorisrelatedtothestabilityof  
the closed-loop system and will demonstrate the actual  
overall supply performance.  
The regulator loop response can be checked by looking at  
the load current transient response. Switching regulators  
take several cycles to respond to a step in DC (resistive)  
load current. When a load step occurs, VOUT shifts by an  
amount equal to I LOAD (ESR), where ESR is the effective  
series resistance of COUT. I LOAD also begins to charge or  
discharge COUT generating the feedback error signal that  
forces the regulator to adapt to the current change and  
return VOUT to its steady-state value. During this recovery  
time VOUT can be monitored for excessive overshoot or  
ringing, which would indicate a stability problem.  
OPTI-LOOP compensation allows the transient response  
to be optimized over a wide range of output capacitance  
and ESR values. The availability of the ITH pin not only  
allows optimization of control loop behavior but also  
provides a DC coupled and AC filtered closed loop re-  
sponse test point. The DC step, rise time and settling at  
this test point truly reflects the closed loop response.  
Assuming a predominantly second order system, phase  
margin and/or damping factor can be estimated using  
the percentage of overshoot seen at this pin. The band-  
width can also be estimated by examining the rise time at  
the pin. The ITH external components shown in Figure 10  
circuit will provide an adequate starting point for most  
applications.  
A second, more severe transient is caused by switching in  
loads with large (>1μF) supply bypass capacitors. The  
dischargedbypasscapacitorsareeffectivelyputinparallel  
with COUT, causing a rapid drop in VOUT. No regulator can  
alter its delivery of current quickly enough to prevent this  
sudden step change in output voltage if the load switch  
resistance is low and it is driven quickly. If the ratio of  
CLOAD to COUT is greater than 1:50, the switch rise time  
should be controlled so that the load rise time is limited to  
approximately 25 • CLOAD. Thus a 10μF capacitor would  
require a 250μs rise time, limiting the charging current to  
about 200mA.  
The ITH series RC-CC filter sets the dominant pole-zero  
loop compensation. The values can be modified slightly  
(from 0.5 to 2 times their suggested values) to optimize  
transient response once the final PC layout is done and the  
particular output capacitor type and value have been  
determined. The output capacitors need to be selected  
because the various types and values determine the loop  
38341f  
20  
LTC3834-1  
W U U  
APPLICATIO S I FOR ATIO  
U
Design Example  
1.8V  
22V  
2
PMAIN  
=
5
1+ (0.005)(50°C – 25°C) •  
( )  
[
]
As a design example, assume VIN = 12V(nominal), VIN =  
22V(max), VOUT = 1.8V, IMAX = 5A, and f = 250kHz.  
5A  
2
2
0.035Ω + 22V  
) (  
4Ω 215pF •  
)(  
(
)
(
)
Theinductancevalueischosenfirstbasedona30%ripple  
current assumption. The highest value of ripple current  
occurs at the maximum input voltage. Tie the PLLLPF pin  
to GND, generating 250kHz operation. The minimum  
inductance for 30% ripple current is:  
1
1
+
300kHz = 332mW  
(
)
5 – 2.3 2.3  
A short-circuit to ground will result in a folded back cur-  
rent of:  
VOUT  
(f)(L)  
VOUT  
ΔIL =  
1–  
V
IN  
25mV 1 120ns(22V)  
ISC  
=
= 2.1A  
A 4.7μH inductor will produce 23% ripple current and a  
3.3μH will result in 33%. The peak inductor current will be  
the maximum DC value plus one half the ripple current, or  
5.84A, for the 3.3μH value. Increasing the ripple current  
will also help ensure that the minimum on-time of 180ns  
is not violated. The minimum on-time occurs at maxi-  
mum VIN:  
0.01Ω 23.3μH  
withatypicalvalueofRDS(ON)andδ=(0.005/°C)(20)=0.1.  
The resulting power dissipated in the bottom MOSFET is:  
22V – 1.8V  
22V  
= 100mW  
2
PSYNC  
=
2.1A 1.125 0.022Ω  
(
) (  
)(  
)
VOUT  
1.8V  
which is less than under full-load conditions.  
tON(MIN)  
=
=
= 327ns  
V
IN(MAX)f 22V(250kHz)  
CIN is chosen for an RMS current rating of at least 3A at  
temperature assuming only this channel is on. COUT is  
chosen with an ESR of 0.02 for low output ripple. The  
output ripple in continuous mode will be highest at the  
maximum input voltage. The output voltage ripple due to  
ESR is approximately:  
The RSENSE resistor value can be calculated by using the  
maximum current sense voltage specification with some  
accommodation for tolerances:  
80mV  
5.84A  
RSENSE  
0.012Ω  
VORIPPLE = RESR ( I ) = 0.02 (1.67A) = 33mV  
L
P–P  
Choosing 1% resistors: R1 = 25.5k and R2 = 32.4k yields  
an output voltage of 1.816V.  
The power dissipation on the top side MOSFET can be  
easily estimated. Choosing a Fairchild FDS6982S dual  
MOSFET results in: RDS(ON) = 0.035 /0.022 , C  
MILLER  
= 215pF. At maximum input voltage with T(estimated)  
= 50°C:  
38341f  
21  
LTC3834-1  
W U U  
U
APPLICATIO S I FOR ATIO  
PC Board Layout Checklist  
4. Are the SENSE and SENSE+ leads routed together  
with minimum PC trace spacing? The filter capacitor  
between SENSE+ and SENSEshould be as close as  
possibletotheIC.Ensureaccuratecurrentsensingwith  
Kelvin connections at the SENSE resistor.  
When laying out the printed circuit board, the following  
checklist should be used to ensure proper operation of the  
IC. These items are also illustrated graphically in the  
layout diagram of Figure 8. The Figure 9 illustrates the  
current waveforms present in the various branches of the  
synchronous regulator operating in the continuous mode.  
Check the following in your layout:  
5. Is the INTVCC decoupling capacitor connected close to  
theIC, betweentheINTVCC andthepowergroundpins?  
This capacitor carries the MOSFET drivers current  
peaks. An additional 1μF ceramic capacitor placed  
immediatelynexttotheINTVCC andPGNDpinscanhelp  
improve noise performance substantially.  
1. Is the top N-channel MOSFET M1 located within 1cm  
of CIN?  
2. Are the signal and power grounds kept separate? The  
combined IC signal ground pin and the ground return  
of CINTVCC must return to the combined COUT (–) termi-  
nals. The path formed by the top N-channel MOSFET,  
Schottky diode and the CIN capacitor should have short  
leads and PC trace lengths. The output capacitor (–)  
terminals should be connected as close as possible to  
the (–) terminals of the input capacitor by placing the  
capacitorsnexttoeachotherandawayfromtheSchottky  
loop described above.  
6. Keep the switching node (SW), top gate node (TG), and  
boost node (BOOST) away from sensitive small-signal  
nodes, especially from the opposites channel’s voltage  
and current sensing feedback pins. All of these nodes  
have very large and fast moving signals and therefore  
should be kept on the “output side” of the LTC3834-1  
and occupy minimum PC trace area.  
7. Use a modified “star ground” technique: a low imped-  
ance, large copper area central grounding point on the  
same side of the PC board as the input and output  
capacitors with tie-ins for the bottom of the INTVCC  
decoupling capacitor, the bottom of the voltage feed-  
back resistive divider and the SGND pin of the IC.  
3. DoestheLTC3834-1VFB pinresistivedividerconnectto  
the (+) terminals of COUT? The resistive divider must be  
connected between the (+) terminal of COUT and signal  
ground. The feedback resistor connections should not  
be along the high current input feeds from the input  
capacitor(s).  
TRACK/SS  
+
L1  
R
SENSE  
V
SENSE  
TG  
OUT  
SENSE  
SW  
C
D
LTC3834EGN-1  
BOOST  
B
M1  
M2  
D1  
Optional  
V
FB  
PLLLPF  
V
IN  
C
OUT  
f
IN  
PLLIN/MODE  
RUN  
BG  
1μF  
CERAMIC  
R
IN  
B
C
VIN  
GND  
I
INTV  
TH  
CC  
C
IN  
V
IN  
C
INTVCC  
SGND  
PGND  
3834-1 F08  
Figure 8. LTC3834-1 Recommended Printed Circuit Layout Diagram  
38341f  
22  
LTC3834-1  
W U U  
APPLICATIO S I FOR ATIO  
U
L1  
R
SENSE  
SW  
V
OUT  
V
IN  
R
IN  
C
IN  
D1  
C
R
L1  
OUT  
3834-1 F09  
BOLD LINES INDICATE HIGH SWITCHING  
CURRENT. KEEP LINES TO A MINIMUM LENGTH.  
Figure 9. Branch Current Waveforms  
PC Board Layout Debugging  
lems coincide with high input voltages and low output  
currents,lookforcapacitivecouplingbetweentheBOOST,  
SW, TG, and possibly BG connections and the sensitive  
voltage and current pins. The capacitor placed across the  
current sensing pins needs to be placed immediately  
adjacent to the pins of the IC. This capacitor helps to  
minimize the effects of differential noise injection due to  
high frequency capacitive coupling. If problems are en-  
countered with high current output loading at lower input  
voltages,lookforinductivecouplingbetweenCIN,Schottky  
and the top MOSFET components to the sensitive current  
and voltage sensing traces. In addition, investigate com-  
mon ground path voltage pickup between these compo-  
nents and the SGND pin of the IC.  
It is helpful to use a DC-50MHz current probe to monitor  
the current in the inductor while testing the circuit. Moni-  
tor the output switching node (SW pin) to synchronize the  
oscilloscope to the internal oscillator and probe the actual  
output voltage as well. Check for proper performance over  
the operating voltage and current range expected in the  
application. The frequency of operation should be main-  
tained over the input voltage range down to dropout and  
until the output load drops below the low current opera-  
tion threshold—typically 10% of the maximum designed  
current level in Burst Mode operation.  
The duty cycle percentage should be maintained from  
cycle to cycle in a well-designed, low noise PCB imple-  
mentation. Variation in the duty cycle at a subharmonic  
rate can suggest noise pickup at the current or voltage  
sensing inputs or inadequate loop compensation. Over-  
compensation of the loop can be used to tame a poor PC  
layout if regulator bandwidth optimization is not required.  
An embarrassing problem, which can be missed in an  
otherwise properly working switching regulator, results  
when the current sensing leads are hooked up back-  
wards. The output voltage under this improper hookup  
will still be maintained but the advantages of current  
mode control will not be realized. Compensation of the  
voltage loop will be much more sensitive to component  
selection. This behavior can be investigated by tempo-  
rarily shorting out the current sensing resistor—don’t  
worry, the regulator will still maintain control of the  
output voltage.  
ReduceVIN fromitsnominalleveltoverifyoperationofthe  
regulator in dropout. Check the operation of the under-  
voltage lockout circuit by further lowering VIN while moni-  
toring the outputs to verify operation.  
Investigate whether any problems exist only at higher  
output currents or only at higher input voltages. If prob-  
38341f  
23  
LTC3834-1  
U
TYPICAL APPLICATIO S  
High Efficiency 9.5V, 3A Step-Down Converter  
PLLLPF  
RUN  
V
IN  
V
IN  
10V TO 36V  
C
10μF  
IN  
M1  
TG  
0.01μF  
C
B
0.22μF  
TRACK/SS  
L1  
BOOST  
SW  
7.2μH  
V
OUT  
0.015Ω  
I
TH  
9.5V  
3A  
560pF  
LTC3834-1  
100pF  
105k  
C
OUT  
SGND  
PLLIN/MODE  
INTV  
CC  
150μF  
4.7μF  
39.2k  
M2  
V
FB  
BG  
+
SENSE  
SENSE  
432k  
PGND  
22pF  
38341 TA02  
M1, M2: Si4840DY  
L1: CDEP105-7R2M  
C : SANYO 10TPD150M  
OUT  
High Efficiency 12V to 1.8V, 2A Step-Down Converter  
PLLLPF  
RUN  
V
IN  
V
IN  
12V  
C
10μF  
IN  
M1  
TG  
0.01  
C
B
0.22μF  
TRACK/SS  
BOOST  
SW  
TBD  
V
1.8V  
2A  
TBD  
OUT  
I
TH  
1000pF  
LTC3834-1  
100pF  
48.7k  
SGND  
PLLIN/MODE  
INTV  
CC  
C
OUT  
4.7μF  
68.1k  
100μF  
CERAMIC  
M2  
V
FB  
BG  
+
SENSE  
SENSE  
84.5k  
PGND  
100pF  
38341 TA03  
M1, M2: Si4840DY  
L1 TOKO 053LC A915AY-3R3M  
38341f  
24  
LTC3834-1  
U
TYPICAL APPLICATIO S  
High Efficiency 5V, 5A Step-Down Converter  
PLLLPF  
RUN  
V
IN  
V
IN  
5.5V TO  
36V  
C
10μF  
IN  
M1  
TG  
0.01μF  
C
B
0.22μF  
TRACK/SS  
L1  
BOOST  
SW  
3.3μH  
V
0.012Ω  
OUT  
I
TH  
5V  
5A  
560pF  
LTC3834-1  
150pF  
54k  
C
OUT  
150μF  
SGND  
PLLIN/MODE  
INTV  
CC  
4.7μF  
69.8k  
M2  
V
BG  
FB  
+
SENSE  
SENSE  
365k  
39pF  
PGND  
38341 TA04  
M1, M2: Si4840DY  
L1: CDEP105-3R2M  
C
: SANYO 10TPD150M  
OUT  
High Efficiency 1.2V, 5A Step-Down Converter  
GND  
PLLLPF  
RUN  
V
IN  
V
IN  
4V TO  
36V  
C
10μF  
IN  
M1  
TG  
0.01μF  
C
B
0.22μF  
TRACK/SS  
L1  
BOOST  
SW  
2.2μH  
V
0.012Ω  
OUT  
I
TH  
1.2V  
5A  
2.2nF  
26.1k  
LTC3834-1  
100pF  
C
OUT  
150μF × 2  
SGND  
PLLIN/MODE  
INTV  
CC  
4.7μF  
68.1k  
M2  
V
BG  
FB  
+
SENSE  
SENSE  
34k  
PGND  
390pF  
38341 TA05  
M1, M2: Si4840DY  
L1: CDEP105-2R2M  
C
: SANYO 10TPD150M  
OUT  
38341f  
25  
LTC3834-1  
U
PACKAGE DESCRIPTIO  
DHC Package  
16-Lead Plastic DFN (5mm × 3mm)  
(Reference LTC DWG # 05-08-1706)  
0.65 ±0.05  
3.50 ±0.05  
1.65 ±0.05  
2.20 ±0.05 (2 SIDES)  
PACKAGE  
OUTLINE  
0.25 ± 0.05  
0.50 BSC  
4.40 ±0.05  
(2 SIDES)  
RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS  
R = 0.115  
TYP  
0.40 ± 0.10  
5.00 ±0.10  
(2 SIDES)  
9
16  
R = 0.20  
TYP  
3.00 ±0.10 1.65 ± 0.10  
(2 SIDES)  
(2 SIDES)  
PIN 1  
TOP MARK  
(SEE NOTE 6)  
PIN 1  
NOTCH  
(DHC16) DFN 1103  
8
1
0.25 ± 0.05  
0.75 ±0.05  
0.200 REF  
0.50 BSC  
4.40 ±0.10  
(2 SIDES)  
0.00 – 0.05  
BOTTOM VIEW—EXPOSED PAD  
NOTE:  
1. DRAWING PROPOSED TO BE MADE VARIATION OF VERSION (WJED-1) IN JEDEC  
PACKAGE OUTLINE MO-229  
2. DRAWING NOT TO SCALE  
3. ALL DIMENSIONS ARE IN MILLIMETERS  
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE  
MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE  
5. EXPOSED PAD SHALL BE SOLDER PLATED  
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE  
TOP AND BOTTOM OF PACKAGE  
38341f  
26  
LTC3834-1  
U
PACKAGE DESCRIPTIO  
GN Package  
16-Lead Plastic SSOP (Narrow .150 Inch)  
(Reference LTC DWG # 05-08-1641)  
.189 – .196*  
(4.801 – 4.978)  
.045 ±.005  
.009  
(0.229)  
REF  
16 15 14 13 12 11 10 9  
.254 MIN  
.150 – .165  
.229 – .244  
.150 – .157**  
(5.817 – 6.198)  
(3.810 – 3.988)  
.0165 ± .0015  
.0250 BSC  
RECOMMENDED SOLDER PAD LAYOUT  
1
2
3
4
5
6
7
8
.015 ± .004  
(0.38 ± 0.10)  
× 45°  
.0532 – .0688  
(1.35 – 1.75)  
.004 – .0098  
(0.102 – 0.249)  
.007 – .0098  
(0.178 – 0.249)  
0° – 8° TYP  
.016 – .050  
(0.406 – 1.270)  
.0250  
(0.635)  
BSC  
.008 – .012  
GN16 (SSOP) 0204  
(0.203 – 0.305)  
TYP  
NOTE:  
1. CONTROLLING DIMENSION: INCHES  
INCHES  
2. DIMENSIONS ARE IN  
(MILLIMETERS)  
3. DRAWING NOT TO SCALE  
*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH  
SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE  
**DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD  
FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE  
38341f  
Information furnished by Linear Technology Corporation is believed to be accurate and reliable.  
However, no responsibility is assumed for its use. Linear Technology Corporation makes no represen-  
tationthattheinterconnectionofitscircuitsasdescribedhereinwillnotinfringeonexistingpatentrights.  
27  
LTC3834-1  
U
TYPICAL APPLICATIO  
PLLLPF  
RUN  
V
IN  
V
IN  
4V TO 36V  
C
IN  
10μF  
TG  
0.01μF  
C
B
0.22μF  
TRACK/SS  
BOOST  
SW  
I
TH  
L1  
3.2μH 0.012Ω  
560pF  
54k  
LTC3834-1  
V
3.3V  
5A  
OUT  
D
B
150pF  
CMDSH-3  
SGND  
PLLIN/MODE  
INTV  
CC  
C
OUT  
150μF  
4.7μF  
68.1k  
V
FB  
BG  
+
SENSE  
SENSE  
215k  
PGND  
39pF  
38341 TA06  
M1, M2: Si4840DY  
L1: CDEP 105-3R2M  
C : SANYO 10TPD150M  
OUT  
Figure 10. High Efficiency 3.3V, 5A Step-Down Converter  
RELATED PARTS  
PART NUMBER  
LTC1735  
DESCRIPTION  
High Efficiency Synchronous Step-Down Switching Regulator Output Fault Protection, 16-Pin SSOP  
No R Current Mode Synchronous Step-Down Up to 97% Efficiency, 4V 36V, 0.8V  
Up to 20A  
COMMENTS  
LTC1778/LTC1778-1  
V
V
(0.9)(V ),  
OUT IN  
SENSE  
IN  
Controllers  
Dual, 2-Phase, DC/DC Controller with Output Tracking  
I
OUT  
LTC3708  
Current Mode, No R , Up/Down Tracking, Synchronizable  
SENSE  
LTC3727/LTC3727-1  
High Efficiency, 2-Phase, Synchronous Step-Down Switching 2-Phase Operation; 4V  
V
36V, 0.8V  
V
14V,  
OUT  
IN  
Regulators  
99% Duty Cycle, 5mm × 5mm QFN, SSOP-28  
LTC3728  
LTC3729  
Dual, 550kHz, 2-Phase Synchronous Step-Down  
Controller  
20A to 200A, 550kHz PolyPhase Synchronous Controller  
Dual 180° Phased Controllers, V 3.5V to 35V, 99% Duty Cycle,  
IN  
5mm × 5mm QFN Package, SSOP-28  
Expandable from 2-Phase to 12-Phase, Uses All Surface Mount  
Components, V Up to 36V  
IN  
LTC3731  
LT3800  
3- to 12-Phase Step-Down Synchronous Controller  
High Voltage Synchronous Regulator Controller  
60A to 240A Output Current, 0.6V V  
6V, 4.5V V  
32V  
IN  
OUT  
V
up to 60V, I  
20A, Current Mode, Onboard Bias  
OUT  
IN  
Regulator, Burst Mode Operation, 16-Lead TSSOP Package  
LTC3826/LTC3826-1  
LTC3827/LTC3827-1  
30μA I , Dual, 2-Phase Synchronous Step-Down Controller  
Q
2-Phase Operation; 30μA One Channel No Load I (50μA Total),  
Q
4V  
V
36V, 0.8V  
V
10V  
OUT  
IN  
Low I Dual Synchronous Controllers  
2-Phase Operation; 115μA Total No Load I , 4V  
V
36V  
IN  
Q
Q
80μA No Load I with One Channel On  
Q
LTC3835/LTC3835-1  
LT3844  
Low I Synchronous Step-Down Controller  
80μA No Load I , 4V  
V
36V, 0.8V  
V
10V  
OUT  
Q
Q
IN  
High Voltage Current Mode Controller with  
Programmable Operating Frequency  
V
up to 60V, I  
5A Onboard Bias Regulator, Burst Mode  
OUT  
IN  
Operation, Sync Capability, 16-Lead TSSOP Package  
LTC3845  
LTC3850  
Low I Synchronous Step-Down Controller  
4V  
2-Phase Operation; 4V  
No R Option, I  
V
60V, 1.23V  
V
36V, 120μA Quiescent Current  
24V, 95% Efficiency,  
Q
IN  
OUT  
Dual, 2-Phase Synchronous Step-Down DC/DC Controller  
V
IN  
Up to 20A, 4mm × 4mm QFN  
OUT  
SENSE  
No RSENSE is a trademark of Linear Technology Corporation. PolyPhase is a registered trademark of Linear Technology Corporation. Pentium is a registered trademark of Intel Corporation.  
38341f  
LT 1107 • PRINTED IN USA  
LinearTechnology Corporation  
1630 McCarthy Blvd., Milpitas, CA 95035-7417  
28  
© LINEAR TECHNOLOGY CORPORATION 2007  
(408) 432-1900 FAX: (408) 434-0507 www.linear.com  

相关型号:

LTC3834IUFD-PBF

30μA IQ Synchronous Step-Down Controller
Linear

LTC3834IUFD-TRPBF

30μA IQ Synchronous Step-Down Controller
Linear

LTC3835

Low IQ Synchronous Step-Down Controller
Linear

LTC3835

60V Low IQ, Dual, 2-Phase Synchronous Step-Down
Linear System

LTC3835-1

Low IQ Synchronous Step-Down Controller
Linear

LTC3835-1

60V Low IQ, Dual, 2-Phase Synchronous Step-Down
Linear System

LTC3835EDHC-1

Low IQ Synchronous Step-Down Controller
Linear

LTC3835EDHC-1#PBF

LTC3835-1 - Low IQ Synchronous Step-Down Controller; Package: DFN; Pins: 16; Temperature Range: -40&deg;C to 85&deg;C
Linear

LTC3835EDHC-1#TR

LTC3835-1 - Low IQ Synchronous Step-Down Controller; Package: DFN; Pins: 16; Temperature Range: -40&deg;C to 85&deg;C
Linear
Linear

LTC3835EDHC-1-PBF

Low IQ Synchronous Step-Down Controller
Linear

LTC3835EDHC-1-TR

Low IQ Synchronous Step-Down Controller
Linear