DS2411P/T&R [MAXIM]

Memory Circuit, 64X1, CMOS, PDSO6, 0.150 INCH, TSOC-6;
DS2411P/T&R
型号: DS2411P/T&R
厂家: MAXIM INTEGRATED PRODUCTS    MAXIM INTEGRATED PRODUCTS
描述:

Memory Circuit, 64X1, CMOS, PDSO6, 0.150 INCH, TSOC-6

文件: 总12页 (文件大小:512K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
19-6131; Rev 11/11  
DS2411  
Silicon Serial Number with VCC Input  
FEATURES  
PIN CONFIGURATION  
. Unique, Factory-Lasered and Tested 64-Bit  
Registration Number (8-Bit Family Code  
Plus 48-Bit Serial Number Plus 8-Bit CRC  
Tester); Guaranteed No Two Parts Alike  
. Standby Current <1μA  
. Built-In Multidrop Controller Enables  
Multiple DS2411s to Reside on a Common  
1-WireNetwork  
. Multidrop Compatible with Other 1-Wire  
Products  
. 8-Bit Family Code Identifies Device as  
DS2411 to the 1-Wire Master  
3
1
2
3
6
5
4
1
2
SOT23-3, Top View  
TSOC, Top View  
Flip Chip, Top View with  
Laser Mark, Contacts  
Not Visible.  
1
-1rrd  
2
“rrd” = Revision/Date  
A
B
. Low-Cost TSOC, SOT23-3, and Flip-Chip  
Surface-Mount Packages  
. Directly Connects to a Single-Port Pin of a  
Microprocessor and Communicates at up to  
15.4kbps  
. Overdrive Mode Boosts Communication  
Speed to 125kbps  
. Operating Range: 1.5V to 5.25V, -40°C to  
+85°C  
ORDERING INFORMATION  
TEMP  
RANGE  
-40°C to +85°C  
-40°C to +85°C  
-40°C to +85°C  
-40°C to +85°C  
PIN-  
PART  
PACKAGE  
3 SOT23-3  
6 TSOC  
DS2411R+T&R  
DS2411P+  
6 TSOC  
4 Flip Chip*  
DS2411P+T&R  
DS2411X  
+Denotes a lead(Pb)-free/RoHS-compliant package.  
T&R = Tape and reel.  
*The DS2411X is RoHS qualified and comes in tape and reel.  
PIN DESCRIPTION  
PIN  
NAME  
FLIP  
CHIP  
A1  
B2  
B1  
SOT23 TSOC  
I/O  
VCC  
GND  
N.C.  
1
2
3
2
6
1
3, 4, 5  
A2  
DESCRIPTION  
The DS2411 silicon serial number is a low-cost, electronic registration number with external power  
supply. It provides an absolutely unique identity that can be determined with a minimal electronic  
interface (typically, a single port pin of a microcontroller). The DS2411’s registration number is a  
factory-lasered, 64-bit ROM that includes a unique 48-bit serial number, an 8-bit CRC, and an 8-bit  
family code (01h). Data is transferred serially through the Maxim 1-Wire protocol. The external power  
supply is required, extending the operating voltage range of the device below typical 1-Wire devices.  
1-Wire is a registered trademark of Maxim Integrated Products, Inc.  
1 of 12  
DS2411  
ABSOLUTE MAXIMUM RATINGS  
I/O Voltage to GND  
VCC Voltage to GND  
-0.5V to +6V  
-0.5V to +6V  
±20mA  
I/O, VCC Current  
Operating Temperature Range  
Junction Temperature  
-40°C to +85°C  
+150°C  
Storage Temperature Range  
Lead Temperature (TSOC, SOT23-3 only; soldering, 10s)  
Soldering Temperature (reflow)  
TSOC, SOT-23-3  
-55°C to +125°C  
+300°C  
+260°C  
+240°C  
Flip Chip  
This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the  
operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of  
time may affect reliability.  
ELECTRICAL CHARACTERISTICS (VCC = 1.5V to 5.25V; TA = -40°C to +85°C.)  
PARAMETER  
SYMBOL  
CONDITIONS  
MIN MAX UNITS  
Operating Temperature  
TA  
(Note 1)  
(Note 1)  
-40  
1.5  
1.5  
+85  
5.25  
5.25  
°C  
V
Supply Voltage  
1-Wire Pullup  
VCC  
VCC = VPUP (Note 1)  
V
I/O PIN GENERAL DATA  
1-Wire Pullup Resistance  
RPUP  
(Notes 1, 2)  
0.3  
2.2  
kΩ  
VCC stable to first  
1-Wire command (Notes 1, 3)  
Power-Up Delay  
tPWRP  
1200  
µs  
Input Capacitance  
Input Load Current  
Standby Supply Current  
Active Supply Current  
High-to-Low Switching  
Threshold  
CIO  
IL  
ICCS  
ICCA  
(Note 3)  
0V ≤ V(I/O) ≤ VCC  
V(I/O) ≤ VIL, or V(I/O) ≥ VIH  
100  
+1  
1
pF  
µA  
µA  
µA  
-1  
100  
VTL  
VIL  
VIH  
(Notes 3, 4, 5)  
(Note 1)  
0.4  
3.2  
V
V
V
Input Low Voltage  
0.30  
VCC -  
0.3  
Input High Voltage  
(Note 1)  
Low-to-High Switching  
Threshold  
Switching Hysteresis  
Output Low Voltage at 4mA  
VTH  
(Notes 3, 4, 6)  
0.75  
0.18  
3.4  
V
VHY  
VOL  
(Notes 3, 7)  
(Note 8)  
V
V
0.4  
5
2
Standard speed (Note 9, 3)  
Overdrive speed (Note 9, 3)  
Standard speed,  
RPUP = 2.2k(Note 1)  
Overdrive speed,  
RPUP = 2.2k(Note 1)  
Overdrive speed, directly prior to  
reset pulse; RPUP = 2.2k(Note 1)  
1.25  
0.5  
Rising Edge Holdoff  
Recovery Time  
tREH  
µs  
µs  
5
2
5
tREC  
2 of 12  
DS2411  
MIN MAX UNITS  
65  
PARAMETER  
Timeslot Duration  
SYMBOL  
CONDITIONS  
Standard speed  
Overdrive VCC ≥ 2.2V  
Overdrive VCC ≥ 1.5V  
tSLOT  
8
µs  
10  
I/O PIN, 1-Wire RESET, PRESENCE DETECT CYCLE  
Standard speed  
Overdrive speed  
Standard speed  
480  
60  
15  
2
2
60  
8
640  
80  
60  
6
8.5  
240  
24  
30  
8
Reset Low Time  
tRSTL  
µs  
µs  
Presence-Detect High Time  
tPDH  
Overdrive VCC ≥ 2.2V  
Overdrive VCC ≥ 1.5V  
Standard speed  
Overdrive VCC ≥ 2.2V  
Overdrive VCC ≥ 1.5V  
Standard speed (Note 10, 3)  
Overdrive speed (Note 10, 3)  
Standard speed (Note 1)  
Overdrive VCC ≥ 2.2V (Note 1)  
Overdrive VCC ≥ 1.5V (Note 1)  
Presence-Detect Low Time  
Presence-Detect Fall Time  
tPDL  
tFPD  
tMSP  
µs  
µs  
µs  
8
0.4  
0.05  
60  
6
1
75  
10  
10  
Presence-Detect Sample  
Time  
8.5  
I/O PIN, 1-Wire WRITE  
Standard speed (Notes 1, 11, 13)  
Overdrive VCC ≥ 2.2V  
(Notes 1, 11, 13)  
60  
6
120  
16  
Write-0 Low Time  
tW0L  
µs  
µs  
Overdrive VCC ≥ 1.5V  
(Notes 1, 11, 13)  
Standard speed (Notes 1, 11, 13)  
Overdrive speed (Notes 1, 11, 13)  
8
16  
5
1
15  
2
Write-1 Low Time  
I/O PIN, 1-Wire READ  
Read Low Time  
tW1L  
Standard speed (Notes 1, 12)  
Overdrive speed (Notes 1, 12)  
Standard speed (Notes 1, 12)  
Overdrive speed (Notes 1, 12)  
5
1
15 - δ  
2 - δ  
15  
tRL  
µs  
µs  
tRL + δ  
tRL + δ  
Read Sample Time  
tMSR  
2
Note 1:  
Note 2:  
System requirement.  
Maximum allowable pullup resistance is a function of the number of 1-Wire devices in the  
system and 1-Wire recovery times. The specified value here applies to systems with only  
one device and with the minimum 1-Wire recovery times. For more heavily loaded  
systems, an active pullup such as that found in the DS2480B may be required. Minimum  
allowable pullup resistance is slightly greater than the value necessary to produce the  
absolute maximum current (20mA) during 1-Wire low times at VPUP = 5.25V assuming  
VOL = 0V.  
Note 3:  
Note 4:  
Not production tested.  
VTL and VTH are functions of VCC and temperature. The VTH and VTL maximum specifica-  
tions are valid at VCC = 5.25V. In any case, VTL < VTH < VCC.  
Note 5:  
Note 6:  
Note 7:  
Voltage below which during a falling edge on I/O, a logic ‘0’ is detected.  
Voltage above which during a rising edge on I/O, a logic ‘1’ is detected.  
After VTH is crossed during a rising edge on I/O, the voltage on I/O has to drop by VHY to  
be detected as logic ‘0’.  
Note 8:  
The I-V characteristic is linear for voltages less than 1V.  
3 of 12  
DS2411  
The earliest recognition of a negative edge is possible at tREH after VTH has been reached  
on the previous edge.  
Note 9:  
Note 10:  
Interval during the negative edge on I/O at the beginning of a presence-detect pulse  
between the time at which the voltage is 90% of VPUP and the time at which the voltage is  
10% of VPUP  
.
Note 11:  
ε in Figure 7 represents the time required for the pullup circuitry to pull the voltage on I/O  
up VIL to VTH. The actual maximum duration for the master to pull the line low is tW1LMAX  
+ tF - ε and tW0LMAX + tF - ε, respectively.  
Note 12:  
Note 13:  
δ in Figure 7 represents the time required for the pullup circuitry to pull the voltage on I/O  
up from VIL to the input-high threshold of the bus master. The actual maximum duration  
for the master to pull the line low is tRLMAX + tF.  
Interval begins when the voltage drops below VTL during a negative edge on I/O and ends  
when the voltage rises above VTH during a positive edge on I/O.  
OPERATION  
The DS2411’s registration number is accessed through a single data line. The 48-bit serial number, 8-bit  
family code, and 8-bit CRC are retrieved using the Maxim 1-Wire protocol. This protocol defines bus  
transactions in terms of the bus state during specified time slots that are bus-master-generated falling  
edges on the I/O pin. All data is read and written least significant bit first. The device requires a delay  
between VCC power-up and initial 1-Wire communication, tPWRP (1200µs). During this time the device  
may issue presence-detect pulses.  
1-Wire BUS SYSTEM  
The 1-Wire bus has a single bus master and one or more slaves. In all instances, the DS2411 is a slave  
device. The bus master is typically a microcontroller. The discussion of this bus system is broken down  
into three topics: hardware configuration, transaction sequence, and 1-Wire signaling (signal type and  
timing).  
Hardware Configuration  
The 1-Wire bus has a single data line, I/O. It is important that each device on the bus be able to drive I/O  
at the appropriate time. To facilitate this, each device has an open-drain or three-state output. The  
DS2411 has an open-drain output with an internal circuit equivalent to that shown in Figure 3. The bus  
master can have the same equivalent circuit. If a bidirectional pin is not available on the master, separate  
output and input pins can be connected together. The bus requires a pullup resistor at the master end of  
the bus, as shown in Figure 4. A multidrop bus consists of a 1-Wire bus with multiple slaves attached.  
The 1-Wire bus has a maximum data rate of 15.4kbps in standard speed and 125kbps in overdrive.  
The idle state for the 1-Wire bus is high. If a transaction needs to be suspended for any reason, I/O must  
remain high if the transaction is to be resumed. If the bus is pulled low, slave devices on the bus will  
interpret the low as either a timeslot, or a reset depending on the duration.  
Figure 1. DS2411 REGISTRATION NUMBER  
MSB  
LSB  
8-BIT CRC CODE  
MSB LSB MSB  
48-BIT SERIAL NUMBER  
8-BIT FAMILY CODE  
(01h)  
LSB MSB  
LSB  
4 of 12  
DS2411  
Figure 2. 1-WIRE CRC GENERATOR  
POLYNOMIAL = X8 + X5 + X4 + 1  
1st  
2nd  
3rd  
4th  
5th  
6th  
7th  
8th  
STAGE STAGE  
STAGE STAGE  
STAGE  
STAGE STAGE STAGE  
X0  
X1  
X2  
X3  
X4  
X5  
X6 X7  
INPUT DATA  
X8  
Figure 3. DS2411 EQUIVALENT CIRCUIT  
VCC  
Rx  
Tx  
I/O  
-1µA IL 1µA  
100Ω  
MOSFET  
GROUND  
Figure 4. BUS MASTER CIRCUIT  
VCC to DS2411  
BUS MASTER  
DS5000 OR 8051  
EQUIVALENT  
RPUP  
OPEN-DRAIN  
PORT PIN  
Rx  
Tx  
I/O to DS2411  
Ground to DS2411  
RPUP must be between 0.3 kand 2.2 k. The optimal  
value depends on the 1-Wire communication speed and  
the bus load characteristics.  
5 of 12  
DS2411  
TRANSACTION SEQUENCE  
The communication sequence for accessing the DS2411 through the 1-Wire bus is as follows:  
. Initialization  
. ROM Function Command  
. Read Data  
INITIALIZATION  
All transactions on the 1-Wire bus begin with an initialization sequence. The initialization sequence  
consists of a reset pulse transmitted by the bus master followed by a presence pulse(s) transmitted by the  
slave(s). The presence pulse lets the bus master know that the DS2411 is on the bus and is ready to  
operate. For more details, see the 1-Wire Signaling section.  
ROM FUNCTION COMMANDS  
Once the bus master has detected a presence, it can issue one of the three ROM function commands. All  
ROM function command codes are 1 byte long. A list of these commands follows (see the flowchart in  
Figure 5).  
Read ROM [33h]  
This command allows the bus master to read the DS2411’s 8-bit family code, unique 48-bit serial  
number, and 8-bit CRC. This command should only be used if there is a single slave device on the bus. If  
more than one slave is present on the bus, a data collision results when all slaves try to transmit at the  
same time (open drain produces a wired-AND result), and the resulting registration number read by the  
master will be invalid.  
Search ROM [F0h]  
When a system is initially brought up, the bus master might not know the number of devices on the  
1-Wire bus or their registration numbers. By taking advantage of the wired-AND property of the bus, the  
master can use a process of elimination to identify the registration numbers of all slave devices. For each  
bit of the registration number, starting with the least significant bit, the bus master issues a triplet of time  
slots. On the first slot, each slave device participating in the search outputs the true value of its  
registration number bit. On the second slot, each slave device participating in the search outputs the  
complemented value of its registration number bit. On the third slot, the master writes the true value of  
the bit to be selected. All slave devices that do not match the bit written by the master stop participating  
in the search. If both of the read bits are zero, the master knows that slave devices exist with both states of  
the bit. By choosing which state to write, the bus master branches in the romcode tree. After one complete  
pass, the bus master knows the registration number of a single device. Additional passes identify the  
registration numbers of the remaining devices. Refer to App Note 187: 1-Wire Search Algorithm for a  
detailed discussion, including an example.  
Overdrive Skip ROM [3Ch]  
This command causes all overdrive-capable slave devices on the 1-Wire network to enter overdrive speed  
(OD = 1). All communication following this command has to occur at overdrive speed until a reset pulse  
of minimum 480µs duration resets all devices on the bus to regular speed (OD = 0).  
To subsequently address a specific overdrive-supporting device, a reset pulse at overdrive speed has to be  
issued followed by a read ROM or search ROM command sequence. Overdrive speeds up the time for the  
search process.  
6 of 12  
DS2411  
Figure 5. ROM FUNCTIONS FLOW CHART  
Bus Master Tx  
Reset Pulse  
OD  
N
OD = 0  
Reset Pulse ?  
Y
Bus Master Tx ROM  
Function Command  
DS2411 Tx  
Presence Pulse  
33h  
Read ROM  
Command?  
F0h  
Search ROM  
Command?  
Y
3Ch  
OD Skip  
Command?  
N
N
N
Y
Y
OD = 1  
DS2411 Tx Bit 0  
DS2411 Tx Bit 0  
Master Tx Bit 0  
DS2411 Tx  
Family Code  
(1 Byte)  
N
Bit 0  
Match?  
Y
DS2411 Tx Bit 1  
DS2411 Tx Bit 1  
Master Tx Bit 1  
DS2411 Tx  
Serial Number  
(6 Bytes)  
N
Bit 1  
Match?  
Y
DS2411 Tx Bit 63  
DS2411 Tx Bit 63  
Master Tx Bit 63  
DS2411 Tx  
CRC Byte  
N
Bit 63  
Match?  
Y
7 of 12  
DS2411  
1-WIRE SIGNALING  
The DS2411 requires strict protocols to ensure data integrity. The protocol consists of four types of  
signaling on one line: Reset Sequence with Reset Pulse and Presence Pulse, Write 0, Write 1, and Read  
Data. Except for the presence pulse the bus master initiates all these signals. The DS2411 can  
communicate at two different speeds: standard speed and Overdrive speed. If not explicitly set into the  
Overdrive mode, the DS2411 will communicate at standard speed. While in Overdrive Mode the fast  
timing applies to all waveforms.  
To get from idle to active, the voltage on the 1-Wire line needs to fall from VPUP below the threshold VTL.  
To get from active to idle, the voltage needs to rise from VILMAX past the threshold VTH. The voltage  
VILMAX is relevant for the DS2411 when determining a logical level, but not for triggering any events.  
The initialization sequence required to begin any communication with the DS2411 is shown in Figure 6.  
A Reset Pulse followed by a Presence Pulse indicates the DS2411 is ready to receive data, given the  
correct ROM and memory function command. In a mixed population network, the reset low time tRSTL  
needs to be long enough for the slowest 1-Wire slave device to recognize it as a reset pulse. If the bus  
master uses slew-rate control on the falling edge, it must pull down the line for tRSTL + tF to compensate  
for the edge. A tRSTL duration of 480µs or longer will exit the Overdrive Mode returning the device to  
standard speed. If the DS2411 is in Overdrive Mode and tRSTL is no longer than 80µs, the device will  
remain in Overdrive Mode.  
After the bus master has released the line it goes into receive mode (RX). Now, the 1-Wire bus is pulled  
to VPUP via the pullup resistor or, in case of a DS2480B driver, by active circuitry. When the threshold  
VTH is crossed, the DS2411 waits for tPDH and then transmits a Presence Pulse by pulling the line low for  
tPDL. To detect a presence pulse, the master must test the logical state of the 1-Wire line at tMSP  
.
The tRSTH window must be at least the sum of tPDHMAX, tPDLMAX, and tRECMIN. Immediately after tRSTH is  
expired, the DS2411 is ready for data communication. In a mixed population network, tRSTH should be  
extended to minimum 480µs at standard speed and 48µs at Overdrive speed to accommodate other 1-  
Wire devices.  
Read/Write Time Slots  
Data communication with the DS2411 takes place in time slots that carry a single bit each. Write time  
slots transport data from bus master to slave. Read time-slots transfer data from slave to master. The  
definitions of the write and read time slots are illustrated in Figure 7.  
All communication begins with the master pulling the data line low. As the voltage on the 1-Wire line  
falls below the threshold VTL, the DS2411 starts its internal timing generator that determines when the  
data line will be sampled during a write time slot and how long data will be valid during a read time slot.  
Master to Slave  
For a write-one time slot, the voltage on the data line must have crossed the VTHMAX threshold after the  
write-one low time tW1LMAX is expired. For a write-zero time slot, the voltage on the data line must stay  
below the VTHMIN threshold until the write-zero low time tW0LMIN is expired. For most reliable  
communication the voltage on the data line should not exceed VILMAX during the entire tW0L window.  
After the VTHMAX threshold has been crossed, the DS2411 needs a recovery time tREC before it is ready for  
the next time slot.  
8 of 12  
DS2411  
INITIALIZATION PROCEDURE  
Figure 6. Reset and Presence Pulse  
READ/WRITE TIMING DIAGRAM  
Figure 7a. Write-One Time Slot  
Figure 7b. Write-Zero Time Slot  
Figure 7c. Read-data Time Slot  
9 of 12  
DS2411  
Slave to Master  
A read-data time slot begins like a write-one time slot. The voltage on the data line must remain below  
VTLMIN until the read low time tRL is expired. During the tRL window, when responding with a 0, the  
DS2411 will start pulling the data line low; its internal timing generator determines when this pull-down  
ends and the voltage starts rising again. When responding with a 1, the DS2411 will not hold the data line  
low at all, and the voltage starts rising as soon as tRL is over.  
The sum of tRL + δ (rise rime) on one side and the internal timing generator of the DS2411 on the other  
side define the master sampling window (tMSRMIN to tMSRMAX) in which the master must perform a read  
from the data line. For most reliable communication, tRL should be as short as permissible and the master  
should read close to but no later than tMSRMAX. After reading from the data line, the master must wait until  
tSLOT is expired. This guarantees sufficient recovery time tREC for the DS2411 to get ready for the next  
time slot.  
Improved Network Behavior  
In a 1-Wire environment, line termination is possible only during transients controlled by the bus master  
(1-Wire driver). 1-Wire networks therefore are susceptible to noise of various origins. Depending on the  
physical size and topology of the network, reflections from end points and branch points can add up or  
cancel each other to some extent. Such reflections are visible as glitches or ringing on the 1-Wire  
communication line. A glitch during the rising edge of a time slot can cause a slave device to lose  
synchronization with the master and, as a consequence, result in a search ROM command coming to a  
dead end. For better performance in network applications, the DS2411 uses a new 1-Wire front end,  
which makes it less sensitive to noise and also reduces the magnitude of noise injected by the slave  
device itself.  
The 1-Wire front end of the DS2411 differs from traditional slave devices in four characteristics.  
1) The falling edge of the presence pulse has a controlled slew rate. This provides a better match to the  
line impedance than a digitally switched transistor, converting the high frequency ringing known from  
traditional devices into a smoother low-bandwidth transition. The slew rate control is specified by the  
parameter tFPD, which has different values for standard and Overdrive speed.  
2) There is additional low-pass filtering in the circuit that detects the falling edge at the beginning of a  
time slot. This reduces the sensitivity to high-frequency noise. As a consequence, the duration of the  
setup time tSU at standard speed is larger than with traditional devices. This additional filtering does  
not apply at Overdrive speed.  
3) There is a hysteresis at the low-to-high switching threshold VTH. If a negative glitch crosses VTH but  
doesn’t go below VTH - VHY, it will not be recognized (Figure 8, Case A). The hysteresis is effective  
at any 1-Wire speed.  
4) There is a time window specified by the rising edge hold-off time tREH during which glitches will be  
ignored, even if they extend below VTH - VHY threshold (Figure 8, Case B, tGL < tREH). Deep voltage  
droops or glitches that appear late after crossing the VTH threshold and extend beyond the tREH  
window cannot be filtered out and will be taken as beginning of a new time slot (Figure 8, Case C, tGL  
tREH). The duration of the hold-off time is independent of the 1-Wire speed.  
Only devices which have the parameters tFPD, VHY and tREH specified in their electrical characteristics use  
the improved 1-Wire front end.  
10 of 12  
DS2411  
NOISE SUPPRESSION SCHEME Figure 8  
tREH  
tREH  
VPUP  
VTH  
VHY  
Case A  
Case B  
tGL  
Case C  
tGL  
0V  
CRC GENERATION  
To validate the registration number transmitted from the DS2411, the bus master can generate a CRC  
value from the 8-bit family code and unique 48-bit serial number as it is received. If the CRC matches the  
last 8 bits of the registration number, the transmission is error free.  
The equivalent polynomial function of this CRC is: CRC = x8 + x5 + x4 + 1. For more information on  
generating CRC values see Application Note 27.  
CUSTOM DS2411  
Customization of a portion of the unique 48-bit serial number by the customer is available. Maxim will  
register and assign a specific customer ID in the 12 most significant bits of the 48-bit field. The next most  
significant bits are selectable by the customer as a starting value, and the least significant bits are non-  
selectable and will be automatically incremented by one. Certain quantities and conditions apply for these  
custom parts. Contact your Maxim sales representative for more information.  
PACKAGE INFORMATION  
For the latest package outline information and land patterns (footprints), go to www.maxim-ic.com/packages.  
Note that a “+”, “#”, or “-” in the package code indicates RoHS status only. Package drawings may show a  
different suffix character, but the drawing pertains to the package regardless of RoHS status.  
LAND PATTERN  
PACKAGE TYPE  
SOT23-3  
PACKAGE CODE  
U3+3  
OUTLINE NO.  
21-0051  
90-0179  
90-0321  
6 TSOC  
D6+1  
21-0382  
Refer to 21-0282  
4 Flip Chip  
BF411-1  
21-0282  
11 of 12  
DS2411  
REVISION HISTORY  
REVISION  
PAGES  
CHANGED  
DESCRIPTION  
DATE  
020703  
Initial release  
1
Corrected the Flip Chip pin configuration.  
Section 1-Wire Signaling rewritten.  
052003  
8, 10  
10, 11  
Added section Improved Network Behavior.  
Added flip chip top marking and URL to package outline drawing.  
Added SOT23-3 and TSOC lead-free part numbers to Ordering  
Information.  
122106  
11/11  
1
Updated ordering information, lead temperature, soldering temperature.  
1, 2  
In the Electrical Characteristics table, applied note 11 to the tW0L  
specification; deleted ε from the tW1L specification; corrected the tRL  
specification (replaced ε with δ, applied note 12), and added more  
details to notes 4, 11 and 12.  
3, 4  
Deleted the DS2480B (5V operation) master circuit from Figure 4.  
5
Updated the Package Information section and added Revision History.  
11, 12  
12 of 12  
Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim  
reserves the right to change the circuitry and specifications without notice at any time.  
Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600  
© 2011 Maxim Integrated Products  
Maxim is a registered trademark of Maxim Integrated Products, Inc.  

相关型号:

DS2411P/T&R

Silicon Serial Number with VCC Input
DALLAS

DS2411P/TR

Memory IC,
DALLAS

DS2411R+T&R

Memory Circuit, 64X1, CMOS, PDSO3, 0.050 INCH, ROHS COMPLIANT, SOT-23, 3 PIN
MAXIM

DS2411R+U

Memory Circuit,
MAXIM

DS2411R/R

Silicon Serial Number with VCC Input
DALLAS

DS2411R/T

Silicon Serial Number with VCC Input
DALLAS

DS2411R/T&R

SPECIALTY MEMORY CIRCUIT, PDSO3, 0.050 INCH, SOT-23, 3 PIN
ROCHESTER

DS2411R/T&R

Silicon Serial Number with VCC Input
DALLAS

DS2411R/TR

Memory IC,
DALLAS

DS2411X

Silicon Serial Number with VCC Input
DALLAS

DS2411X

Silicon Serial Number with Vcc Input
MAXIM

DS2411X#U

Memory Circuit
MAXIM