MAX15158Z [MAXIM]
High-Voltage Multiphase Boost Controller;型号: | MAX15158Z |
厂家: | MAXIM INTEGRATED PRODUCTS |
描述: | High-Voltage Multiphase Boost Controller |
文件: | 总26页 (文件大小:996K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
EVALUATION KIT AVAILABLE
Click here for production status of specific part numbers.
MAX15158Z
High-Voltage Multiphase Boost Controller
General Description
Benefits and Features
● Wide Operating Range
MAX15158Z is a high-voltage multiphase boost controller
designed to support up to two MOSFET drivers and four
external MOSFETs in single-phase or dual-phase boost/
inverting-buck-boost configurations. Two devices can be
stacked up for quad-phase operation. The output voltage
of MAX15158Z can be dynamically set through the 1V to
2.2V reference input (REFIN) for modular design support.
• 8V to 76V Input Voltage Range for Booost
Configuration and -8V to -76V Input Voltage Range
for Inverting-Buck-Boost Configuration
• 3.3V to 60V Output Voltage Range on the Top of
Input Voltage
• 120kHz to 1MHz Switching Frequency Range
• -40°C to +125°C Temperature Range
• Single/Dual/Quad-Phase Operation
• Active Phase Current Balance Control
The switching frequency is controlled either through
an external resistor setting the internal oscillator or by
synchronizing the regulator to an external clock. The
device is designed to support 120kHz to 1MHz switching
frequencies. The controller has a dedicated enable/input
undervoltage-lockout (EN/UVLO) pin to configure for flex-
ible power sequencing.
● Integration Reduces Design Footprint
• Internal LDO for Bias Supply Generation
• Multiphase Multiple Controller Synchronization and
Interleave
• Output Voltage Sense Level Shifter
MAX15158Z has a dedicated RAMP pin to adjust inter-
nal slope compensation. The device features adjustable
overcurrent protection. The device incorporates current
sense amplifiers to accurately measure the current of
each phase across external sense resistors to implement
accurate phase current sharing. The controller is also pro-
tected against output overvoltage, input undervoltage and
thermal shutdown.
● Robust Fault Protection Improves Quality and
Reliability
• Adjustable Input Undervoltage Lockout
• Adjustable Cycle-by-Cycle Peak Current Limit and
Fast Overcurrent Protection
• Selectable Feedback Overvoltage Protection
• Thermal Shutdown
● Flexible and Simple System Design
• Adjustable Slope Compensation
• Low-Side MOSFET Gate Monitoring for Accurate
Current Sensing
The device is available in 5mm x 5mm, 32-pin TQFN
package and supports -40°C to 125°C junction tempera-
ture range.
• Discontinuous-Conduction-Mode Operation is
Supported when Using a Diode in Place of the
High-Side MOSFET
Applications
● Communication
● Industrial
● Small 5mm x 5mm TQFNPackage, 0.5mm Pitch
● Automotive
● Multiphase Boost
Ordering Information appears at end of data sheet.
19-100586; Rev 0; 6/19
MAX15158Z
High-Voltage Multiphase Boost Controller
Typical Application Circuit
V
= -8V TO -65V
IN-
3.3V TO 60V
OUTPUT
MAX15158Z
V
V
IN-
IN-
EN/UVLO
DH1
DL1
RAMP
V
IN-
MOSFET
DRIVER
V
IN-
DRV
8.5V TO 14V BIAS W.R.T. V
IN-
DLFB1
REFIN
1V TO 2.2V DAC W.R.T. V
SYSTEM CLK
IN-
POWER STAGE
CURRENT SENSE
FREQ/CLK
CSP1
CSN1
C OM P
V
IN-
V
IN-
V
IN-
V
IN-
V
V
IN-
IN-
OPEN-DRAIN POWER GOOD
PGOOD
DH2
DL2
MOSFET
DRIVER
SYNC
CSIO_
MULTIPHASE SUPPORT/SYNCHRONIZATION
DLFB2
SS
POWER STAGE
CURRENT SENSE
V
V
IN-
IN-
CSP2
CSN2
BIAS
V
IN-
ILIM
OVP
OUTN
OUTP
FB
GND
V
IN-
V
IN-
Maxim Integrated
│ 2
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Absolute Maximum Ratings
OUTP, OUTN to GND............................................-0.3V to +80V
CSP_, CSN_ to GND ...........................................-0.3V to +0.3V
CSP_ to CSN_ .....................................................-0.3V to +0.3V
CSION, CSIOP to GND..........................-0.3V to (V
Maximum Current out of BIAS .........................................100mA
Operating Temperature Range......................... -40°C to +125°C
+ 0.3V)
BIAS
DH_, DL_ to GND ................................ -0.3V to (V
DLFB_ to GND........................................ -0.3V to (V
+ 0.3V)
+ 0.3V)
Continuous Power Dissipation (T = +70°C)
BIAS
A
TQFN (derate 34.5mW/°C above +70°C)......................2.76W
Junction Temperature......................................................+150°C
Storage Temperature Range............................ -40°C to +150°C
Lead Temperature (soldering, 10s) .................................+300°C
Soldering Temperature (reflow).......................................+240°C
DRV
DRV to GND..........................................................-0.3V to +16V
BIAS to GND...........................................................-0.3V to +6V
DRV to BIAS..........................................................-0.3V to +16V
FB, PGOOD, REFIN to GND ..................................-0.3V to +6V
EN/UVLO, FREQ/CLK to GND ...............................-0.3V to +6V
COMP, SS, ILIM, OVP, RAMP,
SYNC to GND.....................................-0.3V to (V
+ 0.3V)
BIAS
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these
or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect
device reliability.
Package Information
PACKAGE TYPE: 32-PIN TQFN
Package Code
T3255+6
Outline Number
21-0140
90-0603
Land Pattern Number
THERMAL RESISTANCE, FOUR-LAYER BOARD
Junction to Ambient (θ
)
29°C/W
1.7°C/W
JA
Junction to Case (θ
)
JC
For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a “+”,
“#”, or “-” in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing
pertains to the package regardless of RoHS status.
Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board.
For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.
Maxim Integrated
│ 3
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Electrical Characteristics
(V
= 9V, V
= 1.2V, REFIN = BIAS, C
= 2.2μF, C = 10nF, R
= 100kΩ (600kHz), T = T = -40°C to +125°C, unless
DRV
EN/UVLO
BIAS
SS
FREQ
A
J
otherwise noted.) (Note 1)
PARAMETER
INPUT SUPPLIES
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
DRV Operating Range
V
8.5
14
V
mA
μA
V
DRV
Device Switching, 2 phases, 10pF load
DH_ and DL_
DRV Quiescent Current
DRV Shutdown Current
I
10.0
15.4
DRV
EN = GND
10
8.2
8.1
19
8.4
8.3
V
V
rising
falling
8.0
7.9
DRV Undervoltage-Lockout
Threshold
DRV
V
DRV(UVLO)
DRV
BIAS LINEAR REGULATOR
BIAS LDO Output Voltage
BIAS LDO Current Limit
V
I
= 5mA
4.66
4.74
4.81
V
BIAS
BIAS
30
56
90
mA
V
V
rising
4.10
4.00
4.26
4.20
4.40
4.32
BIAS Undervoltage-Lockout
Threshold
BIAS
V
V
BIAS(UVLO)
falling
BIAS
CONTROLLER ENABLE
V
V
rising
falling
0.975
0.875
1.000
0.900
1.025
0.925
EN/UVLOAdjustable Undervoltage-
Lockout Threshold
UVLO
V
V
UVLO
UVLO
EN/UVLO Input
Leakage Current
I
V
= 0V to V
-1
+1
μA
UVLO
UVLO
BIAS
FEEDBACK VOLTAGE LEVEL SHIFTER (OUTP, OUTN)
OUTP Current Range
OUTN Bias Current
I
OUTP = OUTN > 8V
OUTP = OUTN > 8V
OUTN = OUTP = BIAS
OUTN = OUTP = BIAS
0.05
3.000
375
10
mA
μA
μA
μA
OUTP
I
220
4
OUTN
OUTP Leakage Current
OUTN Leakage Current
3
10
Minimum OUTN voltage for HV FB
operations
7.0
6.8
8
7.2
7.0
7.4
7.2
76
OUTN Undervoltage-Lockout
Threshold
OUTN
UVLO
V
V
V
OUTN UVLO hysteresis
HV FB Voltage-Buffer
Operating Range
V
OUTP,
V
OUTN
CONTROL LOOP
FB Regulation Threshold
(Preset Mode)
V
REFIN = BIAS
1.970
2.000
2.36
2.015
FB
FB-to-REFIN Offset Voltage
(Tracking Mode)
V
FB
– V
, V = 1V to 2V
REFIN
-9
1
+9
mV
V
REFIN
REFIN Input Voltage Range
V
REFIN
(Note 2)
100mV hysteresis (typ)
2.2
Preset Mode REFIN Threshold
Rising
2.30
V
Maxim Integrated
│ 4
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Electrical Characteristics (continued)
(V
= 9V, V
= 1.2V, REFIN = BIAS, C
= 2.2μF, C = 10nF, R
= 100kΩ (600kHz), T = T = -40°C to +125°C, unless
DRV
EN/UVLO
BIAS
SS
FREQ
A
J
otherwise noted.) (Note 1)
PARAMETER
SYMBOL
CONDITIONS
= 0V to 2V;
MIN
-1
TYP
MAX
+1
UNITS
μA
FB Input Leakage
Current
V
FB
I
FB
OUTP = OUTN = BIAS
REFIN Input Leakage Current
I
V
= 0.4V to 2.2V
-1
+1
μA
REFIN
REFIN
CSP_
CSP_-to-CSN_ Differential Volt-
age Range
D
V
- V
-200
+200
mV
VCS_
CSN_
Current-Sense
Common-Mode Voltage Range
V
,
CSP_
With respect to GND (Note 3)
-300
+300
mV
V/V
V
CSN_
CSP_, CSN_ Current-Sense
Amplifier Gain
A
8.2
1.1
CS_
CSP_ , CSN_ Input Leakage
Current
I
V
, V
= ±200 mV with respect
CSP_,
CSP_ CSN_
-1
+1
μA
mS
mV
I
to AGND
CSN_
Error-Amplifier Transconductance
G
MEA
Ramp Pin Amplitude Adjustable
Range
V
120
375
RAMP
RAMP
Internal Slope Compensation
Ramp Voltage to V
V
V
= 0.3V
= 0V
1.91
10.0
V/V
RAMP
Ratio
RAMP
RAMP Bias Current
I
9.4
10.6
305
μA
RAMP
SWITCHING FREQUENCY
Preset PWM Switching
Frequency
f
f
f
R
= OPEN
293
300
kHz
kHz
kHz
MHz
SW
SW
SW
FREQ/CLK
R
R
= 25kΩ
135
550
150
600
165
650
Adjustable PWM
Switching Frequency
FREQ
= 100kΩ (R
< 120 kΩ)
FREQ
FREQ
PWM Switching Frequency
Range
FREQ/CLK externally applied
120
1000
FREQ/CLK Frequency
Detection Range
f
0.48
4.00
1.85
CLK
Logic-high (rising)
Logic-low (falling)
1.80
1.6
FREQ/CLK Logic Level
V
V
CLK
1.5
9.3
FREQ/CLK Input Bias Current
I
V
= GND
10.0
10.7
μA
CLK
FREQ/CLK
FREQ/CLK to PWM Switching
Frequency Ratio
f
/f
1/2/4 Phases Operation
4
kHz/kHz
CLK SW
QUAD-PHASE CLOCK SYNC
Logic high (rising)
Logic low (falling)
1.58
1.17
1.95
SYNC Logic Threshold
V
V
SYNC
0.90
-2
V
= 0V to 4.6V, internal 5MΩ
SYNC
SYNC Input Leakage Current
SYNC Frequency Range
I
f
+2
μA
SYNC
pulldown
200
2000
kHz
SYNC
Maxim Integrated
│ 5
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Electrical Characteristics (continued)
(V
= 9V, V
= 1.2V, REFIN = BIAS, C
= 2.2μF, C = 10nF, R
= 100kΩ (600kHz), T = T = -40°C to +125°C, unless
DRV
EN/UVLO
BIAS
SS
FREQ
A
J
otherwise noted.) (Note 1)
PARAMETER
SYMBOL
CONDITIONS
Logic-high, I = 10mA
MIN
- 0.4
BIAS
TYP
MAX
UNITS
V
SOURCE
SYNC Output Voltage Level
V
V
SYNC
Logic-low, I
= 10mA
0.4
SINK
OUTPUT FAULT PROTECTION
CSP_ to CSN_ Minimum
Threshold for Cycle-by-Cycle
Peak Current Limit
20
mV
CSP_ to CSN_ Maximum
Threshold for Cycle-by-Cycle
Peak Current Limit
100
-80
mV
mV
CSP_ to CSN_ Minimum
Threshold for Cycle-by-Cycle
Negative Overcurrent Protection
CSP_ to CSN_ Maximum
Threshold for Cycle-by-Cycle
Negative Overcurrent Protection
-16
26
mV
mV
mV
CSP_ to CSN_ Minimum
Threshold for Fast Positive
Overcurrent Protection
CSP_ to CSN_ Maximum
Threshold for Fast Positive
Overcurrent Protection
133
ILIM Source Current
9.4
-16
10.0
10.6
+16
µA
%
CSP_-to-CSN_ Cycle-by-Cycle
Positive Peak Current Limit
Threshold Accuracy
0.25V < V
< 0.95V
ILIM
V
= 500mV
-6
+6
%
ILIM
ILIM
CSP_-to-CSN_ Negative Over-
current Protection Threshold
Accuracy
V
= 500mV
-20
+20
%
V
to |CSP_ - CSN_| Cycle-
ILIM
by-Cycle Peak Current Limit
Threshold Ratio
V
= 500mV
10
V/V
V
ILIM
Minimum REFIN and SS
Voltage for Valid FB OV Fault
SS > 1V
1.00
8.5
1.02
10.0
1.04
12.0
Measured with respect to target volt-
age (REFIN = BIAS), V falling, 3%
hysteresis
FB Overvoltage Default
Threshold (Preset Mode)
FB OV
FB OV
%
FB
FB Overvoltage Threshold
(Tracking Mode)
Measured with respect to target voltage
(V
8.5
9.4
10
11
%
= 1V), V falling, 3% hysteresis
FB
REFIN
OVP Selector Output Source
Current
Resistor connected to GND
10.0
10.6
µA
Maxim Integrated
│ 6
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Electrical Characteristics (continued)
(V
= 9V, V
= 1.2V, REFIN = BIAS, C
= 2.2μF, C = 10nF, R
= 100kΩ (600kHz), T = T = -40°C to +125°C, unless
DRV
EN/UVLO
BIAS
SS
FREQ
A
J
otherwise noted.) (Note 1)
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
EN/UVLO falling to SS falling
12
μs
Cumulative cycle-by-cycle peak current
limit or negative overcurrent protection
events for hiccup
Fault Propagation
Delay
PWM CLK
Cycles
32
PWM CLK
Cycles
FB OV
128
PWM CLK
Cycles
Hiccup Timeout Duration
PGOOD Threshold
32,768
PGOOD rising (REFIN = BIAS)
PGOOD falling (REFIN = BIAS)
1.83
1.77
1.88
1.82
1.93
1.87
V
PGOOD Falling and Rising
Delay
PWM CLK
Cycles
256
20
PGOOD Output Low Voltage
PGOOD Leakage Current
Thermal Shutdown
V
I
= 3mA
SINK
40
1
mV
μA
°C
PGOOD
I
FB = REFIN, V
= 5V
PGOOD
PGOOD
T
15°C hysteresis
165
SHDN
SOFT-START (SS)
SS Amplifier Transconductance
G
0.2
5.00
-5.0
mS
M(SS)
Source
Sink
4.75
-5.8
5.25
-4.2
SS Current Capability
I
μA
SS
SS Pulldown
Resistance
R
Discharge
SS rising
4.3
Ω
SS
53
43
SS Undervoltage-
Lockout Threshold
V
mV
UVLO(SS)
SS falling (drivers disabled)
PWM Output
Logic-high, I
= 10mA
V
- 0.5
SOURCE
BIAS
DH_, DL_ Output
Voltage Level
V
, V
V
DH_ DL_
Logic-low, I
= 10mA
0.2
SINK
DLFB_ Leakage Current
DLFB_ Logic Threshold
I
V
= 9V
-1
+1
μA
LK
DLFB_
Logic high (rising)
Logic low (falling)
0.75
0.45
0.80
0.50
0.85
0.55
V
V
DLFB
CURRENT SHARING (MULTIPHASE APPLICATIONS ONLY)
CSIO_ Output Common-Mode
Voltage
V
With respect to AGND
1.24
4.2
V
CSION
CSIO_ Differential Input
Resistance
R
kΩ
CSIO_
Note 1: Limits are 100% tested at T = +25°C. Limits over the operating temperature range and relevant supply-voltage range are
A
guaranteed by design and characterization.
Note 2: Operating REFIN below 1V is not recommended due to disabled FB overvoltage-fault protection.
Note 3: Guaranteed by design, not production tested.
Maxim Integrated
│ 7
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Typical Operating Characteristics
(T = -40°C to +125°C, V = -48V, unless otherwise noted. See the Standard Application Circuits.)
A
IN-
EFFICIENCY vs. LOAD CURRENT
LOAD REGULATION
LINE REGULATION
toc01
toc02
toc03
98
12.060
12.055
12.050
12.045
12.040
12.035
12.030
12.040
12.038
12.036
12.034
12.032
12.030
96
94
92
90
88
86
84
82
V
VOUT = 5V
V
VOUT = 9V
V
VOUT = 12V
VV=14.5V
OUT
VOUT = 12V
ILOAD = 1A
VV=35V
OUT
VOUT = 12V
20
VV=55V
OUT
0
5
10
15
20
25
0
5
10
15
25
-60 -55 -50 -45 -40 -35 -30 -25
INPUT VOLTAGE (V)
LOAD CURRENT (A)
LOAD CURRENT (A)
STARTUP WAVEFORM WITH
PREBIASED OUTPUT VOLTAGE
STARTUP WAVEFORM
EN/UVLO RISING
STARTUP WAVEFORM
LX_ SWITCHING
toc06
toc04
toc05
5V/div
5V/div
5V/div
1V/div
VEN/UVLO
VPGOOD
5V/div
5V/div
VOUT
1V/div
VOUT
VSS
VLX1
VLX2
VSS
1V/div
VOUT
VSS
50V/div
50V/div
50V/div
50V/div
VLX1
VLX2
5ms/div
5ms/div
5ms/div
DYNAMIC REFIN RAMP RESPONSE
17.5V TO 35V OUTPUT
SHUT-DOWN WAVEFORM
LX_ SWITCHING
SHUT-DOWN WAVEFORM
EN/UVLO FALLING
toc09
toc08
toc07
VOUT
I
= 5A
I
= 5A
LOAD
10V/div
LOAD
V
EN/UVLO
5V/div
V
OUT
V
PGOOD
5V/div
VREFIN
1V/div
1V/div
V
5V/div
1V/div
SS
V
OUT
VSS
50V/div
V
SS
5V/div
1V/div
V
V
LX1
VPGOOD
5V/div
50V/div
LX2
10ms/div
200µs/div
200µs/div
Maxim Integrated
│ 8
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Typical Operating Characteristics (continued)
(T = -40°C to +125°C, V = -48V, unless otherwise noted. See the Standard Application Circuits.)
A
IN-
DYNAMIC REFIN STEP RESPONSE
17.5V TO 35V OUTPUT
LOAD TRANSIENT WAVEFORM
35V OUTPUT WITH 10A LOAD STEP
CLOCK SYNCHRONIZATION
toc12
toc10
toc11
VOUT
VREFIN
VSS
VCLK
10V/div
1V/div
1V/div
2V/div
VOUT
500mV/div
10A/div
VLX1
50V/div
50V/div
ILOAD
VPGOOD
5V/div
VLX2
10ms/div
2ms/div
2µs/div
BODE PLOT
12V OUTPUT WITH 25A LOAD
BODE PLOT
12V OUTPUT WITH 0A LOAD
toc14
toc13
100
200
160
120
80
100
80
200
80
60
160
120
80
60
40
40
20
40
20
40
0
0
0
0
-20
-40
-60
-80
-40
-80
-120
-160
-200
-20
-40
-60
-80
-100
-40
-80
-120
-160
-200
-100
1
10
100
1
10
100
FREQUENCY (kHz)
FREQUENCY (kHz)
AUTO-RETRY AFTER
OVERCURRENT FAULT
OUTPUT OVERCURRENT WAVEFORM
toc16
toc15
5V/div
VOUT
VOUT
5V/div
ILOAD
ILOAD
50A/div
2V/div
50A/div
VSS
VPGOOD
5V/div
5V/div
VPGOOD
50V/div
VLX
200µs/div
50ms/div
Maxim Integrated
│ 9
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Pin Configuration
24 23 22 21 20 19 18 17
NC
REFIN
FB
C OM P
SS
OVP
ILIM
RAMP
DLFB1
DL1
DH1
CSP1
CSN1
CSN2
25
26
27
28
29
30
31
32
16
15
14
13
12
11
10
9
TOP VIEW
5mm x 5mm TQFN
EP
CSP2
DLFB2
1
2 3 4 5 6 7 8
+
MAX15158Z
T3255-6
Pin Description
PIN
NAME
FUNCTION
Logic Output for Low-Side MOSFET Gate Driver for the Second Phase. Connect DL2 to the second phase
external MOSFET driver low-side input pin.
1
DL2
Logic Output for High-Side MOSFET Gate Driver for the Second Phase. Connect DH2 to the second phase
external MOSFET driver high-side input pin.
2
3
DH2
Multiphase Synchronization Pin. For single IC operation, leave this pin unconnected. Tie this pin together
when two MAX15158Z ICs are stacked-up in master/slave operation mode.
SYNC
Frequency Selection/Clock Synchronization Input. MAX15158Z supports switching frequencies from 120kHz
to 1MHz. Set the switching frequency by either selecting the appropriate external resistor to use the internal
oscillator frequency, or by synchronizing the regulator to an external system clock (see Table 2). Leave the
FREQ/CLK pin unconnected to select the preset 300kHz switching frequency or place a resistor between
FREQ/
CLK
4
FREQ/CLK and GND to set the following: f
= (R
/100k) x 600kHz
SW
FREQ
5
6
GND
Analog Ground.
Negative Input of Master/Slave Current-Sense Signal. MAX15158Z uses a differential current-sense signal
to ensure proper startup and current-balance behavior in applications where two MAX15158Z ICs are
stacked up in master/slave operation mode.
CSION
Positive Input of Master/Slave Current-Sense Signal. MAX15158Z uses a differential current-sense signal to
ensure proper startup and current-balance behavior in applications where two MAX15158Z ICs are stacked
up in master/slave operation mode.
7
CSIOP
Open-Drain Power Good Output. MAX15158Z pulls PGOOD low when the output voltage exceeds the OVP
threshold, or drops below the output UVP threshold. The PGOOD output goes high-impedance when the
controller completes soft-start and remains in regulation.
8
9
PGOOD
RAMP
Slope Compensation Input. A resistor connected from RAMP to GND programs the amount of slope
compensation. See the Adjustable Slope Compensation (RAMP) section.
Maxim Integrated
│ 10
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Pin Description (continued)
PIN
NAME
FUNCTION
CSP_-CSN_ Cycle-by-Cycle Peak Current Limit Threshold Selector. Connect a resistor from ILIM to GND to
select the protection value.
10
ILIM
Program Pin. Connect a resistor from OVP to GND to configure FB overvoltage protection, single-phase or
dual-phase selection and FB level shifter selection (see Table 1).
11
12
OVP
SS
Soft-Start Control. The capacitance (C ) between SS to GND sets the startup period. An internal
SS
pulldown MOSFET holds SS low until the controller begins the startup sequence.
Compensation Amplifier Output. COMP is the output of the internal transconductance error amplifier.
Connect a type II compensation network as shown in the Typical Application Circuit (See the Compensation
Design Guidelines section).
13
14
15
COMP
Feedback Input. When the FB level shifter is enabled, connect a resistor from FB to GND; when the FB level
shifter is disabled, connect FB to the center of a resistive divider between the output and GND. FB tracks
the REFIN voltage (REFIN between 0.4V and 2.2V) or regulates to the preset 2.0V reference voltage by
connecting REFIN to BIAS. Operation between 0.4V < REFIN < 1V is possible but the FB OVP is disabled.
When two MAX15158Z ICs are stacked-up in master/slave operation mode, connect FB of the slave to
BIAS.
FB
External Reference Input. REFIN sets the feedback regulation voltage when supplied with a voltage between
0.4V and 2.2V. Connect REFIN pin to BIAS to select internal 2.0V reference voltage. Operation between 0.4V
< REFIN < 1V is possible but the FB OV and UV fault functions are disabled.
REFIN
NC
16,
19–20
Not Connected
Positive Differential Output Voltage Sense Input. MAX15158Z can operate in inverting
buck-boost mode and sense output voltage differentially using its internal FB level shifter. Connect a sense
resistor between OUTP and positive node of output as shown in the Typical Application Circuit. OUTP must
be shorted to OUTN and BIAS if the internal FB level shifter is disabled.
17
OUTP
Negative Differential Output Voltage Sense Input. MAX15158Z can operate in inverting
buck-boost mode and sense output voltage differentially using its internal FB level shifter. Connect OUTN to
the negative node of output as shown in the Typical Application Circuit. Connect OUTN to OUTP and BIAS if
the internal FB level shifter is disabled.
18
21
OUTN
BIAS
4.74V Linear Regulator Output and Controller Bias Supply. Bypass to GND with a 2.2µF or greater ceramic
capacitor.
Enable Control/Adjustable Undervoltage Lockout Input for Startup/Shutdown Power Sequencing. This
pin has two voltage thresholds with hysteresis. The lower threshold (0.7V rising/0.55V falling) determines
22
EN/UVLO whether the BIAS regulator is enabled/disabled. The higher threshold (1V rising/0.9V falling) initiates startup/
shutdown and enables switching. Connect EN/UVLO to the center of a resistor divider between the input
and GND to adjust the undervoltage lockout voltage level as shown in the Typical Application Circuit.
23
24
GND
DRV
Analog Ground.
Supply Voltage Input. Provide a 8.5V to 14V supply for internal bias generation.
External MOSFET Status Feedback Pin for the First Phase. Connect DLFB1 to the center of a resistor di-
vider between the gate of the low-side MOSFET of the first phase and GND. See the MOSFET Gate Control
section.
25
DLFB1
Logic Output for Low-Side MOSFET Gate Driver for the First Phase. Connect DL1 to the first phase external
MOSFET driver low-side input pin.
26
27
DL1
DH1
Logic Output for High-Side MOSFET Gate Driver for the First Phase. Connect DH1 to the first phase
external MOSFET driver high-side input pin.
Positive Low-Side Differential Current-Sense Input for the First Phase. MAX15158Z uses the
differential current-sense signal in the current-mode control loop, and multiphase current sharing.
Connect CSP1 to the "MOSFET side" of the current-sense resistor.
28
CSP1
Maxim Integrated
│ 11
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Pin Description (continued)
PIN
NAME
FUNCTION
Negative Low-Side Differential Current-Sense Input for the First Phase. MAX15158Z uses the differential
current-sense signal in the current-mode control loop, and multiphase current sharing.
Connect CSN1 to the "ground side" of the current-sense resistor.
29
CSN1
Negative Low-Side Differential Current-Sense Input for the Second Phase. MAX15158Z uses the differential
current-sense signal in the current-mode control loop, and multiphase current sharing.
Connect CSN2 to the "ground side" of the current-sense resistor.
30
31
32
CSN2
CSP2
DLFB2
Positive Low-Side Differential Current-Sense Input for the Second Phase. MAX15158Z uses the differential
current-sense signal in the current-mode control loop, and multiphase current sharing.
Connect CSP2 to the "MOSFET side" of the current-sense resistor.
External MOSFET Status Feedback Pin for the Second Phase. Connect DLFB2 to the center of a resistor
divider between the gate of the low-side MOSFET of the second phase and GND. See the MOSFET Gate
Control section.
Maxim Integrated
│ 12
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Block Diagram
CSP2
CSN2
IB2
CSIOP
2R
2R
CURRENT
BALANCE
R
MAX15158Z
CSION
CSP1
CSN1
1.23V
IB1
ILIM2
IB1
ILIM2
ILIM1
DH1
DL1
ILIM
ILIM
GENERATOR
CSP1
CSN1
CMP1
∑
DLFB1
PWM
CONTROL
LOGIC
DH2
CLOCK
DISTRIBUTION
AND SLOPE
CLK
UP
FREQ/CLK
SYNC
DL2
CLK
REF
COMPENSATION
DLFB2
IB2
RAMP
RAMP
GENERATOR
CMP2
∑
OUTP
OUTN
CSP2
CSN2
FEEDBACK LEVEL SHIFT
FB
ILIM1
C OM P
OVP
FB
1V
PGOOD
COMPARATORS
OVP
THRESHOLD
ILIM1
ILIM2
50mV
REFIN
0.7V
RISING
2.3V
EN/UVLO
STARTUP
AND FAULT
LOGIC
DRV
BIAS
DRV UVLO
SS
2V REF
BIAS UVLO
RESTART
2V
40mV
HICCUP
RESET
PGOOD
THERMAL
SHUTDOW N
GND
BIAS SUPPLIES
Maxim Integrated
│ 13
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
the OVP pin to GND (See Overvoltage Protection (OVP)
section). When the internal FB level shifter is enabled,
connect OUTN to the ground node of the output capacitor
Detailed Description
MAX15158Z is a high-voltage multiphase boost controller
designed to support up to two MOSFET drivers and four
external MOSFETs in single-phase or dual-phase boost/
inverting-buck-boost configurations. Two devices can be
stacked up for quad-phase operation. When configured
as inverting-buck-boost converter, the controller has an
internal high-voltage FB level shifter to differentially sense
the output voltage. The output voltage of MAX15158Z can
be dynamically set through the 1V to 2.2V reference input
(REFIN) for modular design support.
and OUTP to the output terminal using a resistor R
.
FB1
FB is connected to GND (V ) using a resistor R
. The
FB2
IN-
output voltage is set by these two resistors:
V
= (R
/R
) x V
OUT
FB1 FB2 REF
For MAX15158Z, V
can be externally supplied with
REF
a voltage between 1V and 2.2V on the REFIN pin. By
connecting the REFIN pin to BIAS, the default internal
2.0V reference voltage is selected. When the FB level
shifter is enabled, the OUTN pin has a UVLO threshold
that controls the power sequencing. If the voltage on
OUTN falls below 7.0V (typ), the controller disables the
drivers (all driver outputs are pulled low) and discharges
the SS capacitor through a 4.3Ω pulldown MOSFET.
The switching frequency is controlled either through
an external resistor setting the internal oscillator or by
synchronizing the regulator to an external clock. The
device is designed to support 120kHz to 1MHz switch-
ing frequencies. When two devices are stacked up
as master-slave for quad-phase operation, the SYNC
pin of two devices are connected to ensure the clock
synchronization and phase interleaving. The controller
has a dedicated enable/input undervoltage-lockout (EN/
UVLO) pin to configure for flexible power sequencing.
V
OUT
R
FB1
MAX15158Z has a dedicated RAMP pin to adjust internal
slope compensation. The device features adjustable
overcurrent protection. The device incorporates current
sense amplifiers to accurately measure the current of
each phase across external sense resistors to implement
accurate phase current sharing. The controller is also pro-
tected against output overvoltage, input undervoltage and
thermal shutdown.
MAX15158Z
OUTP
OUTN
FB
High Voltage Internal FB Level Shifter
R
FB2
MAX15158Z can support both boost and inverting-buck-
boost applications. When configured in inverting-buck-
boost operation, the GND pin of the device must be
GND
V
IN-
connected to the negative input voltage terminal (V ),
IN-
so that the ground of the IC is different than the ground
of output capacitor and load. Output voltage cannot be
controlled using a simple resistor divider. MAX15158Z
has a dedicated internal FB level shifter to differentially
sense the output voltage. The internal FB level shifter
can be enabled or disabled by connecting a resistor from
Figure 1. Using Internal FB Level Shifter
Maxim Integrated
│ 14
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
For inverting-buck-boost applications where V is higher
IN
(see Overcurrent Protection (OCP) section). The differen-
tial voltage across CSP_ and CSN_ is amplified 8 times
by a current sense amplifier. A high-frequency RC noise
filter is suggested across the sense resistor. The RC time
constant should not exceed 30ns.
than 76V, MAX15158Z can still be used but an external
level shifter is required. The internal FB level shifter must
be disabled. Pin OUTP and OUTN must be tied to BIAS.
An example of using external FB level shifter is shown
in Figure 2. Two matched PNP transistors are used. The
output voltage is given by:
The error between the output voltage feedback (V
)
FB
and reference voltage (V ) is fed to the input of an error
SS
V
= (1 + R
/R
) x V
REF
amplifier. The output of the error amplifier (COMP) is
required to connect to a type-II compensation network
for control loop stability (see the Compensation Design
Guidelines section). A slope compensation ramp gen-
erator is also used. The slope of the compensation ramp
can be adjusted by connecting a resistor between RAMP
and GND (see the Adjustable Slope Compensation
(RAMP) section).
OUT
FB1 FB2
When operating in boost mode, the internal FB level shifter
is disabled. Pin OUTP and OUTN must be tied to BIAS,
and the FB pin must be connected to the center of a resis-
tor divider from output to GND as shown in Figure 3. When
the resistor divider is used, the output voltage is given by:
V
OUT
= (1 + R
/R
) x V
FB1 FB2 REF
Peak-Current-Mode Control Loop
The controller drives on the low-side MOSFET (DL_ driv-
en high) on each rising clock edge. When the PWM com-
parator detects that the sum of the current-sense amplifier
The controller relies on a fixed-frequency, peak-current-
mode architecture to regulate the output. A detailed
block diagram of the control loop is shown in Figure 4.
A sense resistor is required between the source of the
low-side MOSFET and GND for current sensing. The
sense resistor should be selected so that the maximum
differential voltage across CSP_ and CSN_ does not
exceed the cycle-by-cycle peak current limit threshold
output (V
), the slope compensation ramp and the
CS_
phase current imbalance signal exceeds the COMP volt-
age, the controller pulls DL_ low and drives DH_ high.
V
OUT
V
OUT
R
R
FB1
FB1
MAX15158Z
MAX15158Z
BIAS
BIAS
OUTP
OUTN
OUTP
OUTN
DISABLE INTERNAL
FB LEVEL SHIFTER
DISABLE INTERNAL
FB LEVEL SHIFTER
FB
FB
R
FB2
R
FB2
GND
GND
R
FB1
V
IN-
V
IN-
Figure 2. Using External FB Level Shifter
Figure 3. Using External FB Resistor Divider
Maxim Integrated
│ 15
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Figure 4. Peak-Current-Mode Control Loop
For stable operation, it is required that the bandwidth
Compensation Design Guidelines
of control loop (BW) is sufficiently lower than f
and
RHP
MAX15158Z utilizes a fixed-frequency, peak current-
mode control scheme to provide easy compensation
and fast transient response. It is by nature for boost or
inverting-buck-boost converters to have a right half plane
(RHP) zero in their small signal control-to-output transfer
function. For boost converters, the location of RHP zero
is calculated by:
switching frequency (f ).
SW
BW ≤ Minimum(f
/7, f /10)
SW
RHP
A type-II compensation network is required to be con-
nected between COMP and GND (R , C and
COMP
COMP
C
in Figure 4) to provide sufficient phase margin and
PAR
gain margin to the control loop. The value of the compen-
sation network can be selected by:
2
f
= V
x (1 - D) / (2 x π x I
x L)
RHP
OUT
OUT(MAX)
where:
R
= 16 x π x BW x R
x C
x V
/
COMP
SENSE
MEA
OUT
]
OUT
[N x (1 - D) x G
x V
REF
I
= Maximum load current per phase
OUT(MAX)
C
COMP
= 5/(π x R
x BW)
COMP
D = Duty cycle = 1 - V /V
IN OUT
C
= 1/(2 x π x R
x f
)
PAR
COMP
SW
L = Value of the inductor
where,
For inverting-buck-boost converters, the location of RHP
zero is calculated by:
R
C
= Value of the sense resistor
SENSE
2
f
= V
x (1 - D) /(2 x π x I
x L x D)
= Value of the output capacitor
RHP
OUT
OUT(MAX)
OUT
where:
D = Duty cycle = V
N = Number of phases
= Error Amplifier Transconductance (1.1mS, typ)
/(|V | + V
)
G
OUT
IN
OUT
MEA
Maxim Integrated
│ 16
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
and discharges the SS capacitor through an internal
4.3Ω discharge MOSFET, placing the regulator into a
high-impedance output state, so the output capacitance
passively discharges through the load current.The BIAS
linear regulator and internal reference power up only
when DRV exceeds its undervoltage-lockout threshold
and EN/UVLO is driven high.
Adjustable Slope Compensation (RAMP)
When MAX15158Z operates at a duty cycle greater
than 50%, additional slope compensation is required to
ensure stability and prevent subharmonic oscillations
that occurs naturally in peak-current-mode controlled
converters operating in continuous-conduction-mode
(CCM). MAX15158Z provides RAMP input to select
the internal slope compensation ramp within a range of
230mV ~ 730mV. It is recommended that discontinuous-
conduction-mode (DCM) designs also use this minimum
amount of slope compensation to provide better noise
immunity and jitter-free operation.
EN/UVLO and Startup/Shutdown
The EN/UVLO pin allows the input voltage operating
range to be externally adjusted for power-sequence con-
trol. Connect EN/UVLO to the center of a resistor divider
between the input and GND to adjust the undervoltage
lockout voltage level as shown in the Typical Application
Circuit. In the case where the DRV voltage threshold of the
external MOSFET driver is higher than the undervoltage
lockout threshold of the DRV pin, the EN/UVLO pin should
also be pulled to GND before the external MOSFET driver
is enabled. The EN/UVLO pin has two levels of thresholds
with hysteresis. At power-up, once the voltage of the EN/
UVLO pin is higher than 0.7V (typ) and DRV voltage is
higher than its UVLO threshold, the internal 4.74V BIAS
regulator is enabled. Once the voltage of EN/UVLO is
higher than 1V (typ), and the internal reference stabilizes,
the controller starts the initialization period where the
OVP pin configuration is checked. During this initializa-
tion period, the controller pulls SS low through a 4.3Ω
discharge MOSFET. As long as initialization is complete,
the controller starts the soft-start sequence by charging
the SS capacitor with a constant 5μA current source until
the SS voltage reaches either the preset 2.0V target volt-
age (REFIN connected to BIAS), or the externally driven
As shown in Figure 4, by connecting a resistor (R
between RAMP and GND, the amplitude of the slope
compensation ramp is calculated as:
)
RAMP
V
= 1.92 x V
= 1.92 x I
x R
SLOPE
RAMP
RAMP RAMP
where I
is the current sourced from RAMP to GND
RAMP
(10μA typ)
To guarantee stable and jitter-free operation, it is sug-
gested to select the RAMP resistor that:
R
RAMP
x R
≥ 5 x (V
- V
)
OUT(MAX)
IN(MIN)
/(I
x f
x L)
SENSE RAMP
SW
where:
V
= Maximum output voltage referred to GND
OUT(MAX)
V
= Minimum input voltage referred to GND
= Value of the sense resistor
IN(MIN)
R
f
SENSE
= Switching frequency
SW
L = Value of the inductor
REFIN voltage (V
= 1V to 2.2V). The drivers start
REFIN
DRV Supply and Bias Regulator (BIAS)
switching once SS exceeds 50mV and the controller
detects that FB voltage is below the SS voltage. The con-
troller enables the overvoltage fault-protection circuitry
when SS exceeds 1V.
The controller requires an external 8.5V to 14V DRV sup-
ply. The DRV supply powers the internal linear regulator
that generates a regulated 4.74V bias supply to power
the internal analog and digital control circuitry as shown
in the Block Diagram. Bypass the BIAS pin with a 2.2μF
or greater ceramic capacitor to maintain noise immunity
and stability. The BIAS regulator provides up to 50mA of
load current and the controller requires up to 5mA, so the
remaining load capability can be used to support pullup
resistors.
At power-down, once the voltage of EN/UVLO is below
0.9V (typ), the controller pulls SS low, stops switching and
enters a low-power shutdown state. If the voltage of EN/
UVLO is below 0.55V (typ), the 4.74V BIAS regulator is
then disabled (see Figure 5).
Overcurrent Protection (OCP)
A current-sense resistor (R40 and R41 in the Standard
Application Circuits) is connected between the source of
the low-side MOSFET and GND. MAX15158Z detects the
current-sense signal (CSP_ to CSN_) and compares it
with the cycle-by-cycle peak current limit threshold during
low-side on-time. When the current exceeds the cycle-by-
cycle peak current limit threshold, the device turns off the
low-side MOSFET and turns on the high-side MOSFET to
The controller has an undervoltage-lockout threshold on
DRV. The undervoltage-protection circuits inhibit switch-
ing until DRV rises above 8.196V (typ).
If DRV drops below its undervoltage threshold, the con-
troller determines that there is insufficient supply voltage
to make valid control decisions. To protect the regulator
and the output, the controller immediately pulls PGOOD
low, disables the drivers (all driver outputs pulled low),
Maxim Integrated
│ 17
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
DRV
1V
0.9V
0.7V
0.55V
EN/UVLO
BIAS
SS
50mV
t
INIT
DL_
PGOOD
Figure 5. Soft-Start and Shutdown Sequence with EN/UVLO
allow the inductor current to be discharged until the end of
that switching cycle. Each phase has an independent up-
down counter to accumulate the number of consecutive
peak current limit events. If the counter exceeds 32, the
device disables the drivers (all driver outputs are pulled
low) and discharges the SS capacitor. After 32,768 clock
cycles, the device automatically attempts to restart using
the soft-start sequence.
There is a secondary fast positive overcurrent protection
(FPOCP) threshold, which is 33% higher than the cycle-
by-cycle peak current limit threshold. If the inductor peak
current exists the FPOCP threshold for two cycles, the
device disables the drivers (all driver outputs are pulled
low) and discharges the SS capacitor. After 32,768 clock
cycles, the device automatically attempts to restart using
the soft-start sequence.
The device also has a negative overcurrent protection
(NOCP) threshold which is -83% of the cycle-by-cycle
peak current limit threshold. When the low-side MOSFET
is turned on and the inductor current is below the NOCP
threshold, the device will command to keep the low-side
MOSFET on to allow the inductor current to be charged
by the input voltage, until the inductor current is above
the NOCP threshold. Each phase has an independent
up-down counter to accumulate the number of consecu-
tive NOCP events. If the counter exceeds 32, the device
disables the drivers (all driver outputs are pulled low) and
discharges the SS capacitor. After 32,768 clock cycles,
the device automatically attempts to restart using the soft-
start sequence.
Overvoltage Protection (OVP)
MAX15158Z has an OVP comparator to monitor the FB
voltage. The device can be configured to disable OVP
or select OVP threshold of 110% by connecting a resis-
tor from the OVP pin to GND. FB OVP is also disabled
when the voltage on the SS pin is below 1V. Once OVP
is enabled, the drivers start switching, and voltage on the
SS pin is higher than 1V, the FB overvoltage comparator
trips if the feedback voltage exceeds the SS voltage by
110% for more than 128 PWM clock cycles. If the overvolt-
age comparator is triggered, the controller pulls PGOOD
low, discharges the SS capacitor and disables the driv-
ers. The controller immediately restarts once the fault
The cycle-by-cycle peak current limit threshold is set by a
resistor at ILIM pin. A 10μA source current flows into the
resistor and generates a voltage level. This voltage level
is internally scaled by a factor of 0.10 to set cycle-by-cycle
peak current limit threshold. The minimum and maximum
settable current limit levels are 20mV and 100mV. The
cycle-by-cycle peak current limit level is given by:
V
OCP
= 0.10 x 10μA x R
ILIM
The maximum peak inductor current is set by both VOCP
and the current-sense resistor (RSENSE).
I
= V
/R
PEAK(MAX)
OCP SENSE
Maxim Integrated
│ 18
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
condition has been removed. When OVP is disabled, the
PGOOD will remain high when FB voltage is higher than
the reference voltage.
Phase and Master/Slave Configurations
MAX15158Z can be configured in single-phase, dual-
phase or quad-phase operation modes. When supporting
quad-phase operation, two MAX15158Z ICs are used as
master and slave. The controller identifies the number of
phases by the resistor at the OVP pin. This identification
is used to determine how the controller responds to the
multiphase clock signal generated by the primary phase.
The resistor from OVP pin to GND is also used to enable
or disable the FB level shifter and select single or dual
phase operation. Refer to the Table 1.
Thermal Shutdown (TSHDN)
The controller features a thermal fault-protection circuit.
When the junction temperature rises above +165°C,
the internal thermal sensor triggers the fault protection,
disables the drivers, and discharges the SS capacitor.
The controller remains disabled until the junction temper-
ature cools by 15°C. Once the device has cooled down,
the controller automatically restarts using the soft-start
sequence.
For proper synchronization between two devices, connect
the SYNC, SS, COMP, CSIOP and CSION of the master
and slave devices. The FB, REFIN, OUTP and OUTN of
the slave device are connected to its BIAS pin (see the
Standard Application Circuits).
The two phases of the same device are interleaved 180°.
When two MAX15158Z ICs are stacked up, there is a 90°
phase shift between master and slave (Figure 6).
Switching Frequency (FREQ/CLK)
The controller supports 120kHz to 1MHz switching fre-
quencies. Leave FREQ/CLK unconnected to select the
preset 300kHz switching frequency. To adjust the switch-
ing frequency, either place an external resistor from
FREQ/CLK to AGND, or drive FREQ/CLK with an external
system clock (see Table 2). The resistively programmable
switching frequency is determined by:
CLK
MASTER
PHASE 1
MASTER
PHASE 2
SLAVE
PHASE 3
f
= (R /100kΩ) x 600kHz
FREQ
SLAVE
PHASE 4
SW
Figure 6. Quad Phase Synchronization (Master/Slave)
Table 1. FB OVP Settings, Phase and FB Level Shifter Configuration
OVP PIN VOLTAGE (V)
0.10 ± 0.05
R
FB OVP THRESHOLD
110%
FB LEVEL SHIFTER
DISABLED
ENABLED
PHASE CONFIGURATION
OVP
GND
33kΩ
0.33 ± 0.05
DISABLED
110%
Dual-phase or
quad-phase operations
0.68 ± 0.05
68kΩ
ENABLED
1.00 ± 0.05
100kΩ
133kΩ
169kΩ
205kΩ
OPEN
DISABLED
DISABLED
110%
DISABLED
ENABLED
1.33 ± 0.05
1.69 ± 0.05
ENABLED
Single-phase operation
2.05 ± 0.05
DISABLED
110%
DISABLED
DISABLED
2.53 ± 0.05
Table 2. Phase and Master/Slave Configurations
NUMBER OF
NUMBER OF PHASES
FB OF SLAVE
CONNECTED TO BIAS
CLK FREQUENCY
MAX15158Z
1
2
4
1
1
2
N/A
N/A
Yes
4 x f
4 x f
4 x f
SW
SW
SW
Maxim Integrated
│ 19
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Multiphase Current Balance
Output Capacitor Selection
MAX15158Z monitors the low side MOSFET current of
each phase for active phase current balancing in multi-
phase operations. The current imbalance is applied to the
cycle-by-cycle current sensing circuitry as a feedback,
helping regulating so that load current is evenly shared
between the two phases (see the Block Diagram).
The output capacitors are selected to improve stability,
output voltage ripple and load transient performance. To
meet output voltage ripple (V
) requirement, the
RIPPLE
output capacitor can be selected by:
C
= I x D/(N x f
x V
)
OUT(RIPPLE)
LOAD(MAX)
SW
RIPPLE
For some applications it is desired to limit output voltage
overshoot and undershoot during load transient. To meet
the load transient requirement, the output capacitor can
be selected by:
In quad phase operation, the device uses the differential
CSIO_ connections to communicate the average per-chip
current between master and slave. The current-mode
master and slave devices regulate their current so that all
four phases share the load current equally.
C
= ΔI
/(3 x BW x ΔV
)
OUT(TRANSIENT)
LOAD
OUT
where:
ΔI
MOSFET Gate Control
= Load current step,
LOAD
MAX15158Z must be used with external MOSFET driv-
ers to drive power MOSFETs for typical high-voltage
applications. The device has dedicated DLFB_ pins to
detect the gate voltage of the low-side MOSFETs to
ensure no-shoot-through between the high- and low-side
MOSFETs due to the mismatch delays caused by the
external MOSFET driver. The DLFB_ pins have a ris-
ing threshold of 0.8V (typ) and falling threshold of 0.5V
(typ). A resistor divider can be used from the gate of the
low-side MOSFET to DLFB_ pins to match the MOSFET
gate threshold voltage and the DLFB_ threshold (see the
Standard Application Circuits), to allow robust operation
with a wide range of MOSFETs while minimizing dead-
time power losses.
BW = The control loop bandwidth (see Compensation
Design Guidelines),
ΔV
= The desired output voltage overshoot or under-
OUT
shoot.
The final output capacitance should be selected as:
≥ Maximum (C , C
C
OUT
)
OUT(RIPPLE) OUT(TRANSIENT)
Input Capacitor Selection
The input capacitors are selected to help reduce input
voltage ripple (V ). For boost converters, the
input current is continuous. Neglecting ESR and ESL of
the input capacitor, the input capacitor can be selected by:
IN_RIPPLE
C
IN
= ΔI /(8 x N x f
x V
)
L
SW
IN_RIPPLE
Inductor Selection
For inverting-buck-boost converters, the input current is
discontinuous. The input capacitor can be selected by:
A larger inductor value results in reduced inductor ripple
current, leading to a reduced inductor core loss. However,
a larger inductor value results in either a larger physical
size or a higher series resistance (DCR) and a lower
saturation current rating. Typically, inductor value is cho-
C
IN
= I
x D/(N x f
x V
).
LOAD(MAX)
SW
IN_RIPPLE
sen to have current ripple (ΔI ) around 50% of average
L
inductor current. The average inductor current is can be
calculated by:
I
= I
/[(1 – D) x N]
L(AVE)
LOAD(MAX)
where:
N = Number of phases
The inductor can be chosen with the following formula:
L = D x V /(f x ΔI )
IN SW
L
Maxim Integrated
│ 20
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
and MOSFET driver should be connected to the power
ground. MAX15158Z and its peripheral RC components
must be connected to the signal ground. It is suggested
to have an island of signal ground in the closest internal
layer underneath the controller. Multiple vias can be used
to connect the signal ground island to the exposed pad of
the controller and the ground nodes of the noise sensi-
tive signal (COMP, SS, REFIN, FB, etc.). Signal ground
should be tied to power ground through a short trace or
0Ω resistor, close to the power ground node of the sense
resistor and input capacitors.
PCB Layout Guidelines
PCB layout can dramatically affect the performance of the
power converter. A poorly designed board can degrade
efficiency, thermal performance, noise control, and even
control-loop stability. At higher switching frequencies, lay-
out issues are especially critical.
As a general guideline, the input capacitors, inductor,
MOSFETs, sense resistor and output capacitors should
be placed close together to minimize the high frequency
current path. The MOSFET driver should be placed close
to the MOSFETs and the switching node (SW) to keep
the gate drive, BST and SW traces short. MAX15158Z
should keep some distance from the high dv/dt SW, BST,
and gate drive traces. The peripheral RC components
should be placed as close to the controller as possible.
Priority should be given to the pins that are sensitive to
noise (COMP, SS, REFIN, FB, etc.). It is suggested to
place both differential-mode and commom-mode filters
between the CSP_ pin, CSN_ pin, and sense resistor (see
the Standard Application Circuits).
When the FB level shifter is used, the OUTP/OUTN
sense lines must be routed differentially directly from the
load points. The current sense lines from sense resistor
to CSP_ and CSN_ should also be routed differentially.
When the controller is configured to multiphase operation,
the current sense lines of different phases should be kept
apart to avoid signal coupling. Keep all sense lines and
other noise sensitive signals (CSIO_, COMP, SS, REFIN,
FB, etc.) away from the noisy traces (SW, BST, gate
drives, FREQ/CLK, SYNC, etc.).
For high power applications, it is suggested to use
planes for the power traces V , V
, and GND. It is
IN
OUT
important to have enough vias connecting the power
planes in different layers. The signal and power grounds
must be seperated. All the power components, including
input and output capacitors, MOSFETs, sense resistor
Maxim Integrated
│ 21
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Standard Application Circuits
Dual-Phase Inverting Buck-Boost Converter
C14, C22, C23
10x 1210 4.7µF X7R 100V
V
= -8V TO -65V
C13 0.1µF
IN-
R15 200kΩ
C12 10nF
C31 to C40
10x 1210 4.7µF X7R 100V 11V TO 24V
OUT
V
IN-
V
V
IN-
IN-
OUTP
EN/UVLO
DRV
R14
20kΩ
R12 10kΩ
OUTN
FB
V
IN-
DRV
8.5V TO 14V
DRV
8.5V TO 14V W.R.T. V
R16 2kΩ
IN-
W.R.T. V
IN-
V
IN-
MAX15158Z
C51 0.1µF
V
V
DD
IN-
BST
ILIM
DH1
IN_H
R13 5kΩ
N1 100V NFE T
BSC070N10NS5
OVP
DH
R11 100kΩ
MAX15013
L1 10µH
V
IN-
BIAS
DL1
HS
DL
IN_L
N2 100V NFE T
BSC070N10NS5
C2 1µF
GND
V
IN-
R30 100kΩ
R32 10kΩ
V
IN-
PGOOD
PGOOD
DLFB1
REFIN
1V TO 2.2V
REFIN
C25 1nF
C6 10nF
W.R.T. V
R22 10Ω
C27 1nF
R21 10Ω
IN-
V
IN-
CSP1
R40
3mΩ 1%
V
IN-
C41 to C50
10x 1210 4.7µF X7R 100V
CSN1
C OM P
C26 1nF
R8 3.3kΩ
C9 100pF
C7 100nF
V
SS
IN-
V
IN-
DRV
8.5V TO 14V W.R.T. V
C8 47nF
IN-
C52 0.1µF
V
DD
BST
V
IN-
CLK
FREQ/CLK DH2
IN_H
N3 100V NFE T
BSC070N10NS5
DH
R6 33.2kΩ
L2 10µH
MAX15013
R45 30kΩ
RAMP
DL2
GND
HS
DL
IN_L
N4 100V NFE T
BSC070N10NS5
GND
EP
V
IN-
V
IN-
DLFB2
CSIOP
CSIOP
CSION
C28 1nF
V
R24 10Ω
C30 1nF
R23 10Ω
IN-
CSION
CSP2
R41
3mΩ 1%
SYNCCLK
SYNC
CSN2
MULTIPHASE SIGNALS
C29 1nF
V
IN-
V
IN-
Maxim Integrated
│ 22
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Standard Application Circuits (continued)
Single-Phase Boost Converter
C1, C2... C16
16x 1210 4.7µF X7R 50V
V
= 8V TO 24V
IN
R19 200kΩ
C29 47nF
C31 to C40
10x 1210 10µF
X7R 63V
OUT 48V
EN/UVLO
R20 30kΩ
DRV
8.5V TO 14V
DRV
C39 1µF
DRV 8.5V TO 14V
MAX15158Z
C21 0.1µF
V
DD
BST
DH
ILIM
DH1
IN_H
R17 55kΩ
N1 80V NFE T
OVP
BSC030N08NS5
R18 220kΩ
L1 4.7µH
SER2915H-472KL
MAX15013
BIAS
DL1
HS
DL
C40 2.2µF
IN_L
N2 80V NFE T
BSC030N08NS5
R8 100kΩ
GND
R53 3kΩ
R54 1kΩ
PGOOD
PGOOD
DLFB1
R32 10kΩ
C6 10nF
C25 1nF
REFIN
1V TO 2.2V
REFIN
R6 10Ω
CSP1
R40
3mΩ 1%
C17 1nF
R7 10Ω
CSN1
C OM P
R22 6.2kΩ
C36 100pF
C33 47nF
SS
C26 1nF
C35 68nF
R14
46kΩ
FB
CLK
FREQ/CLK
R24 2kΩ
R16 41.2kΩ
DH2
DL2
R21 39.2kΩ
RAMP
DLFB2
GND
EP
CSP2
CSN2
CSIOP
CSION
SYNCCLK
CSIOP
CSION
SYNC
V
BIAS
OUTP
OUTN
MULTIPHASE SIGNALS
Maxim Integrated
│ 23
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Standard Application Circuits (continued)
Quad Phase Interconnects (Inverting Buck-Boost Converter)
Maxim Integrated
│ 24
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Ordering Information
PART NUMBER
MAX15158ZATJ+
MAX15158ZATJ+T
TEMP RANGE
PIN-PACKAGE
32 TQFN-EP*
32 TQFN-EP*
-40°C to +125°C
-40°C to +125°C
+ Denotes a lead(Pb)-free/RoHS-complian package.
T = Tape and reel.
*EP = Exposed pad
Maxim Integrated
│ 25
www.maximintegrated.com
MAX15158Z
High-Voltage Multiphase Boost Controller
Revision History
REVISION REVISION
PAGES
DESCRIPTION
CHANGED
NUMBER
DATE
0
6/19
Initial release
—
For pricing, delivery, and ordering information, please visit Maxim Integrated’s online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.
Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses
are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits)
shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.
©
Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc.
2019 Maxim Integrated Products, Inc.
│ 26
相关型号:
MAX1515ETG+
Switching Regulator, Current-mode, 4.7A, 1000kHz Switching Freq-Max, BICMOS, 4 X 4 MM, 0.8 MM HEIGHT, LEAD FREE, MO-220-WGGD, TQFN-8
MAXIM
MAX1515ETG+T
Switching Regulator, Current-mode, 4.7A, 1000kHz Switching Freq-Max, BICMOS, 4 X 4 MM, 0.8 MM HEIGHT, LEAD FREE, MO-220-WGGD, TQFN-8
MAXIM
MAX1515ETG-T
Switching Regulator, Current-mode, 4.7A, 1000kHz Switching Freq-Max, BICMOS, 4 X 4 MM, 0.8 MM HEIGHT, MO-220-WGGD, TQFN-8
MAXIM
©2020 ICPDF网 联系我们和版权申明