25LC160A-I/PG 概述
16K SPI Bus Serial EEPROM 16K SPI总线串行EEPROM EEPROM
25LC160A-I/PG 规格参数
是否无铅: | 不含铅 | 是否Rohs认证: | 符合 |
生命周期: | Not Recommended | 零件包装代码: | DIP |
包装说明: | DIP, DIP8,.3 | 针数: | 8 |
Reach Compliance Code: | compliant | ECCN代码: | EAR99 |
HTS代码: | 8542.32.00.51 | 风险等级: | 5.36 |
Is Samacsys: | N | 最大时钟频率 (fCLK): | 10 MHz |
数据保留时间-最小值: | 200 | 耐久性: | 1000000 Write/Erase Cycles |
JESD-30 代码: | R-PDIP-T8 | JESD-609代码: | e3 |
长度: | 9.271 mm | 内存密度: | 16384 bit |
内存集成电路类型: | EEPROM | 内存宽度: | 8 |
功能数量: | 1 | 端子数量: | 8 |
字数: | 2048 words | 字数代码: | 2000 |
工作模式: | SYNCHRONOUS | 最高工作温度: | 85 °C |
最低工作温度: | -40 °C | 组织: | 2KX8 |
封装主体材料: | PLASTIC/EPOXY | 封装代码: | DIP |
封装等效代码: | DIP8,.3 | 封装形状: | RECTANGULAR |
封装形式: | IN-LINE | 并行/串行: | SERIAL |
峰值回流温度(摄氏度): | NOT SPECIFIED | 电源: | 3/5 V |
认证状态: | Not Qualified | 座面最大高度: | 5.334 mm |
串行总线类型: | SPI | 最大待机电流: | 0.000005 A |
子类别: | EEPROMs | 最大压摆率: | 0.006 mA |
最大供电电压 (Vsup): | 5.5 V | 最小供电电压 (Vsup): | 2.5 V |
标称供电电压 (Vsup): | 5 V | 表面贴装: | NO |
技术: | CMOS | 温度等级: | INDUSTRIAL |
端子面层: | Matte Tin (Sn) | 端子形式: | THROUGH-HOLE |
端子节距: | 2.54 mm | 端子位置: | DUAL |
处于峰值回流温度下的最长时间: | NOT SPECIFIED | 宽度: | 7.62 mm |
最长写入周期时间 (tWC): | 5 ms | 写保护: | HARDWARE/SOFTWARE |
Base Number Matches: | 1 |
25LC160A-I/PG 数据手册
通过下载25LC160A-I/PG数据手册来全面了解它。这个PDF文档包含了所有必要的细节,如产品概述、功能特性、引脚定义、引脚排列图等信息。
PDF下载25AA160A/B, 25LC160A/B
™
16K SPI Bus Serial EEPROM
Device Selection Table
Part Number
VCC Range
Page Size
Temp. Ranges
Packages
25LC160A
25AA160A
25LC160B
25AA160B
2.5-5.5V
1.8-5.5V
2.5-5.5V
1.8-5.5V
16 Byte
16 Byte
32 Byte
32 Byte
I,E
I
P, SN, ST, MS
P, SN, ST, MS
P, SN, ST, MS
P, SN, ST, MS
I,E
I
Features
Description
• Max. clock 10 MHz
The Microchip Technology Inc. 25AA160A/B,
*
25LC160A/B (25XX160A/B ) are 16 Kbit Serial
• Low-power CMOS technology
• 2048 x 8-bit organization
• 16 byte page (‘A’ version devices)
• 32 byte page (‘B’ version devices)
• Write cycle time: 5 ms max.
• Self-timed ERASE and WRITE cycles
• Block write protection
Electrically Erasable PROMs. The memory is accessed
via a simple Serial Peripheral Interface™ (SPI™)
compatible serial bus. The bus signals required are a
clock input (SCK) plus separate data in (SI) and data
out (SO) lines. Access to the device is controlled
through a Chip Select (CS) input.
Communication to the device can be paused via the
hold pin (HOLD). While the device is paused, transi-
tions on its inputs will be ignored, with the exception of
chip select, allowing the host to service higher priority
interrupts.
- Protect none, 1/4, 1/2 or all of array
• Built-in write protection
- Power-on/off data protection circuitry
- Write enable latch
The 25XX160A/B is available in standard packages
including 8-lead PDIP and SOIC, and advanced
packaging including 8-lead MSOP, and 8-lead TSSOP.
Pb-free (Pure Matte Sn) finish is also available.
- Write-protect pin
• Sequential read
• High reliability
- Endurance: 1,000,000 erase/write cycles
- Data retention: > 200 years
- ESD protection: > 4000V
• Temperature ranges supported;
Package Types (not to scale)
PDIP/SOIC
TSSOP/MSOP
(ST, MS)
(P, SN)
- Industrial (I):
-40°C to +85°C
-40°C to +125°C
1
2
3
4
8
7
6
5
- Automotive (E):
VCC
CS
SO
WP
CS
SO
WP
VCC
1
2
3
4
8
HOLD
SCK
SI
7
6
5
HOLD
SCK
SI
VSS
Pin Function Table
VSS
Name
Function
CS
SO
Chip Select Input
SPI is a registered trademark of Motorola Semiconductor.
Serial Data Output
Write-Protect
Ground
WP
VSS
SI
Serial Data Input
Serial Clock Input
Hold Input
SCK
HOLD
VCC
*25XX160A/B is used in this document as a generic part
number for the 25AA160A/B, 25LC160A/B devices.
Supply Voltage
2003 Microchip Technology Inc.
DS21807B-page 1
25XX160A/B
1.0
ELECTRICAL CHARACTERISTICS
(†)
Absolute Maximum Ratings
VCC.............................................................................................................................................................................7.0V
All inputs and outputs w.r.t. VSS ......................................................................................................... -0.6V to VCC +1.0V
Storage temperature .................................................................................................................................-65°C to 150°C
Ambient temperature under bias...............................................................................................................-65°C to 125°C
ESD protection on all pins..........................................................................................................................................4 kV
† NOTICE: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the
device. This is a stress rating only and functional operation of the device at those or any other conditions above those
indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for an
extended period of time may affect device reliability.
TABLE 1-1:
DC CHARACTERISTICS
Industrial (I):
TAMB = -40°C to +85°C
TAMB = -40°C to +125°C
VCC = 1.8V to 5.5V
VCC = 2.5V to 5.5V
DC CHARACTERISTICS
Automotive (E):
Param.
No.
Sym.
Characteristic
Min.
Max.
Units
Test Conditions
D001
D002
D003
D004
D005
D006
D007
VIH1
High-level input
voltage
2.0
0.7 VCC
-0.3
VCC +1
V
V
V
V
V
V
V
VCC ≥ 2.7V (Note)
VIH2
VIL1
VIL2
VOL
VOL
VOH
VCC +1
0.8
VCC< 2.7V (Note)
VCC ≥ 2.7V (Note)
VCC < 2.7V (Note)
IOL = 2.1 mA
Low-level input
voltage
-0.3
0.2 VCC
0.4
Low-level output
voltage
—
—
0.2
IOL = 1.0 mA, VCC < 2.5V
IOH = -400 µA
High-level output
voltage
VCC -0.5
—
D008
D009
ILI
Input leakage current
1
1
µA
µA
CS = VCC, VIN = VSS TO VCC
CS = VCC, VOUT = VSS TO VCC
ILO
Output leakage
current
D010
D011
CINT
Internal Capacitance
(all inputs and
outputs)
—
7
pF
TAMB = 25°C, CLK = 1.0 MHz,
VCC = 5.0V (Note)
ICC Read
—
—
6
mA
mA
VCC = 5.5V; FCLK = 10.0 MHz;
SO = Open
Operating Current
2.5
VCC = 2.5V; FCLK = 5.0 MHz;
SO = Open
D012
D013
ICC Write
ICCS
—
3
5
mA
VCC = 5.5V
—
—
µA
CS = VCC = 5.5V, Inputs tied to VCC or
VSS, TAMB = -40°C TO +125°C
Standby Current
1
µA
CS = VCC = 2.5V, Inputs tied to VCC or
VSS, TAMB = -40°C TO +85°C
Note:
This parameter is periodically sampled and not 100% tested.
DS21807B-page 2
2003 Microchip Technology Inc.
25XX160A/B
TABLE 1-2:
AC CHARACTERISTICS
Industrial (I):
TAMB = -40°C to +85°C
VCC = 1.8V to 5.5V
AC CHARACTERISTICS
Automotive (E): TAMB = -40°C to +125°C VCC = 2.5V to 5.5V
Param.
No.
Sym.
Characteristic
Min.
Max.
Units
Test Conditions
1
2
3
FCLK Clock Frequency
TCSS CS Setup Time
TCSH CS Hold Time
TCSD CS Disable Time
—
—
—
10
5
MHz 4.5V ≤ VCC ≤ 5.5V
MHz 2.5V ≤ VCC < 4.5V
MHz 1.8V ≤ VCC < 2.5V
3
50
—
—
—
ns
ns
ns
4.5V ≤ VCC ≤ 5.5V
2.5V ≤ VCC < 4.5V
1.8V ≤ VCC < 2.5V
100
150
100
200
250
—
—
—
ns
ns
ns
4.5V ≤ VCC ≤ 5.5V
2.5V ≤ VCC < 4.5V
1.8V ≤ VCC < 2.5V
4
5
50
—
ns
—
Tsu
Data Setup Time
10
20
30
—
—
—
ns
ns
ns
4.5V ≤ VCC ≤ 5.5V
2.5V ≤ VCC < 4.5V
1.8V ≤ VCC < 2.5V
6
THD
Data Hold Time
20
40
50
—
—
—
ns
ns
ns
4.5V ≤ VCC ≤ 5.5V
2.5V ≤ VCC < 4.5V
1.8V ≤ VCC < 2.5V
7
8
9
TR
TF
CLK Rise Time
CLK Fall Time
Clock High Time
—
—
500
500
ns
ns
(Note 1)
(Note 1)
THI
50
—
—
—
ns
ns
ns
4.5V ≤ VCC ≤ 5.5V
2.5V ≤ VCC < 4.5V
1.8V ≤ VCC < 2.5V
100
150
10
TLO
Clock Low Time
50
—
—
—
ns
ns
ns
4.5V ≤ VCC ≤ 5.5V
2.5V ≤ VCC < 4.5V
1.8V ≤ VCC < 2.5V
100
150
11
12
13
TCLD Clock Delay Time
50
50
—
—
ns
ns
—
—
TCLE
TV
Clock Enable Time
Output Valid from Clock
Low
—
—
—
50
ns
ns
ns
4.5V ≤ VCC ≤ 5.5V
2.5V ≤ VCC < 4.5V
1.8V ≤ VCC < 2.5V
100
160
14
15
THO
TDIS
Output Hold Time
0
—
ns
(Note 1)
Output Disable Time
—
—
—
40
80
ns
ns
ns
4.5V ≤ VCC ≤ 5.5V (Note 1)
2.5V ≤ VCC ≤ 4.5V (Note 1)
1.8V ≤ VCC ≤ 2.5V (Note 1)
160
16
THS
HOLD Setup Time
20
40
80
—
—
—
ns
ns
ns
4.5V ≤ VCC ≤ 5.5V
2.5V ≤ VCC < 4.5V
1.8V ≤ VCC < 2.5V
Note 1: This parameter is periodically sampled and not 100% tested.
2: This parameter is not tested but ensured by characterization. For endurance estimates in a specific
application, please consult the Total Endurance™ Model which can be obtained from our web site:
www.microchip.com.
3: TWC begins on the rising edge of CS after a valid write sequence and ends when the internal write cycle is
complete.
2003 Microchip Technology Inc.
DS21807B-page 3
25XX160A/B
TABLE 1-2:
AC CHARACTERISTICS (CONTINUED)
Industrial (I):
TAMB = -40°C to +85°C
VCC = 1.8V to 5.5V
AC CHARACTERISTICS
Automotive (E): TAMB = -40°C to +125°C VCC = 2.5V to 5.5V
Param.
No.
Sym.
Characteristic
Min.
Max.
Units
Test Conditions
17
18
19
THH
HOLD Hold Time
20
40
80
—
—
—
ns
ns
ns
4.5V ≤ VCC ≤ 5.5V
2.5V ≤ VCC < 4.5V
1.8V ≤ VCC < 2.5V
THZ
HOLD Low to Output
High-Z
30
60
—
—
—
ns
ns
ns
4.5V ≤ VCC ≤ 5.5V (Note 1)
2.5V ≤ VCC < 4.5V (Note 1)
1.8V ≤ VCC < 2.5V (Note 1)
160
THV
HOLD High to Output
Valid
30
60
—
—
—
ns
ns
ns
4.5V ≤ VCC ≤ 5.5V
2.5V ≤ VCC < 4.5V
1.8V ≤ VCC < 2.5V
160
20
21
TWC
—
Internal Write Cycle Time
Endurance
—
5
ms
(NOTE 3)
1M
—
E/W (NOTE 2)
Cycles
Note 1: This parameter is periodically sampled and not 100% tested.
2: This parameter is not tested but ensured by characterization. For endurance estimates in a specific
application, please consult the Total Endurance™ Model which can be obtained from our web site:
www.microchip.com.
3: TWC begins on the rising edge of CS after a valid write sequence and ends when the internal write cycle is
complete.
TABLE 1-3:
AC Waveform:
VLO = 0.2V
AC TEST CONDITIONS
—
VHI = VCC - 0.2V
VHI = 4.0V
Timing Measurement Reference Level
(Note 1)
(Note 2)
Input
0.5 VCC
0.5 VCC
Output
Note 1: For VCC ≤ 4.0V
2: For VCC > 4.0V
DS21807B-page 4
2003 Microchip Technology Inc.
25XX160A/B
FIGURE 1-1: HOLD TIMING
CS
17
17
16
16
SCK
18
19
high-impedance
n
SO
n+2
n+1
n
n-1
5
don’t care
n
n+2
n+1
n
n-1
SI
HOLD
FIGURE 1-2: SERIAL INPUT TIMING
4
CS
12
11
2
7
3
8
Mode 1,1
Mode 0,0
SCK
5
6
SI
MSB in
LSB in
high-impedance
SO
FIGURE 1-3: SERIAL OUTPUT TIMING
CS
3
9
10
Mode 1,1
Mode 0,0
SCK
13
15
14
MSB out
ISB out
SO
don’t care
SI
2003 Microchip Technology Inc.
DS21807B-page 5
25XX160A/B
2.3
Write Sequence
2.0
FUNCTIONAL DESCRIPTION
Principles of Operation
Prior to any attempt to write data to the 25XX160A/B,
the write enable latch must be set by issuing the WREN
instruction (Figure 2-4). This is done by setting CS low
and then clocking out the proper instruction into the
25XX160A/B. After all eight bits of the instruction are
transmitted, the CS must be brought high to set the
write enable latch. If the write operation is initiated
immediately after the WREN instruction without CS
being brought high, the data will not be written to the
array because the write enable latch will not have been
properly set.
2.1
The 25XX160A/B are 2048 byte Serial EEPROMs
designed to interface directly with the Serial Peripheral
Interface (SPI) port of many of today’s popular
microcontroller
families,
including
Microchip’s
®
PICmicro microcontrollers. It may also interface with
microcontrollers that do not have a built-in SPI port by
using discrete I/O lines programmed properly with the
software.
The 25XX160A/B contains an 8-bit instruction register.
The device is accessed via the SI pin, with data being
clocked in on the rising edge of SCK. The CS pin must
be low and the HOLD pin must be high for the entire
operation.
Once the write enable latch is set, the user may
proceed by setting the CS low, issuing a WRITE
instruction, followed by the 16-bit address, with the five
MSBs of the address being don’t care bits, and then the
data to be written. Up to 16 bytes (25XX160A) or 32
bytes (25XX160B) of data can be sent to the device
before a write cycle is necessary. The only restriction is
that all of the bytes must reside in the same page.
Table 2-1 contains a list of the possible instruction
bytes and format for device operation. All instructions,
addresses, and data are transferred MSB first, LSB
last.
Note:
Page write operations are limited to writing
bytes within a single physical page,
regardless of the number of bytes
actually being written. Physical page
boundaries start at addresses that are
integer multiples of the page buffer size (or
‘page size’) and, end at addresses that are
integer multiples of page size - 1. If a Page
Write command attempts to write across a
physical page boundary, the result is that
the data wraps around to the beginning of
the current page (overwriting data
previously stored there), instead of being
written to the next page as might be
expected. It is therefore necessary for the
application software to prevent page write
operations that would attempt to cross a
page boundary.
Data (SI) is sampled on the first rising edge of SCK
after CS goes low. If the clock line is shared with other
peripheral devices on the SPI bus, the user can assert
the HOLD input and place the 25XX160A/B in ‘HOLD’
mode. After releasing the HOLD pin, operation will
resume from the point when the HOLD was asserted.
2.2
Read Sequence
The device is selected by pulling CS low. The 8-bit read
instruction is transmitted to the 25XX160A/B followed
by the 16-bit address, with the five MSBs of the
address being don’t care bits. After the correct read
instruction and address are sent, the data stored in the
memory at the selected address is shifted out on the
SO pin. The data stored in the memory at the next
address can be read sequentially by continuing to
provide clock pulses. The internal address pointer is
automatically incremented to the next higher address
after each byte of data is shifted out. When the highest
address is reached (07FFh), the address counter rolls
over to address 0000h allowing the read cycle to be
continued indefinitely. The read operation is terminated
by raising the CS pin (Figure 2-1).
For the data to be actually written to the array, the CS
must be brought high after the Least Significant bit (D0)
th
of the n data byte has been clocked in. If CS is
brought high at any other time, the write operation will
not be completed. Refer to Figure 2-2 and Figure 2-3
for more detailed illustrations on the byte write
sequence and the page write sequence respectively.
While the write is in progress, the Status Register may
be read to check the status of the WPEN, WIP, WEL,
BP1 and BP0 bits (Figure 2-6). A read attempt of a
memory array location will not be possible during a
write cycle. When the write cycle is completed, the
write enable latch is reset.
DS21807B-page 6
2003 Microchip Technology Inc.
25XX160A/B
Block Diagram
Status
HV Generator
Register
EEPROM
Array
Memory
Control
Logic
X
I/O Control
Logic
Dec
Page Latches
SI
SO
Y Decoder
CS
SCK
Sense Amp.
R/W Control
HOLD
WP
VCC
VSS
TABLE 2-1:
INSTRUCTION SET
Instruction Name
READ
Instruction Format
Description
Read data from memory array beginning at selected address
Write data to memory array beginning at selected address
Reset the write enable latch (disable write operations)
Set the write enable latch (enable write operations)
Read Status Register
0000 0011
0000 0010
0000 0100
0000 0110
0000 0101
0000 0001
WRITE
WRDI
WREN
RDSR
WRSR
Write Status Register
FIGURE 2-1: READ SEQUENCE
CS
0
1
2
3
4
5
6
7
8
9 10 11
21 22 23 24 25 26 27 28 29 30 31
SCK
instruction
16-bit address
1 15 14 13 12
0
0
0
0
0
0
1
2
1
0
SI
data out
high-impedance
7
6
5
4
3
2
1
0
SO
2003 Microchip Technology Inc.
DS21807B-page 7
25XX160A/B
FIGURE 2-2: BYTE WRITE SEQUENCE
CS
Twc
0
1
2
3
4
5
6
7
8
9 10 11
21 22 23 24 25 26 27 28 29 30 31
SCK
instruction
16-bit address
15 14 13 12
data byte
0
0
0
0
0
0
1
0
2
1
0
7
6
5
4
3
2
1
0
SI
high-impedance
SO
FIGURE 2-3: PAGE WRITE SEQUENCE
CS
0
1
2
3
4
5
6
7
8
9
10 11
21 22 23 24 25 26 27 28 29 30 31
SCK
instruction
16-bit address
data byte 1
0
0
0
0
0
0
1
0 15 14 13 12
2
1
0
7
6
5
4
3
2
1
0
SI
CS
32 33 34 35 36 37 38 39
41 42 43 44 45 46 47
40
SCK
data byte 2
data byte 3
data byte n (16/32 max)
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
SI
DS21807B-page 8
2003 Microchip Technology Inc.
25XX160A/B
The following is a list of conditions under which the
write enable latch will be reset:
2.4
Write Enable (WREN) and Write
Disable (WRDI)
• Power-up
The 25XX160A/B contains a write enable latch. See
Table 2-4 for the Write-Protect Functionality Matrix.
This latch must be set before any write operation will be
completed internally. The WRENinstruction will set the
latch, and the WRDIwill reset the latch.
• WRDIinstruction successfully executed
• WRSRinstruction successfully executed
• WRITEinstruction successfully executed
FIGURE 2-4: WRITE ENABLE SEQUENCE (WREN)
CS
0
1
2
3
4
5
6
7
SCK
0
0
0
0
0
1
1
0
SI
high-impedance
SO
FIGURE 2-5: WRITE DISABLE SEQUENCE (WRDI)
CS
0
1
2
3
4
5
6
7
SCK
0
0
0
0
0
0
1
0
SI
high-impedance
SO
2003 Microchip Technology Inc.
DS21807B-page 9
25XX160A/B
The Write Enable Latch (WEL) bit indicates the status
of the write enable latch and is read-only. When set to
a ‘1’, the latch allows writes to the array, when set to a
‘0’, the latch prohibits writes to the array. The state of
this bit can always be updated via the WREN or WRDI
commands regardless of the state of write protection
on the Status Register. These commands are shown in
Figure 2-4 and Figure 2-5.
2.5
Read Status Register Instruction
(RDSR)
The Read Status Register instruction (RDSR) provides
access to the Status Register. The Status Register may
be read at any time, even during a write cycle. The
Status Register is formatted as follows:
TABLE 2-2:
STATUS REGISTER
The Block Protection (BP0 and BP1) bits indicate
which blocks are currently write-protected. These bits
are set by the user issuing the WRSRinstruction. These
bits are nonvolatile, and are shown in Table 2-3.
7
6
–
X
5
–
X
4
–
X
3
2
1
0
W/R
W/R W/R
R
R
WPEN
BP1 BP0 WEL WIP
See Figure 2-6 for the RDSRtiming sequence.
W/R = writable/readable. R = read-only.
The Write-In-Process (WIP) bit indicates whether the
25XX160A/B is busy with a write operation. When set
to a ‘1’, a write is in progress, when set to a ‘0’, no write
is in progress. This bit is read-only.
FIGURE 2-6: READ STATUS REGISTER TIMING SEQUENCE (RDSR)
CS
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
SCK
instruction
0
0
0
0
0
1
0
1
SI
data from Status Register
high-impedance
7
6
5
4
3
2
1
0
SO
DS21807B-page 10
2003 Microchip Technology Inc.
25XX160A/B
See Figure 2-7 for the WRSRtiming sequence.
2.6
Write Status Register Instruction
(WRSR)
TABLE 2-3:
ARRAY PROTECTION
The Write Status Register instruction (WRSR) allows the
user to write to the nonvolatile bits in the Status
Register as shown in Table 2-2. The user is able to
select one of four levels of protection for the array by
writing to the appropriate bits in the Status Register.
The array is divided up into four segments. The user
has the ability to write-protect none, one, two or all four
of the segments of the array. The partitioning is
controlled as shown in Table 2-3.
Array Addresses
BP1
BP0
Write-Protected
none
0
0
0
1
upper 1/4
(0600h - 07FFh)
upper 1/2
1
1
0
1
(0400h - 07FFh)
The Write-Protect Enable (WPEN) bit is a nonvolatile
bit that is available as an enable bit for the WP pin. The
Write-Protect (WP) pin and the Write-Protect Enable
(WPEN) bit in the Status Register control the
programmable hardware write-protect feature. Hard-
ware write protection is enabled when WP pin is low
and the WPEN bit is high. Hardware write protection is
disabled when either the WP pin is high or the WPEN
bit is low. When the chip is hardware write-protected,
only writes to nonvolatile bits in the Status Register are
disabled. See Table 2-4 for a matrix of functionality on
the WPEN bit.
all
(0000h - 07FFh)
FIGURE 2-7: WRITE STATUS REGISTER TIMING SEQUENCE (WRSR)
CS
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
SCK
instruction
0
data to Status Register
7
6
5
4
3
2
1
0
0
0
0
0
0
0
1
SI
high-impedance
SO
2003 Microchip Technology Inc.
DS21807B-page 11
25XX160A/B
2.7
Data Protection
2.8
Power-On State
The following protection has been implemented to
prevent inadvertent writes to the array:
The 25XX160A/B powers on in the following state:
• The device is in low-power Standby mode
(CS = 1)
• The write enable latch is reset
• SO is in high-impedance state
• A high-to-low-level transition on CS is required to
enter active state
• The write enable latch is reset on power-up
• A write enable instruction must be issued to set
the write enable latch
• After a byte write, page write or Status Register
write, the write enable latch is reset
• CS must be set high after the proper number of
clock cycles to start an internal write cycle
• Access to the array during an internal write cycle
is ignored and programming is continued
TABLE 2-4:
WRITE-PROTECT FUNCTIONALITY MATRIX
WEL
WPEN
WP
Protected Blocks
Unprotected Blocks
Status Register
(SR bit 1)
(SR bit 7)
(pin 3)
Protected
Protected
Protected
Protected
Protected
Writable
Writable
Writable
Protected
Writable
Protected
Writable
0
x
0
1
x
1
x
1
0 (low)
1 (high)
1
1
x = don’t care
DS21807B-page 12
2003 Microchip Technology Inc.
25XX160A/B
The WP pin function is blocked when the WPEN bit in
the Status Register is low. This allows the user to install
the 25XX160A/B in a system with WP pin grounded
and still be able to write to the Status Register. The WP
pin functions will be enabled when the WPEN bit is set
high.
3.0
PIN DESCRIPTIONS
The descriptions of the pins are listed in Table 3-1.
TABLE 3-1:
PIN FUNCTION TABLE
Name
Pin Number
Function
3.4
Serial Input (SI)
CS
SO
1
2
3
4
5
6
7
8
Chip Select Input
Serial Data Output
Write-Protect Pin
Ground
The SI pin is used to transfer data into the device. It
receives instructions, addresses and data. Data is
latched on the rising edge of the serial clock.
WP
VSS
SI
3.5
Serial Clock (SCK)
Serial Data Input
Serial Clock Input
Hold Input
The SCK is used to synchronize the communication
between a master and the 25XX160A/B. Instructions,
addresses or data present on the SI pin are latched on
the rising edge of the clock input, while data on the SO
pin is updated after the falling edge of the clock input.
SCK
HOLD
VCC
Supply Voltage
3.1
Chip Select (CS)
3.6
Hold (HOLD)
A low level on this pin selects the device. A high level
deselects the device and forces it into Standby mode.
However, a programming cycle which is already initi-
ated or in progress will be completed, regardless of the
CS input signal. If CS is brought high during a program
cycle, the device will go into Standby mode as soon as
the programming cycle is complete. When the device is
deselected, SO goes to the high-impedance state,
allowing multiple parts to share the same SPI bus. A
low-to-high transition on CS after a valid write
sequence initiates an internal write cycle. After power-
up, a low level on CS is required prior to any sequence
being initiated.
The HOLD pin is used to suspend transmission to the
25XX160A/B while in the middle of a serial sequence
without having to retransmit the entire sequence again.
It must be held high any time this function is not being
used. Once the device is selected and a serial
sequence is underway, the HOLD pin may be pulled
low to pause further serial communication without
resetting the serial sequence. The HOLD pin must be
brought low while SCK is low, otherwise the HOLD
function will not be invoked until the next SCK high-to-
low transition. The 25XX160A/B must remain selected
during this sequence. The SI, SCK and SO pins are in
a high impedance state during the time the device is
paused and transitions on these pins will be ignored. To
resume serial communication, HOLD must be brought
high while the SCK pin is low, otherwise serial
communication will not resume. Lowering the HOLD
line at any time will tri-state the SO line.
3.2
Serial Output (SO)
The SO pin is used to transfer data out of the
25XX160A/B. During a read cycle, data is shifted out
on this pin after the falling edge of the serial clock.
3.3
Write-Protect (WP)
This pin is used in conjunction with the WPEN bit in the
Status Register to prohibit writes to the nonvolatile bits
in the Status Register. When WP is low and WPEN is
high, writing to the nonvolatile bits in the Status
Register is disabled. All other operations function
normally. When WP is high, all functions, including
writes to the nonvolatile bits in the Status Register
operate normally. If the WPEN bit is set, WP low during
a Status Register write sequence will disable writing to
the Status Register. If an internal write cycle has
already begun, WP going low will have no effect on the
write.
2003 Microchip Technology Inc.
DS21807B-page 13
25XX160A/B
4.0
PACKAGING INFORMATION
4.1
Package Marking Information
8-Lead MSOP (150 mil)
Example:
MSOP 1st Line Marking Codes
Pb-free
5LABI
XXXXXXT
YWWNNN
Device
std mark
mark
3281L7
5AAA
5AAB
5LAA
5LAB
G5AAA
G5AAB
G5LAA
G5LAB
25AA160A
25AA160B
25LC160A
25LC160B
Example:
8-Lead PDIP
25LC160B
I/P 1L7
XXXXXXXX
T/XXXNNN
0328
YYWW
Example:
8-Lead SOIC
25LC160B
I/SN 0328
XXXXXXXX
T/XXYYWW
1L7
NNN
Example:
8-Lead TSSOP
TSSOP 1st Line Marking Codes
Pb-free
Device
5LAB
I328
1L7
XXXX
TYWW
NNN
std mark
mark
25AA160A
25AA160B
25LC160A
25LC160B
5AAA
5AAB
5LAA
5LAB
NAAA
NAAB
NLAA
NLAB
Legend: XX...X Part number
T
Temperature (I, E)
Blank Commercial
YY
Year code (last 2 digits of calendar year) except TSSOP
and MSOP which use only the last 1 digit
Week code (week of January 1 is week ‘01’)
Alphanumeric traceability code
WW
NNN
Note: Custom marking available.
DS21807B-page 14
2003 Microchip Technology Inc.
25XX160A/B
8-Lead Plastic Micro Small Outline Package (MS) (MSOP)
E
E1
p
D
2
B
n
1
α
A2
A
c
φ
A1
(F)
L
β
Units
Dimension Limits
INCHES
NOM
MILLIMETERS*
MIN
MAX
MIN
NOM
MAX
n
p
Number of Pins
Pitch
8
8
.026 BSC
0.65 BSC
Overall Height
A
A2
A1
E
-
-
.043
-
-
1.10
Molded Package Thickness
Standoff
.030
.000
.033
-
.037
.006
0.75
0.00
0.85
-
0.95
0.15
Overall Width
.193 TYP.
4.90 BSC
Molded Package Width
Overall Length
Foot Length
E1
D
.118 BSC
.118 BSC
3.00 BSC
3.00 BSC
L
.016
.024
.037 REF
.031
0.40
0.60
0.95 REF
0.80
Footprint (Reference)
Foot Angle
F
φ
c
0°
.003
.009
5°
-
8°
.009
.016
15°
0°
0.08
0.22
5°
-
-
-
-
-
8°
0.23
0.40
15°
Lead Thickness
Lead Width
.006
B
α
β
.012
Mold Draft Angle Top
Mold Draft Angle Bottom
*Controlling Parameter
Notes:
-
-
5°
15°
5°
15°
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not
exceed .010" (0.254mm) per side.
JEDEC Equivalent: MO-187
Drawing No. C04-111
2003 Microchip Technology Inc.
DS21807B-page 15
25XX160A/B
8-Lead Plastic Dual In-line (P) – 300 mil (PDIP)
E1
D
2
n
1
α
E
A2
A
L
c
A1
β
B1
B
p
eB
Units
INCHES*
NOM
MILLIMETERS
Dimension Limits
MIN
MAX
MIN
NOM
MAX
n
p
Number of Pins
Pitch
Top to Seating Plane
8
8
.100
.155
.130
2.54
A
.140
.170
3.56
2.92
3.94
3.30
4.32
Molded Package Thickness
Base to Seating Plane
Shoulder to Shoulder Width
Molded Package Width
Overall Length
A2
A1
E
.115
.015
.300
.240
.360
.125
.008
.045
.014
.310
5
.145
3.68
0.38
7.62
6.10
9.14
3.18
0.20
1.14
0.36
7.87
5
.313
.250
.373
.130
.012
.058
.018
.370
10
.325
.260
.385
.135
.015
.070
.022
.430
15
7.94
6.35
9.46
3.30
0.29
1.46
0.46
9.40
10
8.26
6.60
9.78
3.43
0.38
1.78
0.56
10.92
15
E1
D
Tip to Seating Plane
Lead Thickness
L
c
Upper Lead Width
B1
B
Lower Lead Width
Overall Row Spacing
Mold Draft Angle Top
Mold Draft Angle Bottom
§
eB
α
β
5
10
15
5
10
15
* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010” (0.254mm) per side.
JEDEC Equivalent: MS-001
Drawing No. C04-018
DS21807B-page 16
2003 Microchip Technology Inc.
25XX160A/B
8-Lead Plastic Small Outline (SN) – Narrow, 150 mil (SOIC)
E
E1
p
D
2
B
n
1
h
α
45°
c
A2
A
φ
β
L
A1
Units
INCHES*
NOM
MILLIMETERS
Dimension Limits
MIN
MAX
MIN
NOM
MAX
n
p
Number of Pins
Pitch
8
8
.050
.061
.056
.007
.237
.154
.193
.015
.025
4
1.27
1.55
1.42
0.18
6.02
3.91
4.90
0.38
0.62
4
Overall Height
A
.053
.069
1.35
1.75
Molded Package Thickness
Standoff
A2
A1
E
.052
.004
.228
.146
.189
.010
.019
0
.061
.010
.244
.157
.197
.020
.030
8
1.32
0.10
5.79
3.71
4.80
0.25
0.48
0
1.55
0.25
6.20
3.99
5.00
0.51
0.76
8
§
Overall Width
Molded Package Width
Overall Length
E1
D
Chamfer Distance
Foot Length
h
L
φ
Foot Angle
c
Lead Thickness
Lead Width
.008
.013
0
.009
.017
12
.010
.020
15
0.20
0.33
0
0.23
0.42
12
0.25
0.51
15
B
α
β
Mold Draft Angle Top
Mold Draft Angle Bottom
0
12
15
0
12
15
* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010” (0.254mm) per side.
JEDEC Equivalent: MS-012
Drawing No. C04-057
2003 Microchip Technology Inc.
DS21807B-page 17
25XX160A/B
8-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm (TSSOP)
E
E1
p
D
2
1
n
B
α
A
c
A1
A2
φ
β
L
Units
INCHES
NOM
MILLIMETERS*
Dimension Limits
MIN
MAX
MIN
NOM
MAX
n
p
Number of Pins
Pitch
8
8
.026
0.65
Overall Height
A
.043
1.10
0.95
0.15
6.50
4.50
3.10
0.70
8
Molded Package Thickness
Standoff
A2
A1
E
.033
.035
.004
.251
.173
.118
.024
4
.037
.006
.256
.177
.122
.028
8
0.85
0.05
0.90
0.10
6.38
4.40
3.00
0.60
4
§
.002
.246
.169
.114
.020
0
Overall Width
6.25
4.30
2.90
0.50
0
Molded Package Width
Molded Package Length
Foot Length
E1
D
L
φ
Foot Angle
c
Lead Thickness
.004
.007
0
.006
.010
5
.008
.012
10
0.09
0.19
0
0.15
0.25
5
0.20
0.30
10
Lead Width
B
α
β
Mold Draft Angle Top
Mold Draft Angle Bottom
0
5
10
0
5
10
* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.005” (0.127mm) per side.
JEDEC Equivalent: MO-153
Drawing No. C04-086
DS21807B-page 18
2003 Microchip Technology Inc.
25AA160A/B, 25LC160A/B
ON-LINE SUPPORT
SYSTEMS INFORMATION AND
UPGRADE HOT LINE
Microchip provides on-line support on the Microchip
World Wide Web site.
The Systems Information and Upgrade Line provides
system users a listing of the latest versions of all of
Microchip's development systems software products.
Plus, this line provides information on how customers
can receive the most current upgrade kits.The Hot Line
Numbers are:
The web site is used by Microchip as a means to make
files and information easily available to customers. To
view the site, the user must have access to the Internet
®
and a web browser, such as Netscape or Microsoft
®
Internet Explorer. Files are also available for FTP
download from our FTP site.
1-800-755-2345 for U.S. and most of Canada, and
1-480-792-7302 for the rest of the world.
Connecting to the Microchip Internet
Web Site
042003
The Microchip web site is available at the following
URL:
www.microchip.com
The file transfer site is available by using an FTP
service to connect to:
ftp://ftp.microchip.com
The web site and file transfer site provide a variety of
services. Users may download files for the latest
Development Tools, Data Sheets, Application Notes,
User's Guides, Articles and Sample Programs. A
variety of Microchip specific business information is
also available, including listings of Microchip sales
offices, distributors and factory representatives. Other
data available for consideration is:
• Latest Microchip Press Releases
• Technical Support Section with Frequently Asked
Questions
• Design Tips
• Device Errata
• Job Postings
• Microchip Consultant Program Member Listing
• Links to other useful web sites related to
Microchip Products
• Conferences for products, Development Systems,
technical information and more
• Listing of seminars and events
2003 Microchip Technology Inc.
DS21807B-page 19
25AA160A/B, 25LC160A/B
READER RESPONSE
It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip prod-
uct. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation
can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.
Please list the following information, and use this outline to provide us with your comments about this document.
To:
Technical Publications Manager
Reader Response
Total Pages Sent ________
RE:
From:
Name
Company
Address
City / State / ZIP / Country
Telephone: (_______) _________ - _________
FAX: (______) _________ - _________
Application (optional):
Would you like a reply?
Y
N
25AA160A/B, 25LC160A/B
DS21807B
Literature Number:
Device:
Questions:
1. What are the best features of this document?
2. How does this document meet your hardware and software development needs?
3. Do you find the organization of this document easy to follow? If not, why?
4. What additions to the document do you think would enhance the structure and subject?
5. What deletions from the document could be made without affecting the overall usefulness?
6. Is there any incorrect or misleading information (what and where)?
7. How would you improve this document?
DS21807B-page 20
2003 Microchip Technology Inc.
25XX160A/B
PRODUCT IDENTIFICATION SYSTEM
To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.
PART NO.
Device
X
/XX
X
X
–
Examples:
Tape & Reel
Package
Lead
Temp Range
a)
25AA160A-I/MS = 16 Kbit, 16-byte page, 1.8V
Serial EEPROM, Industrial temp., MSOP
package
Finish
b)
25AA160B-I/STG = 16 Kbit, 32-byte page, 1.8V
Serial EEPROM, Industrial temp., TSSOP
package, Pb-free
Device
25AA160A 16 Kbit, 1.8V, 16 Byte Page SPI Serial EEPROM
25AA160B 16 Kbit, 1.8V, 32 Byte Page SPI Serial EEPROM
25LC160A 16 Kbit, 2.5V, 16 Byte Page SPI Serial EEPROM
25LC160B 16 Kbit, 2.5V, 32 Byte Page SPI Serial EEPROM
c)
d)
e)
f)
25AA160AT-I/SN = 16 Kbit, 16-byte page, 1.8V
Serial EEPROM, Industrial temp., Tape & Reel,
SOIC package
25LC160A-I/MSG = 16 Kbit, 16-byte page,
2.5V Serial EEPROM, Industrial temp., MSOP
package, Pb-free
Tape & Reel
Blank
T
=
=
Standard packaging
Tape & Reel
25LC160BT-I/SN = 16 Kbit, 32-byte page, 2.5V
Serial EEPROM, Industrial temp., Tape & Reel,
SOIC package
Temperature Range
I
=
=
-40°C to+85°C
-40°C to+125°C
E
25LC160BT-I/ST = 16 Kbit, 32-byte page, 2.5V
Serial EEPROM, Industrial temp., Tape & Reel,
TSSOP package
Package
MS
P
=
=
=
=
Plastic MSOP (Micro Small Outline), 8-lead
Plastic DIP (300 mil body), 8-lead
Plastic SOIC (150 mil body), 8-lead
TSSOP, 8-lead
SN
ST
Lead Finish
Blank
G
=
=
Standard 63% / 37% Sn/Pb
Matte Tin (Pure Sn)
Sales and Support
Data Sheets
Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and
recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:
1. Your local Microchip sales office
2. The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277
3. The Microchip Worldwide Site (www.microchip.com)
Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.
New Customer Notification System
Register on our web site (www.microchip.com/cn) to receive the most current information on our products.
2003 Microchip Technology Inc.
DS21807B-page 21
25XX160A/B
NOTES:
DS21807B-page 22
2003 Microchip Technology Inc.
Note the following details of the code protection feature on Microchip devices:
•
•
Microchip products meet the specification contained in their particular Microchip Data Sheet.
Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
intended manner and under normal conditions.
•
There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
•
•
Microchip is willing to work with the customer who is concerned about the integrity of their code.
Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
mean that we are guaranteeing the product as “unbreakable.”
Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our
products. Attempts to break microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts
allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.
Information contained in this publication regarding device
applications and the like is intended through suggestion only
and may be superseded by updates. It is your responsibility to
ensure that your application meets with your specifications.
No representation or warranty is given and no liability is
assumed by Microchip Technology Incorporated with respect
to the accuracy or use of such information, or infringement of
patents or other intellectual property rights arising from such
use or otherwise. Use of Microchip’s products as critical com-
ponents in life support systems is not authorized except with
express written approval by Microchip. No licenses are con-
veyed, implicitly or otherwise, under any intellectual property
rights.
Trademarks
The Microchip name and logo, the Microchip logo, Accuron,
dsPIC, KEELOQ, MPLAB, PIC, PICmicro, PICSTART,
PRO MATE and PowerSmart are registered trademarks of
Microchip Technology Incorporated in the U.S.A. and other
countries.
AmpLab, FilterLab, microID, MXDEV, MXLAB, PICMASTER,
SEEVAL and The Embedded Control Solutions Company are
registered trademarks of Microchip Technology Incorporated
in the U.S.A.
Application Maestro, dsPICDEM, dsPICDEM.net, ECAN,
ECONOMONITOR, FanSense, FlexROM, fuzzyLAB,
In-Circuit Serial Programming, ICSP, ICEPIC, microPort,
Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM,
PICkit, PICDEM, PICDEM.net, PowerCal, PowerInfo,
PowerMate, PowerTool, rfLAB, rfPIC, Select Mode,
SmartSensor, SmartShunt, SmartTel and Total Endurance are
trademarks of Microchip Technology Incorporated in the
U.S.A. and other countries.
Serialized Quick Turn Programming (SQTP) is a service mark
of Microchip Technology Incorporated in the U.S.A.
All other trademarks mentioned herein are property of their
respective companies.
© 2003, Microchip Technology Incorporated, Printed in the
U.S.A., All Rights Reserved.
Printed on recycled paper.
Microchip received QS-9000 quality system
certification for its worldwide headquarters,
design and wafer fabrication facilities in
Chandler and Tempe, Arizona in July 1999
and Mountain View, California in March 2002.
The Company’s quality system processes and
procedures are QS-9000 compliant for its
PICmicro® 8-bit MCUs, KEELOQ® code hopping
devices, Serial EEPROMs, microperipherals,
non-volatile memory and analog products. In
addition, Microchip’s quality system for the
design and manufacture of development
systems is ISO 9001 certified.
2003 Microchip Technology Inc.
DS21807B-page 23
WORLDWIDE SALES AND SERVICE
China - Beijing
Korea
AMERICAS
Microchip Technology Consulting (Shanghai)
Co., Ltd., Beijing Liaison Office
Unit 915
Microchip Technology Korea
168-1, Youngbo Bldg. 3 Floor
Samsung-Dong, Kangnam-Ku
Seoul, Korea 135-882
Corporate Office
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Bei Hai Wan Tai Bldg.
Tel: 480-792-7200 Fax: 480-792-7277
Technical Support: 480-792-7627
Web Address: http://www.microchip.com
No. 6 Chaoyangmen Beidajie
Beijing, 100027, No. China
Tel: 86-10-85282100 Fax: 86-10-85282104
Tel: 82-2-554-7200 Fax: 82-2-558-5932 or
82-2-558-5934
Singapore
Atlanta
China - Chengdu
Microchip Technology Singapore Pte Ltd.
200 Middle Road
3780 Mansell Road, Suite 130
Alpharetta, GA 30022
Microchip Technology Consulting (Shanghai)
Co., Ltd., Chengdu Liaison Office
Rm. 2401-2402, 24th Floor,
#07-02 Prime Centre
Tel: 770-640-0034 Fax: 770-640-0307
Singapore, 188980
Tel: 65-6334-8870 Fax: 65-6334-8850
Ming Xing Financial Tower
Boston
No. 88 TIDU Street
Taiwan
2 Lan Drive, Suite 120
Westford, MA 01886
Tel: 978-692-3848 Fax: 978-692-3821
Chengdu 610016, China
Microchip Technology (Barbados) Inc.,
Taiwan Branch
Tel: 86-28-86766200 Fax: 86-28-86766599
11F-3, No. 207
China - Fuzhou
Chicago
Tung Hua North Road
Taipei, 105, Taiwan
Microchip Technology Consulting (Shanghai)
Co., Ltd., Fuzhou Liaison Office
Unit 28F, World Trade Plaza
333 Pierce Road, Suite 180
Itasca, IL 60143
Tel: 886-2-2717-7175 Fax: 886-2-2545-0139
Tel: 630-285-0071 Fax: 630-285-0075
No. 71 Wusi Road
EUROPE
Dallas
Fuzhou 350001, China
4570 Westgrove Drive, Suite 160
Addison, TX 75001
Austria
Tel: 86-591-7503506 Fax: 86-591-7503521
Microchip Technology Austria GmbH
Durisolstrasse 2
China - Hong Kong SAR
Tel: 972-818-7423 Fax: 972-818-2924
Microchip Technology Hongkong Ltd.
Unit 901-6, Tower 2, Metroplaza
223 Hing Fong Road
A-4600 Wels
Detroit
Austria
Tri-Atria Office Building
Tel: 43-7242-2244-399
Fax: 43-7242-2244-393
Denmark
32255 Northwestern Highway, Suite 190
Farmington Hills, MI 48334
Tel: 248-538-2250 Fax: 248-538-2260
Kwai Fong, N.T., Hong Kong
Tel: 852-2401-1200 Fax: 852-2401-3431
China - Shanghai
Microchip Technology Nordic ApS
Regus Business Centre
Lautrup hoj 1-3
Microchip Technology Consulting (Shanghai)
Co., Ltd.
Kokomo
2767 S. Albright Road
Kokomo, IN 46902
Room 701, Bldg. B
Ballerup DK-2750 Denmark
Tel: 45-4420-9895 Fax: 45-4420-9910
Far East International Plaza
No. 317 Xian Xia Road
Tel: 765-864-8360 Fax: 765-864-8387
Los Angeles
France
Shanghai, 200051
18201 Von Karman, Suite 1090
Irvine, CA 92612
Microchip Technology SARL
Parc d’Activite du Moulin de Massy
43 Rue du Saule Trapu
Tel: 86-21-6275-5700 Fax: 86-21-6275-5060
China - Shenzhen
Tel: 949-263-1888 Fax: 949-263-1338
Microchip Technology Consulting (Shanghai)
Co., Ltd., Shenzhen Liaison Office
Batiment A - ler Etage
Phoenix
91300 Massy, France
2355 West Chandler Blvd.
Chandler, AZ 85224-6199
Tel: 480-792-7966 Fax: 480-792-4338
Rm. 1812, 18/F, Building A, United Plaza
No. 5022 Binhe Road, Futian District
Shenzhen 518033, China
Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79
Germany
Microchip Technology GmbH
Steinheilstrasse 10
Tel: 86-755-82901380 Fax: 86-755-8295-1393
San Jose
China - Qingdao
Microchip Technology Inc.
2107 North First Street, Suite 590
San Jose, CA 95131
D-85737 Ismaning, Germany
Tel: 49-89-627-144-0
Fax: 49-89-627-144-44
Rm. B505A, Fullhope Plaza,
No. 12 Hong Kong Central Rd.
Qingdao 266071, China
Tel: 408-436-7950 Fax: 408-436-7955
Italy
Tel: 86-532-5027355 Fax: 86-532-5027205
Toronto
Microchip Technology SRL
Via Quasimodo, 12
20025 Legnano (MI)
Milan, Italy
India
6285 Northam Drive, Suite 108
Mississauga, Ontario L4V 1X5, Canada
Tel: 905-673-0699 Fax: 905-673-6509
Microchip Technology Inc.
India Liaison Office
Marketing Support Division
Divyasree Chambers
1 Floor, Wing A (A3/A4)
No. 11, O’Shaugnessey Road
Bangalore, 560 025, India
Tel: 91-80-2290061 Fax: 91-80-2290062
Japan
Tel: 39-0331-742611 Fax: 39-0331-466781
Netherlands
ASIA/PACIFIC
Australia
Microchip Technology Netherlands
P. A. De Biesbosch 14
Microchip Technology Australia Pty Ltd
Marketing Support Division
Suite 22, 41 Rawson Street
Epping 2121, NSW
NL-5152 SC Drunen, Netherlands
Tel: 31-416-690399 Fax: 31-416-690340
United Kingdom
Australia
Microchip Technology Japan K.K.
Benex S-1 6F
Microchip Ltd.
Tel: 61-2-9868-6733 Fax: 61-2-9868-6755
505 Eskdale Road
3-18-20, Shinyokohama
Winnersh Triangle
Kohoku-Ku, Yokohama-shi
Kanagawa, 222-0033, Japan
Tel: 81-45-471- 6166 Fax: 81-45-471-6122
Wokingham
Berkshire, England RG41 5TU
Tel: 44-118-921-5869 Fax: 44-118-921-5820
07/10/03
DS21807B-page 24
2003 Microchip Technology Inc.
25LC160A-I/PG 相关器件
型号 | 制造商 | 描述 | 价格 | 文档 |
25LC160A-I/SN | MICROCHIP | 16K SPI Bus Serial EEPROM | 获取价格 | |
25LC160A-I/SNG | MICROCHIP | 16K SPI Bus Serial EEPROM | 获取价格 | |
25LC160A-I/ST | MICROCHIP | 16K SPI Bus Serial EEPROM | 获取价格 | |
25LC160A-I/STG | MICROCHIP | 16K SPI Bus Serial EEPROM | 获取价格 | |
25LC160AT-E/MS | MICROCHIP | 16K SPI Bus Serial EEPROM | 获取价格 | |
25LC160AT-E/MSG | MICROCHIP | 16K SPI Bus Serial EEPROM | 获取价格 | |
25LC160AT-E/P | MICROCHIP | 16K SPI Bus Serial EEPROM | 获取价格 | |
25LC160AT-E/PG | MICROCHIP | 16K SPI Bus Serial EEPROM | 获取价格 | |
25LC160AT-E/SN | MICROCHIP | 16K SPI Bus Serial EEPROM | 获取价格 | |
25LC160AT-E/SNG | MICROCHIP | 16K SPI Bus Serial EEPROM | 获取价格 |
25LC160A-I/PG 相关文章
- 2024-09-20
- 6
- 2024-09-20
- 9
- 2024-09-20
- 8
- 2024-09-20
- 6