M5M467800DTP-6S [MITSUBISHI]
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM; 快速页模式67108864位( 16777216 - WORD 4位)动态RAM型号: | M5M467800DTP-6S |
厂家: | Mitsubishi Group |
描述: | FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM |
文件: | 总37页 (文件大小:245K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Some of contents are subject to change without notice.
PRELIMINARY
DESCRIPTION
The M5M467400/465400DJ,DTP is a 16777216-word by 4-bit, M5M467800/465800DJ,DTP is a 8388608-word by 8-bit, and
M5M465160DJ,DTP is a 4194304-word by 16-bit dynamic RAMs, fabricated with the high performance CMOS process, and are
suitable for large-capacity memory systems with high speed and low power dissipation.
FEATURES
Address
access access access
time time time
Power
dissipa-
tion
RAS
OE
Power
dissipa-
tion
CAS
Cycle
time
Address
access
time
RAS
access access
time time
CAS
OE
Cycle
time
access
time
access
time
Type name
Type name
(max.ns) (max.ns) (max.ns) (max.ns) (min.ns) (typ.mW)
(max.ns) (max.ns) (max.ns) (max.ns)
(min.ns)
(typ.mW)
M5M467400DXX-5,5S
M5M467800DXX-5,5S
M5M465160DXX-5,5S
M5M465160DXX-6,6S
50
60
13
15
420
90
13
15
25
30
50
60
50
60
13
15
13
15
25
30
25
30
13
15
13
15
90
110
90
300
250
390
325
M5M467400DXX-6,6S
M5M467800DXX-6,6S
390
110
M5M465400DXX-5,5S
M5M465800DXX-5,5S
M5M465400DXX-6,6S
M5M465800DXX-6,6S
110
XX=J,TP
(M5M467400Dxx/M5M465400Dxx/M5M467800Dxx/M5M465800Dxx)
(M5M465160Dxx)
Standard 32 pin SOJ, 32 pin TSOP
Standard 50 pin SOJ, 50 pin TSOP
±
Single 3.3 0.3V supply
Low stand-by power dissipation
1.8mW (Max)
LVCMOS input level
Low operating power dissipation
M5M467400Dxx-5,5S / M5M467800Dxx-5,5S
M5M467400Dxx-6,6S / M5M467800Dxx-6,6S
M5M465400Dxx-5,5S / M5M465800Dxx-5,5S
M5M465400Dxx-6,6S / M5M465800Dxx-6,6S
M5M465160Dxx-5,5S
360.0mW (Max)
324.0mW (Max)
468.0mW (Max)
432.0mW (Max)
504.0mW (Max)
468.0mW (Max)
M5M465160Dxx-6,6S
Self refresh capability*
Self refresh current
400µA (Max)
Fast-page mode , Read-modify-write, CAS before RAS refresh, Hidden refresh capabilities
Early-write mode and OE to control output buffer impedance
All inputs, outputs LVTTL compatible and low capacitance
:Applicable to self refresh version(M5M467400/465400/467800/465800/465160DJ,DTP-5S,-6S:option) only
*
ADDRESS
Refresh Cycle
Normal S-version
8192/64ms 8192/128ms
Row Add. Col. Add.
Refresh
Part No.
RAS Only Ref,Normal R/W
CBR Ref,Hidden Ref
M5M467400Dxx A0-A12 A0-A10
4096/64ms
4096/64ms
4096/128ms
4096/128ms
RAS Only Ref,Normal R/W
CBR Ref,Hidden Ref
M5M465400Dxx
A0-A11 A0-A11
8192/64ms 8192/128ms
RAS Only Ref,Normal R/W
CBR Ref,Hidden Ref
M5M467800Dxx A0-A12 A0-A9
4096/64ms
4096/64ms
4096/128ms
4096/128ms
RAS Only Ref,Normal R/W
CBR Ref,Hidden Ref
M5M465800Dxx
M5M465160Dxx
A0-A10
A0-A9
A0-A11
A0-A11
RAS Only Ref,Normal R/W
CBR Ref,Hidden Ref
4096/128ms
4096/64ms
APPLICATION
Main memory unit for computers, Microcomputer memory, Refresh memory for CRT
Aug. 1999
1
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
PIN DESCRIPTION
M5M467400Dxx / M5M465400Dxx
Pin Name Function
M5M467800Dxx / M5M465800Dxx
Pin Name Function
A0-A12
Address Inputs
A0-A12
Address Inputs
DQ1-DQ4 Data Inputs / Outputs
DQ1-DQ8 Data Inputs / Outputs
RAS
CAS
W
Row Address Strobe Input
Column Address Strobe Input
Write Control Input
Output Enable Input
Power Supply (+3.3V)
Ground (0V)
RAS
CAS
W
Row Address Strobe Input
Column Address Strobe Input
Write Control Input
Output Enable Input
Power Supply (+3.3V)
Ground (0V)
OE
OE
Vcc
Vss
NC
Vcc
Vss
NC
No Connection
No Connection
M5M465160Dxx
Pin Name Function
A0-A11
Address Inputs
DQ1-DQ16 Data Inputs / Outputs
Row Address Strobe Input
RAS
Upper byte control
UCAS
LCAS
Column Address Strobe Input
Lower byte control
Column Address Strobe Input
Write Control Input
Output Enable Input
Power Supply (+3.3V)
Ground (0V)
W
OE
Vcc
Vss
NC
XX=J, TP
No Connection
M5M467400/465400DJ, DTP PIN CONFIGURATION (TOP VIEW)
1
2
32
31
30
29
28
32
31
30
29
28
1
2
Vcc
DQ1
DQ2
NC
Vcc
DQ1
DQ2
NC
Vss
DQ4
DQ3
NC
Vss
DQ4
DQ3
NC
3
3
4
4
NC
NC
NC
W
5
NC
NC
NC
W
5
NC
NC
6
27 NC
26
6
27 NC
26
7
7
CAS
CAS
8
25
24
23
22
8
25
24
23
22
OE
OE
9
9
RAS
A0
A12/NC(Note)
A11
A10
RAS
A0
A12/NC(Note)
A11
A10
10
11
10
11
A1
A1
A2 12
21 A9
A2 12
21 A9
13
20
13
20
A3
A8
A3
A8
14
19
A4
14
15
16
19
A7
A4
A5
A7
A5
15
16
18
17
A6
18
17
A6
Vcc
Vss
Vcc
Vss
Outline 32P0N (400mil SOJ)
Outline 32P3N (400mil TSOP Normal Bend)
:
:
Note
NC
A12...M5M467400Dxx, NC...M5M465400Dxx
NO CONNECTION
Aug. 1999
2
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
M5M467800/465800DJ, DTP PIN CONFIGURATION (TOP VIEW)
32
31
30
29
1
2
Vcc
DQ1
DQ2
Vss
32
31
30
29
28
27
26
25
24
23
22
1
2
Vcc
DQ1
DQ2
DQ3
DQ4
NC
Vss
DQ8
DQ7
DQ6
DQ8
DQ7
DQ6
DQ5
3
3
4
DQ3
DQ4
NC
4
5
28 DQ5
5
6
27
26
25
24
23
22
Vss
6
Vss
Vcc
7
CAS
Vcc
7
CAS
8
W
RAS
A0
8
OE
W
RAS
A0
OE
9
A12/NC(Note)
A11
A10
9
A12/NC(Note)
A11
A10
10
11
10
11
A1
A1
A2 12
21 A9
A2 12
21 A9
13
20
A3
A8
13
20
A3
A8
14
19
A4
A7
14
19
A4
A7
A5
15
18
A6
A5
15
18
A6
16
17
Vcc
Vss
16
17
Vcc
Vss
Outline 32P0N (400mil SOJ)
Outline 32P3N (400mil TSOP Normal Bend)
:
:
Note
NC
A12...M5M467800Dxx, NC...M5M465800Dxx
NO CONNECTION
PIN CONFIGURATION (TOP VIEW)
M5M465160DJ, DTP
1
50
49
48
1
50
49
48
Vcc
DQ1
DQ2
DQ3
DQ4
Vcc
Vss
Vss
DQ1
DQ2
DQ3
DQ4
Vcc
2
3
4
5
6
7
8
9
DQ16
DQ15
2
3
4
5
6
7
8
9
DQ16
DQ15
47 DQ14
47 DQ14
46
46
DQ13
DQ13
45 Vss
45 Vss
Vcc
DQ5
DQ5
44 DQ12
44 DQ12
43
43
DQ6
DQ7
DQ8
NC
DQ11
DQ6
DQ7
DQ8
NC
DQ11
42
42
DQ10
DQ10
41
41
10
11
10
11
DQ9
DQ9
40
40
NC
NC
Vcc 12
Vss
Vcc 12
Vss
39
39
13
13
38 LCAS
38 LCAS
W
W
14
14
37
37
RAS
RAS
UCAS
UCAS
NC
36
NC
36
15
15
OE
OE
16
35
16
35
NC
NC
NC
NC
17
34
17
34
NC
NC
NC
NC
18
33
18
33
NC
NC
NC
NC
19
19
32
32
A0
A11
A0
A11
20
20
31
31
A1
A1
A10
A10
21
21
30
30
A2
A9
A2
A9
22
22
A3
29
28
27
26
A3
29
28
27
26
A8
A7
A8
A7
A6
23
24
25
23
24
25
A4
A5
A4
A5
A6
Vcc
Vcc
Vss
Vss
Outline 50P3G (400mil TSOP Normal Bend)
Outline 50P0G (400mil SOJ)
NC : NO CONNECTION
Aug. 1999
3
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
FUNCTION
The M5M467400(800)/465400(800,160)DJ, DTP provide, in addition to normal read, write, and read-modify-write operations,
a number of other functions, e.g., fast page mode, CAS before RAS refresh, and delayed-write.
The input conditions for each are shown in Table 1.
Table 1 Input conditions for each mode
M5M467400Dxx / M5M465400Dxx / M5M467800Dxx / M5M465800Dxx
Inputs
Input/Output
Operation
Refresh
Remark
Column
address
Row
Input
Output
VLD
RAS
ACT
CAS
ACT
W
OE
address
Read
NAC
ACT
APD
APD
APD
APD
APD
APD
APD
APD
OPN
VLD
VLD
VLD
NO
NO
FAST PAGE
mode
identical
Write (Early write)
Write (Delayed write)
Read-modify-write
ACT
ACT
ACT
ACT
ACT
ACT
ACT
ACT
ACT
DNC
DNC
ACT
OPN
IVD
NO
VLD
NO
ACT
ACT
ACT
NAC
NAC
ACT
ACT
DNC
DNC
NAC
NAC
DNC
DNC
ACT
DNC
DNC
APD
DNC
DNC
DNC
DNC
DNC
DNC
DNC
OPN
OPN
DNC
DNC
OPN
VLD
OPN
OPN
YES
YES
YES
NO
RAS-only refresh
Hidden refresh
CAS before RAS refresh
Standby
M5M465160Dxx
Operation
Inputs
Input/Output
DQ1~DQ8 DQ9~DQ16
Refresh
NO
Remark
Column
address
Row
UCAS
NAC
W
RAS
ACT
LCAS
ACT
OE
address
VLD
Lower byte read
NAC
ACT
APD
APD
OPN
VLD
VLD
DNC
DIN
Upper byte read
Word read
ACT
ACT
ACT
NAC
ACT
ACT
ACT
ACT
NAC
NAC
NAC
ACT
ACT
ACT
NAC
APD
APD
APD
APD
APD
APD
OPN
VLD
DIN
NO
NO
NO
FAST PAGE
mode
identical
Lower byte write
Upper byte write
ACT
NAC
ACT
ACT
NAC
APD
APD
DNC
NO
Word write
ACT
ACT
ACT
ACT
ACT
NAC
ACT
ACT
ACT
NAC
ACT
ACT
ACT
DNC
NAC
DNC
NAC
DNC
ACT
DNC
APD
APD
DNC
DNC
DNC
APD
DNC
DNC
DNC
DIN
OPN
VLD
OPN
DIN
OPN
VLD
OPN
NO
YES
YES
YES
RAS-only refresh
Hidden refresh
CAS before RAS refresh
Stand-by
NAC
DNC
DNC
DNC
DNC
DNC
OPN
OPN
NO
Note : ACT : active, NAC : nonactive, DNC : don' t care, VLD : valid, IVD : Invalid, APD : applied, OPN : open
Aug. 1999
4
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
M5M467400Dxx / M5M465400Dxx
BLOCK DIAGRAM
Vcc (3.3V)
Vss (0V)
COLUMN ADDRESS
STROBE INPUT
CAS
CLOCK GENERATOR
CIRCUIT
ROW ADDRESS
RAS
STROBE INPUT
WRITE CONTROL
W
INPUT
A0~A11
(Note)
A0
A1
A2
A3
A4
A5
COLUMN DECODER
DQ1
SENSE REFRESH
AMPLIFIER & I /O CONTROL
DQ2
DQ3
DQ4
DATA
INPUTS / OUTPUTS
ADDRESS INPUTS
A6
A7
A8
MEMORY CELL
(67108864 BITS)
A0~
A12
A9
(Note)
A10
A11
OUTPUT ENABLE
INPUT
OE
A12
(Note)
Note Refer to Page 1 (ADDRESS)
:
M5M467800Dxx / M5M465800Dxx
BLOCK DIAGRAM
Vcc (3.3V)
Vss (0V)
COLUMN ADDRESS
STROBE INPUT
CAS
CLOCK GENERATOR
CIRCUIT
ROW ADDRESS
RAS
STROBE INPUT
WRITE CONTROL
W
INPUT
A0~A10
(Note)
A0
A1
A2
A3
A4
A5
COLUMN DECODER
DQ1
DQ2
DQ3
DQ4
SENSE REFRESH
AMPLIFIER & I /O CONTROL
DATA
INPUTS / OUTPUTS
DQ5
DQ6
DQ7
DQ8
ADDRESS INPUTS
A6
A7
MEMORY CELL
(67108864 BITS)
A0~
A12
A8
A9
(Note)
A10
A11
OUTPUT ENABLE
INPUT
OE
A12
(Note)
Note
Refer to Page 1 (ADDRESS)
:
Aug. 1999
5
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
M5M465160Dxx
BLOCK DIAGRAM
ROW ADDRESS
STROBE INPUT
LOWER BYTE CONTROL
COLUMN ADDRESS
STROBE INPUT
UPPER BYTE CONTROL
COLUMN ADDRESS
STROBE INPUT
VCC (3.3V)
VSS (0V)
RAS
CLOCK GENERATOR
CIRCUIT
LCAS
LOWER
UPPER
DQ1
DQ2
UCAS
W
LOWER DATA
INPUTS / OUTPUTS
WRITE CONTROL INPUT
DQ8
A0~A9
COLUMN DECODER
A0
A1
A2
A3
DQ9
SENSE REFRESH
AMPLIFIER & I /O
CONTROL
DQ10
A4
A5
A6
UPPER DATA
INPUTS / OUTPUTS
ADDRESS INPUTS
DQ16
A7
A8
MEMORY CELL
(67108864BITS)
A0 ~
A11
A9
A10
A11
OUTPUT ENABLE
INPUT
OE
Aug. 1999
6
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
ABSOLUTE MAXIMUM RATINGS
Symbol
Vcc
VI
Parameter
Conditions
Ratings
Unit
V
~
Supply voltage
Input voltage
-0.5 4.6
~
With respect to Vss
V
-0.5 4.6
~
50
Output voltage
Output current
Power dissipation
V0
-0.5 4.6
V
mA
mW
C
I0
Ta=25
1000
Pd
C
~
Operating temperature
Storage temperature
0
70
Topr
Tstg
~
-65 150
C
C
(Ta=0 70 , unless otherwise noted) (Note 1)
~
RECOMMENDED OPERATING CONDITIONS
Limits
Unit
Symbol
Parameter
Min
3.0
0
Nom
3.3
0
Max
3.6
Supply voltage
Supply voltage
Vcc
Vss
VIH
V
V
V
V
0
High-level input voltage, all inputs
Low-level input voltage, all inputs
2.0
-0.3
Vcc+0.3
0.8
VIL
Note 1 : All voltage values are with respect to Vss.
±
~
C
(Ta=0 70 , Vcc=3.3 0.3V, Vss=0V, unless otherwise noted) (Note 2)
ELECTRICAL CHARACTERISTICS
[M5M467400D / M5M467800D]
Limits
Symbol
Parameter
Unit
Test conditions
Min
2.4
0
Max
Vcc
0.4
10
Typ
VOH
VOL
IOZ
I I
High-level output voltage
Low-level output voltage
Off-state output current
Input current
IOH=-2mA
V
IOL=2mA
V
Q floating 0V £ VOUT £ Vcc
0V£VIN £ Vcc+0.3V, Other input pins=0V
-10
-10
µA
µA
10
M5M467400D-5,5S
M5M467800D-5,5S
M5M467400D-6,6S
M5M467800D-6,6S
Average supply current
from Vcc
100
90
RAS, CAS cycling
tRC=tWC=min.
output open
ICC1 (AV)
mA
mA
operating
(Note 3,4,5)
M5M467400D-5,5S
-6,6S
M5M467800D-5,5S
RAS= CAS =VIH, output open
1
Average supply current
from Vcc
-6,6S
ICC2 (AV)
M5M467400D-5,6
M5M467800D-5,6
0.5
0.3
(Note 6)
stand-by
RAS= CAS ³ Vcc -0.2V,output open
M5M467400D-5S,6S
M5M467800D-5S,6S
M5M467400D-5,5S
M5M467800D-5,5S
Average supply current
from Vcc
Fast-Page-Mode
100
90
RAS=VIL, CAS cycling
tPC=min.
output open
ICC4 (AV)
ICC6 (AV)
mA
mA
M5M467400D-6,6S
M5M467800D-6,6S
(Note 3,4,5)
M5M467400D-5,5S
M5M467800D-5,5S
Average supply current
from Vcc
CAS before RAS refresh
130
120
CAS before RAS refresh cycling
tRC=min.
output open
M5M467400D-6,6S
M5M467800D-6,6S
(Note 3,5)
mode
Note 2: Current flowing into an IC is positive, out is negative.
3: Icc1 (AV) , Icc4 (AV) and Icc6 (AV) are dependent on cycle rate. Maximum current is measured at the fastest cycle rate.
4: Icc1 (AV) and Icc4 (AV) are dependent on output loading. Specified values are obtained with the output open.
5: Column Address can be changed once or less while RAS=VIL and CAS=VIH.
7
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
±
C
(Ta=0 70 , Vcc=3.3 0.3V, Vss=0V, unless otherwise noted) (Note 2)
ELECTRICAL CHARACTERISTICS
[M5M465400D / M5M465800D]
~
Limits
Symbol
Parameter
Unit
Test conditions
Min
2.4
0
Max
Vcc
0.4
10
Typ
VOH
VOL
IOZ
I I
High-level output voltage
Low-level output voltage
Off-state output current
Input current
IOH=-2mA
V
IOL=2mA
V
Q floating 0V £ VOUT £ Vcc
0V£VIN £ Vcc+0.3V, Other input pins=0V
-10
-10
µA
µA
10
M5M465400D-5,5S
M5M465800D-5,5S
M5M465400D-6,6S
M5M465800D-6,6S
Average supply current
from Vcc
130
120
RAS, CAS cycling
tRC=tWC=min.
output open
ICC1 (AV)
mA
mA
operating
(Note 3,4,5)
M5M465400D-5,5S
-6,6S
M5M465800D-5,5S
RAS= CAS =VIH, output open
1
Average supply current
from Vcc
-6,6S
ICC2 (AV)
M5M465400D-5,6
M5M465800D-5,6
0.5
0.3
(Note 6)
stand-by
RAS= CAS ³ Vcc -0.2V,output open
M5M465400D-5S,6S
M5M465800D-5S,6S
M5M465400D-5,5S
M5M465800D-5,5S
Average supply current
from Vcc
Fast-Page-Mode
100
90
RAS=VIL, CAS cycling
tPC=min.
output open
ICC4 (AV)
ICC6 (AV)
mA
mA
M5M465400D-6,6S
M5M465800D-6,6S
(Note 3,4,5)
M5M465400D-5,5S
M5M465800D-5,5S
Average supply current
from Vcc
CAS before RAS refresh
130
120
CAS before RAS refresh cycling
tRC=min.
output open
M5M465400D-6,6S
M5M465800D-6,6S
(Note 3,5)
mode
[M5M465160D]
Limits
Typ
Symbol
Parameter
Test conditions
Unit
V
Min
2.4
0
Max
Vcc
0.4
10
VOH
VOL
IOZ
I I
High-level output voltage
Low-level output voltage
Off-state output current
Input current
IOH=-2mA
IOL=2mA
V
µA
-10
-10
Q floating 0V£ VOUT £ Vcc
0V
VIN
Vcc+0.3V, Other input pins=0V
£
£
10
µA
Average supply current
from Vcc
M5M465160D-5,5S RAS, CAS cycling
tRC=tWC=min.
140
130
1
ICC1 (AV)
mA
(Note 3,4,5) M5M465160D-6,6S
operating
output open
M5M465160D-5,5S
RAS= CAS =VIH, output open
Average supply current
from Vcc
-6,6S
ICC2 (AV)
mA
M5M465160D-5,6
0.5
0.3
(Note 6)
RAS= CAS ³ Vcc -0.2V, output open
stand-by
M5M465160D-5S,6S
M5M465160D-5,5S
Average supply current
from Vcc
RAS=VIL, CAS cycling
tPC=min.
105
95
ICC4 (AV)
ICC6 (AV)
mA
mA
M5M465160D-6,6S output open
(Note 3,4,5)
Fast-Page-Mode
Average supply current
from Vcc
CAS before RAS refresh
M5M465160D-5,5S
140
130
CAS before RAS refresh cycling
tRC=min.
output open
M5M465160D-6,6S
(Note 3,5)
mode
Aug. 1999
8
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
±
(Ta=0 70 C, Vcc=3.3 0.3V, Vss=0V, unless otherwise noted)
CAPACITANCE
~
Limits
Typ
Symbol
Parameter
Unit
Test conditions
Min
Max
5
pF
pF
Input capacitance,address inputs
Input capacitance, OE input
CI (A)
7
7
7
7
7
CI (OE)
CI (W)
VI=Vss
f=1MHZ
Input capacitance, write control input
Input capacitance, RAS input
pF
pF
pF
pF
CI (RAS)
CI (CAS)
CI / O
Vi=25mVrms
Input capacitance, CAS input
Input/Output capacitance, data ports
~
C
(Ta=0 70 , Vcc=3.3 ± 0.3V, Vss=0V, unless otherwise noted , see notes 6,13,14)
SWITCHING CHARACTERISTICS
Limits
M5M46X400D-5,5S M5M46X400D-6,6S
Symbol
Parameter
Unit
M5M46X800D-5,5S M5M46X800D-6,6S
M5M465160D-5,5S M5M465160D-6,6S
Min
Max
13
Min
Max
15
tCAC
tRAC
tAA
Access time from CAS
(Note 7,8)
(Note 7,9)
(Note 7,10)
(Note 7,11)
(Note 7)
ns
ns
ns
ns
ns
Access time from RAS
50
60
25
30
Column address access time
Access time from CAS precharge
Access time from OE
tCPA
30
35
tOEA
tCLZ
tOFF
tOEZ
13
15
ns
(Note 7)
Output low impedance time from CAS low
Output disable time after CAS high
Output disable time after OE high
5
0
0
5
0
0
(Note 12)
(Note 12)
13
13
15
15
ns
ns
Note 6: An initial pause of 500µs is required after power-up followed by a minimum of eight initialization cycles (any combination of cycles
containing RAS-only refresh or CAS before RAS refresh).
Note the RAS may be cycled during the initial pause. And any eight initialization cycles are required after prolonged periods
(greater than 64 ms) of RAS inactivity before proper device operation is achieved.
7: Measured with a load circuit equivalent to VOH=2.4V(IOH=-2mA) / VOL=0.4V(IOL=2mA) loads and 100pF. The reference levels for
measuring of output signals are VOH=2.0V and VOL=0.8V.
8: Assumes that tRCD
tRCD(max) and tASC tASC(max) and tCP
tCP(max).
³
³
³
9: Assumes that tRCD tRCD(max) and tRAD tRAD(max). If tRCD or tRAD is greater than the maximum recommended value shown in this table,
£
£
tRAC will increase by amount that tRCD exceeds the value shown.
10: Assumes that tRAD
tRAD(max) and tASC tASC(max).
£
³
£
11: Assumes that tCP tCP(max) and tASC tASC(max).
³
±
µ
12: tOFF(max) and tOEZ(max) defines the time at which the output achieves the high impedance state (IOUT
10 A) and is not reference
£
to VOH(min) or VOL(max).
Aug. 1999
9
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
TIMING REQUIREMENTS (For Read, Write, Read-Modify-Write ,Refresh, and Fast-Page Mode Cycles)
~
±
(Ta=0 70 C, Vcc=3.3 0.3V, Vss=0V, unless otherwise noted See notes 13,14)
Limits
M5M46X400D-5,5S M5M46X400D-6,6S
M5M46X800D-5,5S M5M46X800D-6,6S
M5M465160D-5,5S M5M465160D-6,6S
Symbol
Parameter
Unit
Min
Max
64
Min
Max
64
Refresh cycle time
tREF
ms
ms
ns
ns
ns
ns
ns
ns
Refresh cycle time (S-version only)
RAS high pulse width
128
128
tREF
tRP
30
18
5
40
20
10
tRCD
Delay time, RAS low to CAS low
Delay time, CAS high to RAS low
Delay time, RAS high to CAS low
CAS high pulse width
37
45
(Note15)
tCRP
tRPC
tCPN
0
8
0
10
15
Column address delay time from RAS low
(Note16)
(Note17)
25
7
tRAD
tASR
tASC
13
0
30
10
Row address setup time before RAS low
Column address setup time before CAS low
ns
ns
0
0
0
Row address hold time after RAS low
Column address hold time after CAS low
Delay time, data to CAS low
ns
ns
ns
tRAH
tCAH
tDZC
8
10
15
0
13
0
(Note18)
(Note18)
(Note19)
(Note19)
(Note20)
ns
ns
tDZO
tCDD
Delay time, data to OE low
0
0
Delay time, CAS high to data
13
13
1
15
15
1
tODD
tT
ns
ns
Delay time, OE high to data
Transition time
50
50
Note 13: The timing requirements are assumed tT =5ns.
VIH(min) and VIL(max) of the switching characteristics are
14: VIH(min) and VIL(max) are reference levels for measuring timing of input signals.
2.0V and 0.8V respectively.
15: tRCD(max) is specified as a reference point only. If tRCD is less than tRCD(max), access time is tRAC. If tRCD is greater than tRCD(max), access
time is controlled exclusively by tCAC or tAA. tRCD(min) is specified as tRCD(min) =tRAH(min) +2tT+tASC(min).
16: tRAD(max) is specified as a reference point only. If tRAD tRAD(max) and tASC tASC(max), access time is controlled exclusively by tAA.
³
£
³
³
17: tASC(max) is specified as a reference point only. If tRCD tRCD(max) and tASC tASC(max), access time is controlled exclusively by tCAC.
18: Either tDZC or tDZO must be satisfied.
19: Either tCDD or tODD must be satisfied.
20: tT is measured between VIH(min) and VIL(max).
Read and Refresh Cycles
Limits
M5M46X400D-5,5S M5M46X400D-6,6S
M5M46X800D-5,5S M5M46X800D-6,6S
M5M465160D-5,5S M5M465160D-6,6S
Symbol
Parameter
Unit
Min
90
50
13
50
13
0
Min
110
60
15
60
15
0
Max
Max
Read cycle time
tRC
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
tRAS
tCAS
RAS low pulse width
10000
10000
10000
10000
CAS low pulse width
tCSH
tRSH
tRCS
CAS hold time after RAS low
RAS hold time after CAS low
Read Setup time before CAS low
Read hold time after CAS high
Read hold time after RAS high
tRCH
tRRH
tRAL
tOCH
tORH
(Note 21)
(Note 21)
0
0
10
25
13
13
10
30
15
15
Column address to RAS hold time
CAS hold time after OE low
RAS hold time after OE low
Note 21: Either tRCH or tRRH must be satisfied for a read cycle.
Aug. 1999
10
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Write Cycle (Early Write and Delayed Write)
Limits
M5M46X400D-5,5S M5M46X400D-6,6S
M5M46X800D-5,5S M5M46X800D-6,6S
M5M465160D-5,5S M5M465160D-6,6S
Symbol
Parameter
Unit
Min
90
Max
Min
110
60
15
60
15
0
Max
Write cycle time
tWC
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
50
13
50
13
0
tRAS
tCAS
RAS low pulse width
10000
10000
10000
10000
CAS low pulse width
tCSH
tRSH
tWCS
CAS hold time after RAS low
RAS hold time after CAS low
Write setup time before CAS low
Write hold time after CAS low
CAS hold time after W low
RAS hold time after W low
Write pulse width
(Note 23)
tWCH
tCWL
tRWL
tWP
8
10
15
15
10
0
13
13
8
tDS
Data setup time before CAS low or W low
Data hold time after CAS low or W low
OE hold time after W low
0
tDH
8
10
15
tOEH
13
Read-Write and Read-Modify-Write Cycles
Limits
M5M46X400D-5,5S M5M46X400D-6,6S
M5M46X800D-5,5S M5M46X800D-6,6S
M5M465160D-5,5S M5M465160D-6,6S
Symbol
Parameter
Unit
Min
126
85
Max
Min
150
Max
Read write/read modify write cycle time
RAS low pulse width
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
(Note22)
tRWC
tRAS
tCAS
10000
10000
10000
10000
95
50
95
50
0
50
CAS low pulse width
85
tCSH
tRSH
tRCS
CAS hold time after RAS low
RAS hold time after CAS low
Read setup time before CAS low
Delay time, CAS low to W low
Delay time, RAS low to W low
Delay time, address to W low
CAS hold time after W low
RAS hold time after W low
Write pulse width
50
0
30
65
40
13
13
8
30
75
45
15
15
10
(Note23)
(Note23)
(Note23)
tCWD
tRWD
tAWD
tCWL
tRWL
tWP
tDS
tDH
0
8
0
ns
ns
Data setup time before CAS low or W low
Data hold time after CAS low or W low
10
ns
tOEH
OE hold time after W low
13
15
Note 22: tRWC is specified as tRWC(min)=tRAC(max)+tODD(min)+tRWL(min)+tRP(min)+4tT.
23: tWCS, tCWD, tRWD and tAWD and, tCPWD are specified as reference points only. If tWCS tWCS(min) the cycle is an early write cycle and the
³
DQ pins will remain high impedance throughout the entire cycle. If tCWD tCWD(min), tRWD tRWD (min), tAWD ³ tAWD(min) and tCPWD ³ tCPWD(min)
³
³
(for Fast Page mode cycle only), the cycle is a read-modify-write cycle and the DQ will contain the data read from the selected address.
If neither of the above condition (delayed write) is satisfied, the DQ (at access time and until CAS or OE goes back to VIH ) is indetermi-
nate.
Aug. 1999
11
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Fast-Page Mode Cycle (Read, Early Write, Read-Write, Read-Modify-Write Cycle) (Note 24)
Limits
M5M46X400D-5,5S M5M46X400D-6,6S
M5M46X800D-5,5S M5M46X800D-6,6S
M5M465160D-5,5S M5M465160D-6,6S
Symbol
Parameter
Unit
Min
35
Max
Min
40
Max
tPC
Fast page mode read/write cycle time
ns
ns
tPRWC
tRAS
tCP
Fast page mode read write/read modify write cycle time
70
75
(Note25)
125000
12
RAS low pulse width for read write cycle
CAS high pulse width
85
8
100
10
125000
15
ns
ns
ns
ns
(Note26)
tCPRH
tCPWD
30
30
35
RAS hold time after CAS precharge
Delay time, CAS precharge to W low
(Note23)
35
Note 24: All previously specified timing requirements and switching characteristics are applicable to their respective Fast page mode cycle.
25: tRAS(min) is specified as two cycles of CAS input are performed.
26: tCP(max) is specified as a reference point only. If tCP tCP(max) , access time is controlled exclusively by tCAC.
³
CAS before RAS Refresh Cycle (Note 27)
Limits
M5M46X400D-5,5S M5M46X400D-6,6S
M5M46X800D-5,5S M5M46X800D-6,6S
M5M465160D-5,5S M5M465160D-6,6S
Symbol
Parameter
Unit
Min
5
Max
Min
5
Max
tCSR
CAS setup time before RAS low
CAS hold time after RAS low
Read setup time before RAS low
Read hold time after RAS low
ns
ns
ns
ns
tCHR
tRSR
tRHR
10
10
10
10
10
10
Note 27: Eight or more CAS before RAS cycles instead of eight RAS cycles are necessary for proper operation of CAS before RAS refresh mode.
Aug. 1999
12
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
SELF REFRESH SPECIFICATIONS
Self refresh devices are denoted by "S" after speed item, like -5S / -6S . The other characteristics
and requirements than the below are same as normal devices.
ELECTRICAL CHARACTERISTICS (Ta=0 ~ 70 , Vcc=3.3V ± 0.3V, Vss=0V, unless otherwise noted) (Note 2)
C
Limits
Typ
Symbol
Parameter
Test conditions
Unit
µA
Min
Max
500
CAS before RAS refresh cycling
Average supply current
from Vcc
Extended - Refresh cycle
(note 5,6)
M5M46X400D-5S,6S
M5M46X800D-5S,6S
M5M465160D-5S,6S
input high level ³ Vcc-0.2V
ICC8 (AV)
£
input low level
0.2V
output = OPEN , tRC = 31.25µs
tRAS = tRAS(min)
~ 300ns
Average supply current
from Vcc
Self - Refresh cycle
(note 6)
M5M46X400D-5S,6S
M5M46X800D-5S,6S
M5M465160D-5S,6S
RAS = CAS
0.2V
£
ICC9 (AV)
µA
400
output = OPEN
~
(Ta=0 70 , Vcc=3.3V ±0.3V, Vss=0V, unless otherwise noted See notes 13,14)
TIMING REQUIREMENTS
C
Limits
M5M46X400D-5S M5M46X400D-6S
M5M46X800D-5S M5M46X800D-6S
M5M465160D-5S M5M465160D-6S
Symbol
Parameter
Unit
Max
Min
100
90
Max
Min
100
110
- 50
µS
ns
ns
tRASS
Self Refresh RAS low pulse width
Self Refresh RAS high precharge time
tRPS
tCHS
Self Refresh CAS hold time
- 50
SELF REFRESH ENTRY & EXIT CONDITIONS
(1) In case of CBR distributed refresh
The last / first full refresh cycles must be made within tNS / tSN before / after self refresh ,
on the condition of tNS £ 128 ms and tSN £ 128 ms.
tSN
tNS
Self refresh period
DISTRIBUTED REFRESH
< 128 ms >
DISTRIBUTED REFRESH
< 128 ms >
(2) In case of burst refresh
The last / first full refresh cycles must be made within tNS / tSN before / after self refresh ,
£
on the condition of tNS £ 16 ms and tSN 16 ms.
tSN
tNS
Self refresh period
BURST REFRESH
< 128 ms >
BURST REFRESH
< 128 ms >
13
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Timing Diagrams (Note 28)
Read Cycle
tRC
tRAS
tRP
VIH
tRSH
RAS
VIL
tCRP
tRPC
tCSH
tCRP
tRCD
VIH
VIL
tCAS
CAS
tCPN
LCAS / UCAS
tRAD
tRAH
(at M5M465160Dxx only)
tCAH
tASR
tRAL
tASR
tASC
VIH
COLUMN
ADDRESS
ROW
ADDRESS
ROW
ADDRESS
Address
VIL
tRRH
tRCS
VIH
VIL
W
tRCH
tDZC
tCDD
VIH
VIL
Hi-Z
DQ1 ~DQ4 (8,16)
(INPUTS)
tCAC
tAA
tCLZ
tOFF
VOH
VOL
Hi-Z
Hi-Z
DQ1 ~DQ4 (8,16)
(OUTPUTS)
DATA VALID
tRAC
tOEZ
tODD
tDZO
tOEA
tOCH
VIH
VIL
tORH
OE
Indicates the don't care input.
Note 28:
£
£
£
VIH(min) £ VIN VIH(max) or VIL(min) VIN VIL(max)
Indicates the invalid output.
Indicates the skew of the two inputs. (at M5M465160xx only)
14
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Write Cycle (Early Write)
tWC
tRAS
tRP
VIH
VIL
RAS
CAS
tRPC
tCSH
tCRP
tRSH
tCRP
tRCD
tCAS
VIH
VIL
LCAS / UCAS
(at M5M465160Dxx only)
tASR
tRAH
tASC
tCAH
tASR
VIH
VIL
ROW
ADDRESS
COLUMN
ADDRESS
ROW
ADDRESS
Address
tWCS
tWCH
VIH
VIL
W
tDS
tDH
VIH
VIL
DQ1 ~DQ4 (8,16)
(INPUTS)
DATA VALID
VOH
VOL
Hi-Z
DQ1 ~DQ4 (8,16)
(OUTPUTS)
VIH
VIL
OE
15
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Write Cycle (Delayed Write)
tWC
tRAS
tRP
VIH
RAS
VIL
tRPC
tCSH
tCRP
tCRP
tRCD
tRSH
tCAS
VIH
VIL
CAS
LCAS / UCAS
(at M5M465160Dxx only)
tASC
tASR
tRAH
tCAH
tASR
VIH
VIL
ROW
ADDRESS
COLUMN
ADDRESS
ROW
ADDRESS
Address
tCWL
tWP
tRWL
VIH
VIL
W
tWCH
tDS
tRCS
tDZC
tDH
VIH
VIL
Hi-Z
tCLZ
DQ1 ~DQ4 (8,16)
(INPUTS)
DATA VALID
tDZO
VOH
VOL
Hi-Z
DQ1 ~DQ4 (8,16)
(OUTPUTS)
tOEZ
tODD
tOEH
VIH
VIL
OE
16
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Read-Write, Read-Modify-Write Cycle
tRWC
tRAS
tRP
RAS
VIH
VIL
tCSH
tRPC
tCRP
tCRP
tASR
tRCD
tRSH
tCAS
VIH
VIL
CAS
LCAS / UCAS
(at M5M465160Dxx only)
tRAD
tRAH
tASC
tCAH
tASR
VIH
ROW
ADDRESS
COLUMN
ADDRESS
ROW
ADDRESS
Address
VIL
tCWD
tCWL
tAWD
tRWD
tRWL
VIH
VIL
W
tRCS
tDZC
tRAC
tWP
tCAC
tDS
tAA
tDH
DATA VALID
VIH
VIL
Hi-Z
DQ1 ~DQ4 (8,16)
(INPUTS)
tCLZ
VOH
VOL
Hi-Z
Hi-Z
DQ1 ~DQ4 (8,16)
(OUTPUTS)
DATA
VALID
tOEA
tODD
tOEZ
tDZO
tOEH
VIH
VIL
OE
17
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Fast Page Mode Read Cycle
tRAS
tRP
tCSH
tCPRH
tPC
VIH
VIL
tRSH
RAS
tRPC
tCRP
tRCD
tCAS
tCP
tCAS
tCRP
tCP
tCAS
VIH
VIL
CAS
LCAS / UCAS
(at M5M465160Dxx only)
tRAD
tRAH
tRAL
tASR
tASR
tASC
tASC
tASC
tCAH
COLUMN
tCAH
tCAH
COLUMN
VIH
COLUMN
ADDRESS-3
ROW
ADDRESS
ROW
ADDRESS
Address
ADDRESS-1
ADDRESS-2
VIL
tRRH
tAA
tAA
tRCH
tRCS
tRCH
tRCS
tRCS
VIH
VIL
W
tRCH
tDZC
tCDD
tCDD
tOFF
tCDD
tOFF
tDZC
Hi-Z
tDZC
VIH
VIL
DQ1 ~DQ4 (8,16)
(INPUTS)
tCAC
tCLZ
tCAC
tCAC
tOFF
tCLZ
tCLZ
VOH
VOL
Hi-Z
DATA
VALID-1
DATA
VALID-2
DATA
VALID-3
DQ1 ~DQ4 (8,16)
(OUTPUTS)
tAA
tCPA
tCPA
tRAC
tORH
tOEA
tOEZ
tODD
tOEZ
tOEZ
tDZO
tDZO
tOEA
tOCH
tDZO
tOEA
tOCH
tODD
tODD
tOCH
VIH
VIL
OE
18
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Fast Page Mode Write Cycle (Early Write)
tRAS
tRP
tCSH
tPC
VIH
tRSH
RAS
VIL
tRPC
tCRP
tCRP
tCP
tRCD
tCAS
tCP
tCAS
tCAS
VIH
VIL
CAS
LCAS / UCAS
(at M5M465160Dxx only)
tASR
tRAH
tASC
tCAH
tASC
tASC
tCAH
tASR
tCAH
VIH
ROW
ADDRESS
COLUMN
ADDRESS-1
COLUMN
ADDRESS-3
COLUMN
ADDRESS-2
ROW
ADDRESS
Address
VIL
VIH
tWCH
tWCS
tWCH
tDH
tWCS
tDS
tWCS
tDS
tWCH
tDH
W
VIL
tDS
tDH
VIH
DQ1 DQ4 (8,16)
~
DATA VALID-1
DATA VALID-2
DATA VALID-3
(INPUTS)
VIL
VOH
Hi-Z
DQ1 ~DQ4 (8,16)
(OUTPUTS)
VOL
VIH
VIL
OE
19
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Fast Page Mode Write Cycle (Delayed Write)
tRSH
tRAS
tRP
tCSH
tPC
RAS
VIH
VIL
tRPC
tCRP
tCRP
tASR
tCP
tCAS
tRCD
tCAS
VIH
VIL
CAS
tRAD
tRAH
LCAS / UCAS
(at M5M465160Dxx only)
tASC
tCAH
tASC
tCAH
tRWL
tASR
VIH
COLUMN
ADDRESS-2
ROW
ADDRESS
COLUMN
ADDRESS-1
ROW
ADDRESS
Address
VIL
tRCS
tWCH
tRCS
tWCH
tCWL
tWP
tCWL
VIH
VIL
tWP
W
tDS
tDH
tDS
tDZC
tDH
tDZC
VIH
DATA
VALID-1
DATA
VALID-2
DQ1 ~DQ4 (8,16)
(INPUTS)
VIL
tDZO
tCLZ
tCLZ
VOH
DQ1 ~DQ4 (8,16)
Hi-Z
(OUTPUTS)
VOL
tOEZ
tOEZ
tODD
tOEH
tOEH
tDZO
tODD
VIH
VIL
OE
20
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Fast Page Mode Read-Write, Read-Modify-Write Cycle
tRAS
tRP
tCSH
tRSH
VIH
VIL
RAS
CAS
tPRWC
tCAS
tRPC
tCRP
tASR
tCP
tRCD
tCAS
tCRP
VIH
VIL
tRAD
tRAH
LCAS / UCAS
tRWL
(at M5M465160Dxx only)
tASC
tASC
tCAH
tCAH
tASR
VIH
COLUMN
ADDRESS-1
ROW
ADDRESS
COLUMN
ADDRESS-2
ROW
ADDRESS
Address
VIL
tRWD
tRCS
tWCH
tWCH
tRCS
tAWD
tAWD
tCWL
tWP
tCWL
VIH
tCWD
tCPWD
tWP
W
tCWD
VIL
tRAC
tCPA
tAA
tAA
tDS
tDH
tDZC
tCAC
tDS
tDH
tDZC
VIH
(8,16)
DQ1 ~DQ4
DATA
VALID-1
DATA
VALID-2
tCAC
tCLZ
VIL
(INPUTS)
tDZO
tCLZ
DATA
DATA
VALID-2
VOH
(8,16)
VALID-1
DQ1 ~DQ4
Hi-Z
VOL
tOEA
(OUTPUTS)
tOEA
tOEZ
tODD
tOEH
tOEZ
tDZO
tOEH
tODD
VIH
VIL
OE
21
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
RAS-only Refresh Cycle
tRC
tRAS
VIH
RAS
VIL
tRP
tRPC
tCRP
tCRP
VIH
VIL
CAS
LCAS / UCAS
(at M5M465160Dxx only)
tASR
tRAH
tASR
VIH
VIL
ROW
ADDRESS
ROW
ADDRESS
Address
W
VIH
VIL
VIH
VIL
DQ1 ~DQ4 (8,16)
(INPUTS)
VOH
VOL
Hi-Z
DQ1 ~DQ4 (8,16)
(OUTPUTS)
VIH
VIL
OE
22
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
CAS before RAS Refresh Cycle
tRC
tRC
tRP
tRP
tRAS
VIH
RAS
tRAS
VIL
tRPC
tCPN
tCSR
tRPC
tCSR
tRPC
tCRP
tCHR
tCHR
VIH
VIL
CAS
LCAS / UCAS
(at M5M465160Dxx only)
tASR
VIH
VIL
ROW
ADDRESS
Address
tRCH
tRSR
tRCS
tRHR
tRHR
tRSR
VIH
VIL
W
tOFF
tCDD
VIH
DQ1 ~DQ4 (8,16)
(INPUTS)
VIL
DQ1 ~DQ4 (8,16)VOH
Hi-Z
(OUTPUTS)
VOL
tOEZ
tODD
VIH
OE
VIL
23
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Hidden Refresh Cycle (Read) (Note 29)
tRC
tRC
tRP
tRAS
tRP
tRAS
VIH
RAS
VIL
tRPC
tRCD
tRSH
tCRP
tCHR
tCRP
tASR
VIH
VIL
CAS
LCAS / UCAS
tRAD
tRAH
(at M5M465160Dxx only)
tASC
tCAH
tASR
VIH
COLUMN
ADDRESS
ROW
ADDRESS
ROW
ADDRESS
Address
VIL
tRRH
tRAL
tRSR
tRHR
tRCS
VIH
VIL
W
tDZC
tCDD
VIH
VIL
Hi-Z
DQ1 ~DQ4 (8,16)
(INPUTS)
tAA
tCAC
tOFF
tRAC
tCLZ
DQ1 ~DQ4 (8,16)VOH
Hi-Z
Hi-Z
DATA VALID
(OUTPUTS)
VOL
tOEZ
tODD
tDZO
tOEA
tORH
VIH
OE
VIL
Note 29: Early write, delayed write, read write, or read modify write cycle is applicable instead of read cycle.
Timing requirements and output state are the same as that of each cycle shown above.
24
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Self Refresh Cycle
tRASS
tRP
tRPS
VIH
RAS
VIL
tRPC
tCHS
tCRP
tCSR
tRPC
VIH
VIL
CAS
LCAS / UCAS
(at M5M465160Dxx only)
tCPN
tASR
VIH
ROW
ADDRESS
Address
VIL
tRSR
tRCH
tRHR
VIH
VIL
W
VIH
VIL
DQ1 ~DQ4 (8,16)
(INPUTS)
tOFF
VOH
Hi-Z
DQ1 ~DQ4 (8,16)
(OUTPUTS)
VOL
tOEZ
VIH
VIL
OE
25
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Upper / (Lower) Byte Read Cycle
(at M5M465160Dxx only)
tRC
tRAS
tRP
VIH
tRSH
RAS
VIL
tRPC
tCRP
tCSH
tCRP
tCRP
tRCD
tCAS
tCPN
VIH
VIL
UCAS
(or LCAS)
tRPC
tCRP
tCAH
VIH
VIL
LCAS
(or UCAS)
tRAD
tRAL
tRAH
tASR
tASC
tASR
VIH
VIL
ROW
ADDRESS
COLUMN
ADDRESS
ROW
ADDRESS
Address
tRRH
tRCS
tRCH
VIH
VIL
W
VIH
VIL
DQ1 ~DQ8
~
(or DQ9 DQ16)
(INPUTS)
DQ1 ~DQ8
VOH
VOL
Hi-Z
~
(or DQ9 DQ16)
(OUTPUTS)
tCDD
tDZC
tCAC
~
VIH
VIL
DQ9 DQ16
Hi-Z
~
(or DQ1 DQ8)
(INPUTS)
tAA
tCLZ
tOFF
VOH
VOL
~
DQ9 DQ16
Hi-Z
~
(or DQ1 DQ8)
DATA VALID
(OUTPUTS)
tRAC
tOEZ
tODD
tDZO
tOEA
VIH
VIL
tOCH
OE
tORH
26
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Upper / (Lower) Byte Write Cycle (Early Write)
(at M5M465160Dxx only)
tWC
tRAS
tRP
VIH
RAS
VIL
tCSH
tRPC
tCRP
tCRP
tRCD
tRSH
tCAS
VIH
VIL
UCAS
(or LCAS)
tRPC
tCRP
tASR
tCRP
tASR
VIH
VIL
LCAS
(or UCAS)
tRAH
tASC
tCAH
VIH
VIL
ROW
ADDRESS
COLUMN
ADDRESS
ROW
ADDRESS
Address
tWCS
tWCH
VIH
VIL
W
DQ1 ~ DQ8
VIH
VIL
~
(or DQ9 DQ16)
(INPUTS)
DQ1 ~DQ8
VOH
VOL
Hi-Z
~
(or DQ9 DQ16)
(OUTPUTS)
tDS
tDH
~
DQ9 DQ16
VIH
VIL
~
(or DQ1 DQ8)
DATA VALID
(INPUTS)
DQ9 ~DQ16
VOH
VOL
Hi-Z
~
(or DQ1 DQ8)
(OUTPUTS)
VIH
VIL
OE
27
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Upper / (Lower) Byte Write Cycle (Delayed Write)
(at M5M465160Dxx only)
tWC
tRAS
tRP
VIH
RAS
VIL
tCSH
tRPC tCRP
tCRP
tRCD
tRSH
tCAS
VIH
VIL
UCAS
(or LCAS)
tRPC
tCRP
tCRP
tASR
VIH
VIL
LCAS
(or UCAS)
tRAH
tASC
tCAH
tASR
VIH
VIL
ROW
ADDRESS
COLUMN
ADDRESS
ROW
ADDRESS
Address
tCWL
tRWL
VIH
VIL
tWP
W
tRCS
tWCH
DQ1 ~DQ8
VIH
VIL
~
(or DQ9 DQ16)
(INPUTS)
DQ1 ~ DQ8
VOH
VOL
Hi-Z
tDH
~
(or DQ9 DQ16)
(OUTPUTS)
tDZC
tDS
~
VIH
VIL
DQ9 DQ16
Hi-Z
~
(or DQ1 DQ8)
DATA VALID
(INPUTS)
tCLZ
DQ9 ~DQ16
VOH
VOL
Hi-Z
~
(or DQ1 DQ8)
(OUTPUTS)
tOEZ
tDZO
tOEH
tODD
VIH
VIL
OE
28
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Upper/(Lower) Byte Read-Write, Upper/(Lower) Byte Read-Modify-Write Cycle
(at M5M465160Dxx only)
tRWC
tRAS
tRP
VIH
RAS
VIL
tCSH
tRPC
tCRP
tCRP
tRCD
tCRP
tRSH
tCAS
VIH
VIL
UCAS
(or LCAS)
tRPC
tCRP
VIH
VIL
LCAS
(or UCAS)
tASR
tASR
tRAH
tASC
tCAH
VIH
VIL
ROW
ADDRESS
COLUMN
ADDRESS
ROW
ADDRESS
Address
tCWD
tCWL
tAWD
tRWD
tRWL
VIH
VIL
W
tRCS
tWP
~
DQ1 DQ8
VIH
VIL
~
(or DQ9 DQ16)
(INPUTS)
tRAC
tDZC
VOH
VOL
~
DQ1 DQ8
Hi-Z
~
(or DQ9 DQ16)
(OUTPUTS)
tDS
tDH
tAA
VIH
VIL
DQ9 ~ DQ16
Hi-Z
~
(or DQ1 DQ8)
DATA VALID
(INPUTS)
tCAC
tCLZ
VOH
VOL
~
DQ9 DQ16
Hi-Z
Hi-Z
DATA
VALID
~
(or DQ1 DQ8)
(OUTPUTS)
tOEA
tOEH
tDZO
tOEZ
tODD
VIH
VIL
OE
29
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Fast Page Mode Upper / (Lower) Byte Read Cycle
(at M5M465160Dxx only)
tRAS
tRP
tCPRH
tCSH
tPC
tRSH
VIH
RAS
VIL
tRPC
tCRP
tCRP
tRCD
tCAS
tCP
tCAS
tCRP
tCRP
tCP
tCAS
VIH
VIL
UCAS
(or LCAS)
tRPC
VIH
VIL
LCAS
(or UCAS)
tRAD
tRAH
tRAL
tASC
tASR
tASC
tCAH
tASC
tASR
tCAH
tCAH
VIH
VIL
COLUMN
ADDRESS-1
COLUMN
ADDRESS-2
COLUMN
ADDRESS-3
ROW
ADDRESS
ROW
ADDRESS
Address
tRRH
tAA
tAA
tRCH
tRCS
tRCH tRCS
tRCS
VIH
VIL
W
tRCH
VIH
DQ1 ~DQ8
~
(or DQ9 DQ16)
(INPUTS)
VIL
DQ1~ DQ8
VOH
Hi-Z
Hi-Z
~
(or DQ9 DQ16)
(OUTPUTS)
VOL
tDZC
tCDD
tDZC
tDZC
tCDD
tOFF
tCDD
VIH
~
DQ9 DQ16
~
(or DQ1 DQ8)
(INPUTS)
VIL
tCAC
tCAC
tCLZ
tCAC
tOFF
tOFF
tCLZ
tCLZ
DQ9 ~DQ16 VOH
Hi-Z
DATA
VALID-3
DATA
VALID-1
DATA
VALID-2
~
(or DQ1 DQ8)
(OUTPUTS)
VOL
tORH
tCPA
tCPA
tDZO
tAA
tRAC
tDZO
tOEZ
tOEZ
tOEZ
tOEA
tDZO
tOEA
tOCH
tOEA
tOCH
tODD
tODD
tODD
tOCH
VIH
VIL
OE
30
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Fast Page Mode Upper / (Lower) Byte Write Cycle (Early Write)
(at M5M465160Dxx only)
tRAS
tRP
tCSH
tPC
VIH
tRSH
RAS
VIL
tCRP
tCRP
tRCD
tCAS
tCRP
tCP
tCAS
tCP
tRPC
VIH
VIL
UCAS
(or LCAS)
tCAS
tRPC
tCRP
VIH
VIL
LCAS
(or UCAS)
tASR
tRAH
tASC
tCAH
tASC
tCAH
tASC
tASR
tCAH
VIH
VIL
COLUMN
ADDRESS-1
COLUMN
ADDRESS-3
COLUMN
ADDRESS-2
ROW
ADDRESS
ROW
ADDRESS
Address
VIH
VIL
tWCH
tWCS
tWCH
tWCS
tWCS
tWCH
W
DQ1 ~DQ8
VIH
~
(or DQ9 DQ16)
(INPUTS)
VIL
VOH
(or DQ9 DQ16)
DQ1 ~DQ8
Hi-Z
tDS
~
(OUTPUTS)
VOL
tDS
tDH
tDH
tDS
DATA VALID-1
tDH
VIH
VIL
~
DQ9 DQ16
DATA VALID-2
DATA VALID-3
~
(or DQ1 DQ8)
(INPUTS)
DQ9 ~DQ16
VOH
VOL
Hi-Z
~
(or DQ1 DQ8)
(OUTPUTS)
VIH
VIL
OE
31
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Fast Page Mode Upper / (Lower) Byte Write Cycle (Delayed Write)
(at M5M465160Dxx only)
tRSH
tRAS
tRP
tCSH
tPC
VIH
RAS
VIL
tRPC
tCRP
tCRP
tRCD
tCAS
tCP
tCAS
VIH
VIL
UCAS
(or LCAS)
tRPC
tCRP
tCRP
VIH
VIL
LCAS
(or UCAS)
tRAD
tASC
tASR
tRAH
tCAH
tASC
tCAH
tRWL
tASR
VIH
VIL
ROW
ADDRESS
COLUMN
ADDRESS-2
COLUMN
ADDRESS-1
ROW
ADDRESS
Address
tRCS
tWCH
tWCH
tRCS
tCWL
tWP
tCWL
tWP
VIH
VIL
W
DQ1 ~DQ8
VIH
VIL
~
(or DQ9 DQ16)
(INPUTS)
DQ1 ~DQ8
VOH
Hi-Z
~
(or DQ9 DQ16)
(OUTPUTS)
VOL
tDS
tDH
tDZC
tDS
tDH
tDZC
VIH
VIL
~
DQ9 DQ16
DATA
VALID-1
DATA
VALID-2
~
(or DQ1 DQ8)
(INPUTS)
tDZO
tDZO
tCLZ
tCLZ
VOH
VOL
DQ9 ~DQ16
Hi-Z
~
(or DQ1 DQ8)
(OUTPUTS)
tOEZ
tOEZ
tODD
tOEH
tOEH
tODD
VIH
VIL
OE
32
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Fast Page Mode Upper / (Lower) Byte Read-Write, Upper/(Lower) Byte Read-Modefy-Write Cycle
(at M5M465160Dxx only)
tRAS
tRP
tCSH
tRSH
VIH
VIL
RAS
tRPC
tPRWC
tCAS
tCRP
tCRP
tCRP
tCRP
tRCD
tCAS
tCP
VIH
VIL
UCAS
(or LCAS)
tRPC
VIH
VIL
LCAS
(or UCAS)
tRAD
tRAH
tRWL
tASR
tASC
tCAH
tASC
tCAH
tASR
VIH
VIL
COLUMN
ADDRESS-2
COLUMN
ADDRESS-1
ROW
ADDRESS
ROW
ADDRESS
Address
tRWD
tWCH
tWCH
tRCS
tRCS
tAWD
tAWD
tCWL
tWP
tCWL
tWP
VIH
VIL
tCWD
W
tCWD
tCPWD
VIH
DQ1 ~DQ8
~
(or DQ9 DQ16)
(INPUTS)
VIL
tCPA
DQ1 DQ8
VOH
~
Hi-Z
tDH
~
(or DQ9 DQ16)
(OUTPUTS)
VOL
tAA
tAA
tCAC
tDS
tDZC
tDS
tDZC
tRAC
tCAC
tDH
~
DQ9 DQ16
VIH
DATA
VALID-1
DATA
VALID-2
~
(or DQ1 DQ8)
(INPUTS)
VIL
tDZO
tDZO
tCLZ
tCLZ
DATA
VALID-2
DATA
VALID-1
DQ9 ~DQ16 VOH
Hi-Z
~
(or DQ1 DQ8)
(OUTPUTS)
VOL
tOEA
tOEA
tOEZ
tOEZ
tODD
tOEH
tOEH
tODD
VIH
VIL
OE
33
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Upper / (Lower) CAS before RAS Refresh Cycle
(at M5M465160Dxx only)
tRP
tRC
tRC
tRP
tRAS
tRAS
VIH
RAS
VIL
tCRP
tRPC
tCSR
tRPC
tRPC
tCSR
VIH
VIL
tCHR
UCAS
tCHR
(or LCAS)
tCPN
tRPC
tRPC
tCRP
tRPC
tCRP
tCRP
VIH
VIL
LCAS
(or UCAS)
tASR
VIH
VIL
ROW
ADDRESS
Address
tRSR
tRCH
tOFF
tRHR
tRHR
tRCS
tRSR
VIH
VIL
W
DQ1 ~DQ8
VIH
VIL
~
(or DQ9 DQ16)
(INPUTS)
tOEZ
DQ1 DQ8
VOH
VOL
~
Hi-Z
~
(or DQ9 DQ16)
(OUTPUTS)
tCDD
tOFF
~
DQ9 DQ16
VIH
VIL
~
(or DQ1 DQ8)
(INPUTS)
tOEZ
VOH
VOL
~
DQ9 DQ16
Hi-Z
~
(or DQ1 DQ8)
(OUTPUTS)
tODD
VIH
VIL
OE
34
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Upper / (Lower) Hidden Refresh Cycle (Byte Read) (Note 29)
(at M5M465160Dxx only)
tRC
tRC
tRAS
tRP
tRAS
tRP
VIH
tRPC
tRPC
RAS
VIL
tRCD
tRSH
tCRP
tCRP
tCRP
tCHR
VIH
VIL
UCAS
(or LCAS)
tCRP
VIH
VIL
LCAS
(or UCAS)
tRAD
tRAH
tASR
tASC
tCAH
tASR
VIH
VIL
ROW
ADDRESS
ROW
ADDRESS
COLUMN
ADDRESS
Address
tRCS
tRSR
tRRH
tRHR
tRAL
VIH
VIL
W
DQ1 ~DQ8
VIH
VIL
~
(or DQ9 DQ16)
(INPUTS)
DQ1 DQ8
VOH
VOL
~
Hi-Z
Hi-Z
~
(or DQ9 DQ16)
(OUTPUTS)
tDZC
tCDD
VIH
VIL
~
DQ9 DQ16
~
(or DQ1 DQ8)
(INPUTS)
tCAC
tOFF
tCLZ
tAA
VOH
VOL
DQ9 ~DQ16
Hi-Z
~
(or DQ1 DQ8)
DATA VALID
(OUTPUTS)
tOEZ
tODD
tRAC
tOEA
tDZO
tORH
VIH
VIL
OE
35
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Byte Self Refresh Cycle
(at M5M465160Dxx only)
tRASS
tRP
tRPS
VIH
VIL
RAS
tRPC
tCHS
tRPC
tCSR
tCRP
VIH
VIL
UCAS
(or LCAS)
tCPN
tCRP
tRPC
tRPC
tCRP
VIH
VIL
LCAS
(or UCAS)
tASR
VIH
VIL
ROW
ADDRESS
Address
tRSR
tRHR
tRCH
VIH
VIL
W
DQ1 ~DQ8
VIH
VIL
~
(or DQ9 DQ16)
(INPUTS)
tOFF
tOHC
tREZ
tOHR
VOH
VOL
DQ1 DQ8
~
Hi-Z
~
(or DQ9 DQ16)
(OUTPUTS)
tOEZ
tCDD
tOFF
~
VIH
VIL
DQ9 DQ16
~
(or DQ1 DQ8)
(INPUTS)
VOH
VOL
DQ9 ~DQ16
Hi-Z
~
(or DQ1 DQ8)
(OUTPUTS)
tOEZ
tODD
VIH
VIL
OE
36
Aug. 1999
MITSUBISHI ELECTRIC
(Rev. 1.0)
MITSUBISHI LSIs
M5M467400/465400DJ,DTP -5,-6,-5S,-6S
M5M467800/465800DJ,DTP -5,-6,-5S,-6S
M5M465160DJ,DTP -5,-6,-5S,-6S
FAST PAGE MODE 67108864-BIT (16777216-WORD BY 4-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (8388608-WORD BY 8-BIT) DYNAMIC RAM
FAST PAGE MODE 67108864-BIT (4194304-WORD BY 16-BIT) DYNAMIC RAM
Keep safety first in your circuit designs!
• Mitsubishi Electric Corporation puts the maximum effort into making semiconductor
products better and more reliable,but there is always the possibility that trouble may
occur with them. Trouble with semiconductors consideration to safety when making
your circuit designs,with appropriate measures such as (i) placement of substitutive,
auxiliary circuits,(ii) use of non-flammable material or (iii) prevention against any
malfunction or mishap.
Notes regarding these materials
•These materials are intended as a reference to assist our customers in the selection of the
Mitsubishi semiconductor product best suited to the customer's application;they do not
convey any license under any intellectual property rights,or any other rights,belonging to
Mitsubishi Electric Corporation or a third party.
•Mitsubishi Electric Corporation assumes no responsibility for any damage,or infringement
of any third-party's rights,originating in the use of any product data,diagrams,charts or
circuit application examples contained in these materials.
• All information contained in these materials,including product data,diagrams and charts,
represent information on products at the time of publication of these materials,and are
subject to change by Mitsubishi Electric Corporation without notice due to product
improvements or other reasons. It is therefore recommended that customers contact
Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product
distributor for the latest product information before purchasing a product listed herein.
• Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use
in a device or system that is used under circumstances in which human life is potentially
at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi
Semiconductor product distributor when considering the use of a product contained herein
for special applications,such as apparatus or systems for transportation,vehicular,
medical,aerospace,nuclear,or undersea repeater use.
•The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or
reproduce in whole or in part these materials.
•If these products or technologies are subject the Japanese export control restrictions,they
must be exported under a license from the Japanese government and cannot be imported
into a country other than the approved destination.
Any diversion or reexport contrary to the export control laws and regulations of Japan
and/or the country of destination is prohibited.
•Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor
product distributor for further details on these materials or the products contained therein.
37
Aug. 1999
MITSUBISHI ELECTRIC
相关型号:
M5M467805AJ-5
EDO DRAM, 8MX8, 50ns, CMOS, PDSO32, 0.400 INCH, 1.27 MM PITCH, PLASTIC, SOJ-32
MITSUBISHI
M5M467805ATP-5
EDO DRAM, 8MX8, 50ns, CMOS, PDSO32, 0.400 INCH, 1.27 MM PITCH, PLASTIC, TSOP2-32
MITSUBISHI
©2020 ICPDF网 联系我们和版权申明