MP8759 [MPS]

26V, 8A, Low IQ, High-Current, Synchronous, Step-Down Converter;
MP8759
型号: MP8759
厂家: MONOLITHIC POWER SYSTEMS    MONOLITHIC POWER SYSTEMS
描述:

26V, 8A, Low IQ, High-Current, Synchronous, Step-Down Converter

文件: 总22页 (文件大小:706K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
MP8759  
26V, 8A, Low IQ, High-Current,  
Synchronous, Step-Down Converter  
The Future of Analog IC Technology  
DESCRIPTION  
FEATURES  
The MP8759 is a fully integrated, high-  
frequency, synchronous, rectified, step-down,  
switch-mode converter. It offers a very compact  
solution that achieves 8A of continuous output  
current and 10A peak output current with  
excellent load and line regulation over a wide  
input supply range.  
Wide 4.5V to 26V Operating Input Range  
Output Adjustable from 0.6V  
Ultrasonic Mode (USM)  
117μA Low Quiescent Current  
8A Continous Output Current  
10A Peak Output Current  
Adaptive COT for Fast Transient  
DC Auto-Tune Loop  
1% Reference Voltage  
Internal Soft Start  
Output Discharge  
700kHz Switching Frequency  
OCP, OVP, UVP (Hiccup), and Thermal  
Shutdown  
The MP8759 operates with high efficiency over  
a wide output-current load range based on MPS’  
proprietary switching loss reduction technique  
and internal low RDS(ON) power MOSFETs.  
Adaptive constant-on-time (COT) control mode  
provides fast transient response and eases loop  
stabilization. The DC auto-tune loop provides  
good load and line regulation.  
Available in  
Package  
a
QFN-12 (2mmx3mm)  
Full protection features include over-current limit,  
over-voltage protection (OVP), under-voltage  
protection (UVP), and thermal shutdown.  
APPLICATIONS  
Laptop Computer  
Tablet PC  
Networking Systems  
Flat-Panel Television and Monitors  
Distributed Power Systems  
The converter requires a minimum number of  
external components and is available in a QFN-  
12 (2mmx3mm) package.  
All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For  
MPS green status, please visit the MPS website under Quality  
Assurance. “MPS” and “The Future of Analog IC Technology” are registered  
trademarks of Monolithic Power Systems, Inc.  
TYPICAL APPLICATION  
100.00  
95.00  
90.00  
85.00  
80.00  
75.00  
70.00  
65.00  
60.00  
55.00  
50.00  
0.01  
0.1  
1
10  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
1
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
ORDERING INFORMATION  
Part Number*  
Package  
Top Marking  
MP8759GD  
QFN-12 (2mmx3mm)  
See Below  
* For Tape & Reel, add suffix –Z (e.g. MP8759GD–Z)  
TOP MARKING  
AQQ: Product code of MP8759GD  
Y: Year code  
WW: Week code  
LLL: Lot number  
PACKAGE REFERENCE  
TOP VIEW  
QFN-12 (2mmx3mm)  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
2
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
ABSOLUTE MAXIMUM RATINGS (1)  
Supply voltage (VIN)......................................26V  
VSW…………………………… -0.6V to VIN + 0.3V  
Thermal Resistance (4)  
QFN-12 (2mmx3mm)..............70........15....C/W  
ΘJA ΘJC  
NOTES:  
VSW (25ns)…………………… -3.6V to VIN + 4.5V  
VBST……………………………………. VSW + 4.5V  
VOUT………………………………….-0.3V to 6.5V  
1) Exceeding these ratings may damage the device.  
2) The maximum allowable power dissipation is a function of the  
maximum junction temperature TJ(MAX), the junction-to-  
ambient thermal resistance θJA, and the ambient temperature  
TA. The maximum allowable continuous power dissipation at  
any ambient temperature is calculated by PD(MAX)=(TJ(MAX)-  
TA)/θJA. Exceeding the maximum allowable power dissipation  
produces an excessive die temperature, causing the regulator  
to go into thermal shutdown. Internal thermal shutdown  
circuitry protects the device from permanent damage.  
3) The device is not guaranteed to function outside of its  
operating conditions.  
All other pins……………………... -0.3V to +4.5V  
(2)  
Continuous power dissipation (TA = +25°C)  
QFN-12 (2mmx3mm)…….......................... 1.8W  
Junction temperature…………………….. .150C  
Lead temperature…………………………..260C  
Storage temperature................ -65C to +150C  
4) Measured on JESD51-7, 4-layer PCB.  
Recommended Operating Conditions (3)  
Supply voltage (VIN)………………....4.5V to 24V  
Output voltage (VOUT)……………… 0.6V to 5.5V  
Operating junction temp. (TJ)… -40°C to +125°C  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
3
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
ELECTRICAL CHARACTERISTICS  
VIN = 12V, TA = 25°C, unless otherwise noted.  
Parameters  
Symbol Condition  
Min  
Typ  
Max  
Units  
Supply Current  
Supply current (shutdown)  
Supply current (quiescent)  
MOSFET  
IIN  
IIN  
VEN = 0V  
1
2
μA  
VEN = 3.3V, VOUT = 5.5V  
117  
135  
µA  
High-side switch-on resistance  
Low-side switch-on resistance  
Switch leakage  
HSRDS(ON)  
LSRDS(ON)  
SWLKG  
25  
12  
0
mΩ  
mΩ  
μA  
VEN = 0V, VSW = 0V  
1
Current Limit  
Low-side valley current limit  
ILIMIT  
10.5  
12  
13.5  
A
Switching Frequency and Timer  
Switching frequency  
FS  
700  
710  
kHz  
ns  
VIN = 10V, VOUT = 5V,  
forced PWM mode  
Constant on timer  
TON  
Minimum on time(5)  
Minimum off time(5)  
TON Min  
50  
ns  
ns  
TOFF Min  
250  
Ultrasonic Mode (USM)  
Ultrasonic mode operation period  
TUSM  
20  
30  
40  
µs  
Over-Voltage (OVP) and Under-Voltage Protection (UVP)  
OVP rising threshold  
OVP falling threshold  
UVP-1 threshold  
VOVP RISING  
VOVP FALLING  
VUVP-1  
117% 122% 127%  
112% 117% 122%  
VREF  
VREF  
VREF  
µs  
70%  
75%  
50  
80%  
UVP-1 deglitch timer(5)  
TUVP-1  
UVP-2 threshold  
VUVP-2  
45%  
50%  
55%  
VREF  
Reference and Soft Start (SS)  
Feedback voltage  
Soft-start time  
MODE  
VREF  
TSS  
594  
600  
1.2  
606  
mV  
ms  
VOUT 10% to 90%  
PWM mode input logic low  
threshold  
VMODE_H  
2.6  
1.2  
V
PFM with USM threshold  
VMODE MID  
VMODE L  
1.9  
0.4  
V
V
PFM without USM threshold  
MP8759 Rev. 1.1  
www.MonolithicPower.com  
4
4/13/2017  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
ELECTRICAL CHARACTERISTICS (continued)  
VIN = 12V, TA = 25°C, unless otherwise noted.  
Parameters  
Symbol  
Condition  
Min  
Typ  
Max Units  
Enable and UVLO  
Enable rising threshold  
Enable hysteresis  
VEN H  
1.15 1.25  
1.35  
V
VEN-HYS  
100  
5
mV  
VEN = 2V  
VEN = 0V  
Enable input current  
IEN  
μA  
0
VIN under-voltage lockout  
threshold rising  
VINVTH  
VINHYS  
4
4.25  
250  
4.5  
V
VIN under-voltage lockout  
threshold hysteresis  
mV  
VCC Regulator  
VCC regulator  
VCC  
3.5  
3.6  
5
3.7  
V
VCC load regulation  
ICC = 5mA  
%
Power Good (PG)  
PG when FB rising (good)  
PG when FB falling (fault)  
PG when FB rising (fault)  
PG when FB falling (good)  
Power good low-to-high delay  
EN low to power good low delay  
Power good sink-current capability  
Power good leakage current  
Thermal Protection  
PGRising(Good) VFB rising, percentage of VFB  
PGFalling(Fault) VFB falling, percentage of VFB  
PGRising(Fault) VFB rising, percentage of VFB  
PGFalling(Good) VFB falling, percentage of VFB  
PGTd  
95  
85  
%
115  
105  
500  
μs  
μs  
V
PGTd EN low  
1
0.4  
5
VPG  
Sink 4mA  
IPG LEAK  
VPG = 3.3V  
μA  
Thermal shutdown(5)  
TSD  
150  
25  
°C  
°C  
Thermal shutdown hysteresis(5)  
TSD-HYS  
NOTE:  
5) Guaranteed by engineering sample characterization.  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
5
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
TYPICAL PERFORMANCE CHARACTERISTICS  
VIN = 12V, VOUT = 1V, L = 0.68µH/3.1m, fS = 700kHz, TA = +25°C, PFM mode, unless otherwise  
noted.  
100.00  
95.00  
90.00  
85.00  
80.00  
75.00  
70.00  
100.00  
95.00  
90.00  
85.00  
80.00  
75.00  
70.00  
95.00  
90.00  
85.00  
80.00  
75.00  
70.00  
0.01  
0.1  
1
10  
0.01  
0.1  
1
10  
0.01  
0.1  
1
10  
100.00  
95.00  
100.00  
95.00  
100.00  
95.00  
90.00  
85.00  
80.00  
75.00  
70.00  
65.00  
60.00  
90.00  
85.00  
90.00  
85.00  
80.00  
75.00  
80.00  
75.00  
70.00  
70.00  
65.00  
65.00  
60.00  
60.00  
55.00  
50.00  
55.00  
50.00  
55.00  
50.00  
0.01  
0.1  
1
10  
0.01  
0.1  
1
10  
0.01  
0.1  
1
10  
0.40  
0.30  
0.20  
0.10  
0.00  
-0.10  
-0.20  
-0.30  
-0.40  
0.50  
0.40  
0.30  
0.20  
0.10  
0.00  
-0.10  
-0.20  
-0.30  
-0.40  
-0.50  
0.60  
0.50  
0.40  
0.30  
0.20  
0.10  
0.00  
-0.10  
-0.20  
-0.30  
-0.40  
-0.50  
-0.60  
0
0
2
4
6
8
0
2
4
6
8
2
4
6
8
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
6
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
TYPICAL PERFORMANCE CHARACTERISTICS (continued)  
VIN = 12V, VOUT = 1V, L = 0.68µH/3.1m, fS = 700kHz, TA = +25°C, PFM mode, unless otherwise  
noted.  
Load Regulation  
Load Regulation  
Load Regulation  
V
=1.8V, V =4.5V~26V,  
V
=1.2V, V =4.5V~26V,  
V
=1V, V =4.5V~26V,  
OUT  
IN  
OUT IN  
OUT IN  
I
=0.01A~8A  
I
=0.01A~8A  
I
=0.01A~8A  
OUT  
OUT  
OUT  
0.40  
0.30  
0.20  
0.10  
0.00  
-0.10  
-0.20  
-0.30  
-0.40  
0.40  
0.30  
0.20  
0.10  
0.00  
-0.10  
-0.20  
-0.30  
-0.40  
0.20  
0.15  
0.10  
0.05  
0.00  
-0.05  
-0.10  
-0.15  
-0.20  
4.5V  
26V  
4.5V  
26V  
12V  
26V  
12V  
4.5V  
12V  
6
0
2
4
6
8
0
2
4
6
8
0
2
4
8
LOAD CURRENT(A)  
LOAD CURRENT(A)  
LOAD CURRENT(A)  
Line Regulation  
Case Temperature Rise  
vs. Load Current  
Quiescent Current vs.  
Input Voltage  
1.00  
70  
60  
50  
40  
30  
20  
10  
0
130  
125  
120  
115  
110  
105  
0.80  
0.60  
0.40  
0A-PFM  
0.20  
0A-PWM  
0.00  
-0.20  
-0.40  
-0.60  
-0.80  
-1.00  
8A  
10  
4A  
0
5
10 15 20 25 30  
INPUT VOLATGE (V)  
0
5
15 20  
25  
30  
0
2
4
6
8
INPUT VOLATGE (V)  
LOAD CURRENT(A)  
Shutdown Current vs.  
Input Voltage  
12  
10  
8
6
4
2
0
0
5
10 15 20  
25 30  
INPUT VOLATGE (V)  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
7
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
TYPICAL PERFORMANCE CHARACTERISTICS (continued)  
VIN = 12V, VOUT = 1V, L = 0.68µH/3.1m, fS = 700kHz, TA = +25°C, PFM mode, unless otherwise  
noted.  
Start-Up through  
Input Voltage  
IOUT=0A  
Shutdown through  
Input Voltage  
IOUT=0A  
Start-Up through  
Input Voltage  
IOUT=8A  
V
V
OUT  
500mV/div.  
V
OUT  
OUT  
500mV/div.  
500mV/div.  
V
IN  
V
V
IN  
IN  
10V/div.  
10V/div.  
10V/div.  
V
SW  
V
V
SW  
SW  
10V/div.  
10V/div.  
10V/div.  
I
INDUCTOR  
I
I
INDUCTOR  
INDUCTOR  
5A/div.  
2A/div.  
2A/div.  
Shutdown through  
Input Voltage  
IOUT=8A  
Start-Up through Enable  
IOUT=0A  
Shutdown through Enable  
IOUT=0A  
V
V
V
OUT  
OUT  
OUT  
500mV/div.  
50mV/div.  
500mV/div.  
V
IN  
V
EN  
V
EN  
10V/div.  
5V/div.  
5V/div.  
V
SW  
V
SW  
V
SW  
10V/div.  
10V/div.  
10V/div.  
I
INDUCTOR  
I
I
INDUCTOR  
INDUCTOR  
5A/div.  
5A/div.  
5A/div.  
Start-Up through Enable  
IOUT=8A  
Shutdown through Enable  
IOUT=8A  
Output Ripple  
IOUT=8A  
V
/AC  
OUT  
10mV/div.  
V
OUT  
V
OUT  
500mV/div.  
500mV/div.  
V
EN  
V
V
EN  
IN  
5V/div.  
5V/div.  
10V/div.  
V
V
V
SW  
SW  
SW  
10V/div.  
10V/div.  
10V/div.  
I
I
I
INDUCTOR  
INDUCTOR  
INDUCTOR  
5A/div.  
5A/div.  
5A/div.  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
8
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
TYPICAL PERFORMANCE CHARACTERISTICS (continued)  
VIN = 12V, VOUT = 1V, L = 0.68µH/3.1m, fS = 700kHz, TA = +25°C, PFM mode, unless otherwise  
noted.  
V
/AC  
OUT  
50mV/div.  
V
V
OUT  
OUT  
1V/div.  
1V/div.  
V
IN  
V
V
10V/div.  
IN  
IN  
10V/div.  
10V/div.  
V
V
SW  
SW  
V
SW  
10V/div.  
10V/div.  
10V/div.  
I
I
I
OUT  
INDUCTOR  
10A/div.  
INDUCTOR  
10A/div.  
5A/div.  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
9
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
PIN FUNCTIONS  
PIN #  
Name  
Description  
Supply voltage. VIN supplies power for internal MOSFET and regulator. The MP8759  
operates from a 4.5V to 26V input rail. Decouple the input rail with an input capacitor. Use  
wide PCB traces and multiple vias to make the connection. Applied at least two layers for  
this input trace.  
1
VIN  
Power ground. Connect using wide PCB traces and multiple vias large enough to handle  
the load current.  
2
PGND  
Power good output. The output of PG is an open-drain signal. PG is high if the output  
voltage is higher than 95% or lower than 105% of the nominal voltage.  
3
4
PG  
NC  
Do not connect. NC must be left floating.  
VOUT is used to sense the output voltage of the buck regulator. Connect VOUT to  
the output capacitor of the regulator directly. Keep the VOUT sensing trace far away from  
the SW node. Vias should also be avoided on the VOUT sensing trace. A trace larger  
than 25mil is required.  
5
6
VOUT  
MODE  
USM, PFM, PWM mode selection. Pull MODE higher than 2.6V to operate the MP8759  
in forced PWM mode. Float MODE to operate the MP8759 in PFM mode with ultrasonic  
mode (USM) at light load. Connect MODE to ground to operate the MP8759 in PFM mode  
without USM.  
Switch output. Connect SW to the inductor and bootstrap capacitor. SW is driven up to  
VIN by the high-side switch during the PWM duty cycle on time. The inductor current  
drives SW negative during the off-time. The on resistance of the low-side switch and the  
internal diode fixes the negative voltage. Use wide and short PCB traces to make the  
connection. Keep the SW pattern area minimized.  
7
SW  
Bootstrap. A capacitor connected between SW and BST is required to form a floating  
supply across the high-side switch driver.  
8
9
BST  
VCC  
Internal VCC LDO output. The driver and control circuits are powered by VCC. Decouple  
with a minimum 1µF ceramic capacitor placed as close to VCC as possible. X7R or X5R  
grade dielectric ceramic capacitors are recommended for their stable temperature  
characteristics.  
10  
11  
AGND Signal logic ground. AGND is the Kelvin connection to PGND.  
Feedback. FB sets the output voltage when connected to the tap of an external resistor  
FB  
divider connected between output and GND.  
Enable. EN is a digital input that turns the regulator on or off. When the power supply of  
12  
EN  
the control circuit is ready, drive EN high to turn on the regulator. Drive EN low to turn off  
the regulator.  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
10  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
BLOCK DIAGRAM  
Figure 1: Functional Block Diagram  
MP8759 Rev. 1.1  
www.MonolithicPower.com  
11  
4/13/2017  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
In CCM operation, the switching frequency is in  
pulse-width modulation (PWM) mode and is fairly  
constant.  
OPERATION  
PWM Operation  
The MP8759 is a fully integrated, synchronous,  
rectified, step-down, switch-mode converter.  
Constant-on-time (COT) control is employed to  
provide a fast transient response and ease loop  
stabilization. At the beginning of each cycle, the  
high-side MOSFET (HS-FET) is turned on when  
the feedback voltage (VFB) falls below the  
reference voltage (VREF), which indicates an  
insufficient output voltage. The on period is  
determined by the output voltage and input  
voltage to make the switching frequency fairly  
constant over the input voltage range.  
Light-Load Power Save Mode  
The inductor current decreases as the load  
decreases. If MODE is floating or pulled to  
ground, once the inductor current reaches zero,  
the operation switches from continuous  
conduction mode (CCM) to discontinuous  
conduction mode (DCM).  
The power save mode operation is shown in  
Figure 3. When VFB is below VREF, the HS-FET is  
turned on for a fixed interval, which is determined  
by a one-shot on-timer, as shown in Equation 1.  
When the HS-FET is turned off, the LS-FET is  
turned on until the inductor current reaches zero.  
In DCM operation, VFB does not reach VREF while  
the inductor current is approaching zero. The LS-  
FET driver switches to tri-state (high-Z) whenever  
the inductor current reaches zero. As a result, the  
efficiency at light load is greatly improved. In  
light-load condition, the HS-FET is not turned on  
as frequently as in heavy-load condition. This is  
called skip mode.  
After the on period elapses, the HS-FET is turned  
off or enters an off state. It is turned on again  
when VFB drops below VREF. By repeating this  
operation, the converter regulates the output  
voltage. The integrated low-side MOSFET (LS-  
FET) is turned on when the HS-FET is in its off  
state to minimize conduction loss. There is a  
dead short between the input and GND if both  
the HS-FET and LS-FET are turned on at the  
same time. This is called a shoot-through. To  
avoid a shoot-through, a dead time (DT) is  
generated internally between HS-FET off and LS-  
FET on, or LS-FET off and HS-FET on.  
At light-load or no-load condition, the output  
drops very slowly, and the MP8759 reduces the  
switching frequency to achieve high efficiency.  
Internal compensation is applied for COT control  
to provide a more stable operation, even when  
ceramic capacitors are used as output capacitors.  
This internal compensation improves the jitter  
performance without affecting line or load  
regulation.  
Heavy-Load Operation  
Figure 3: Light-Load Operation  
Continuous conduction mode (CCM) occurs  
when the output current is high and the inductor  
current is always above zero amps (see Figure 2).  
When VFB is below VREF, the HS-FET is turned on  
for a fixed interval. When the HS-FET is turned  
off, the LS-FET is turned on until the next period.  
As the output current increases from light-load  
condition, the current modulator regulation time  
period becomes shorter. The HS-FET is turned  
on more frequently, so the switching frequency  
increases correspondingly. The output current  
reaches the critical level when the current  
modulator time is zero. The critical level of the  
output current is determined with Equation (1):  
(VIN VOUT)VOUT  
2LFSW VIN  
(1)  
IOUT  
The device enters PWM mode once the output  
current exceeds critical levels. Afterward, the  
Figure 2: Heavy-Load Operation  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
12  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
switching frequency stays fairly constant over the  
Configuring the EN Control  
output current range.  
EN is a digital control pin that turns the regulator  
on and off. Drive EN high to turn on the regulator.  
Drive EN low to turn off the regulator.  
DC Auto-Tune Loop  
The MP8759 applies DC auto-tune loop to  
balance the DC error between VFB and VREF by  
adjusting the comparator input REF to make VFB  
follow VREF. This is a slow loop, so the load and  
line regulation improve without affecting the  
transient performance. The relationship between  
VFB, VREF, and REF is shown in Figure 4.  
To start up the MP8759 automatically, pull EN up  
to the input voltage through a resistive voltage  
divider. Please refer to the UVLO Protection  
Section on page 14 for details.  
MODE Selection  
MODE is used to select the MP8759’s working  
mode. Pull MODE higher than 2.6V to operate  
the MP8759 in forced PWM mode. Float MODE  
to operate the MP8759 in PFM mode with USM  
at light load. Connect MODE to ground to  
operate the MP8759 in PFM mode without USM.  
Figure 4: DC Auto-Tune Loop Operation  
External Ramp for Low Output Voltage  
Soft Start (SS)  
The  
MP8759  
uses  
an  
internal  
ramp  
compensation control scheme to improve stability  
with a pure ceramic output capacitor. In some  
operating cases, the internal ramp amplitude is  
not sufficient to make the loop stable with  
ceramic capacitors. Therefore, an extra external  
ramp around 20mV is needed for loop  
stabilization. Please refer to the Component  
Selection section in page 15 for details.  
The MP8759 employs  
a
soft-start (SS)  
mechanism to ensure a smooth output during  
power-up. When EN rises high, the internal  
reference voltage and the output voltage ramp up  
gradually. Once the reference voltage reaches its  
target value, the soft start finishes and the circuit  
enters steady-state operation.  
If the output is pre-biased to a certain voltage  
during start-up, the IC disables the switching of  
both the high-side and low-side switches until the  
voltage on the internal reference exceeds the  
sensed output voltage at the internal FB node.  
Large Duty Operation  
The MP8759 can support larger duty operations  
with its internal TON extension function. When the  
part detects that FB is lower than VREF, and VIN -  
VOUT < 2V, TON and the duty cycle can be  
extended. TON stops extending if FB is greater  
than REF or if TON meets its limitation.  
Power Good (PG)  
The MP8759 uses a power good (PG) output to  
indicate whether the output voltage of the buck  
regulator is ready or not. PG is the open drain of  
the MOSFET and should be connected to VCC  
or another voltage source through a resistor (e.g.:  
100k). After the input voltage is applied, the  
MOSFET is turned on and PG is pulled to GND  
before SS is ready. Once the FB voltage reaches  
95% of VREF, PG is pulled high after a 500µs  
delay. When the FB voltage drops to 85% of VREF  
PG is pulled low. When the output voltage is  
higher than 115% of the internal reference, PG is  
pulled low. PG rises high again after the output  
voltage drops below 105% of the internal  
reference voltage.  
Light-Load Ultrasonic Mode (USM)  
Ultrasonic mode (USM) is used to keep the  
switching frequency above audible frequency  
areas during light-load or no-load conditions.  
Once the part detects that both the HS-FET and  
LS-FET are off for about 30µs, TON shrinks to  
keep VOUT under regulation with optimal  
efficiency. If the load continues reducing, then  
the part discharges VOUT to ensure that FB is  
smaller than 102% of the internal reference. The  
HS-FET turns on again once the internal FB  
reaches VREF and then stops switching.  
,
USM is selected by the MODE setting. Float  
MODE to operate the MP8759 in PFM mode with  
USM in light-load condition.  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
13  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
Under-Voltage Lockout (UVLO) Protection  
Over-Current Protection (OCP)  
The MP8759 has a cycle-by-cycle over-current  
limiting control. The current-limit circuit employs a  
valley current-sensing algorithm. The part uses  
the RDS(ON) of the LS-FET as a current-sensing  
element. If the magnitude of the current-sense  
signal is above the current-limit threshold, PWM  
is not allowed to initiate a new cycle.  
The MP8759 can start up only when VIN is  
higher than the under-voltage lockout (UVLO)  
rising threshold voltage. The MP8759 shuts down  
when VIN is lower than its falling threshold. The  
UVLO protection is non-latch off.  
If an application requires a higher under-voltage  
lockout (UVLO), use EN to adjust the input  
voltage UVLO by adding two external resistors  
(see Figure 5).  
The trip level is fixed internally. The inductor  
current is monitored by the voltage between GND  
and SW. GND is used as the positive current  
sensing node so that GND should be connected  
to the source terminal of the bottom MOSFET.  
It is recommended to use the resistor divider to  
set the EN voltage above the EN rising threshold  
and below the 4.5V absolute maximum rating.  
The rising threshold should be set to provide  
enough hysteresis to allow for any input supply  
variations.  
Since the comparison is done during the HS-FET  
off and LS-FET on states, the OC trip level sets  
the valley level of the inductor current. Thus, the  
load current at the over-current threshold (IOC)  
can be calculated with Equation (2):  
To avoid an excessive sink current on EN, keep  
the EN resistor (RUP) in the range of 1M- 2M.  
A typical pull-up resistor is 1.5M. The RDOWN  
I  
inductor  
IOC I_limit   
(2)  
value can then be determined by RUP and  
a
2
600kinternal pull-down resistor.  
In an over-current condition, the current to the  
load exceeds the current to the output capacitor;  
and the output voltage can fall off. As a result,  
the device encounters the under-voltage  
protection threshold and hiccup.  
Over-/Under-Voltage Protection (OVP/UVP)  
The MP8759 monitors the output voltage to  
detect over-voltage and under-voltage. Once the  
feedback voltage rises higher than 122% of the  
feedback voltage, the OVP comparator output  
goes high and the circuit turns off the HS-FET  
driver. The LS-FET driver turns on, acting as a  
current source. The output is then discharged to  
remain within the normal range. The MP8759  
exits this regulation period when the feedback  
voltage falls below 117% of the reference voltage.  
Figure 5: Adjustable UVLO  
Connecting EN directly to a voltage source  
without a pull-up resistor requires limiting the  
amplitude of the voltage source. The EN voltage  
must not exceed the 4.5V absolute maximum  
rating to avoid damaging the IC.  
Thermal Shutdown  
When the feedback voltage falls below 75% of  
the VREF but is higher than 50%, the UVP-1  
comparator output goes high, and the part  
attempts to restart with hiccup mode periodically  
for about 50µs if the feedback voltage remains in  
this range.  
The MP8759 employs thermal shutdown. The  
junction temperature of the IC is monitored  
internally. If the junction temperature exceeds the  
threshold value (typically 150°C), the converter  
shuts off. This is a non-latch protection. There is  
a hysteresis of about 25°C. Once the junction  
temperature drops to about 125°C, a soft start is  
initiated.  
When the feedback voltage falls below 50% of  
VREF, the UVP-2 comparator output goes high  
and the part enters hiccup mode directly after the  
comparator and logic delay.  
Output Discharge  
When EN is low, the MP8759 discharges the  
output using an internal 6MOSFET.  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
14  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
APPLICATION INFORMATION  
COMPONENT SELECTION  
Setting the Output Voltage with an E-  
Capacitor or POS Capacitor  
For applications that use an electrolytic capacitor  
or POS capacitor with a controlled ESR output is  
set  
as  
an  
output  
capacitor,  
external  
Figure 7: Feedback Network  
compensation is not need. The output voltage is  
When the internal ramp compensation is not  
enough to stabilize the loop with a pure ceramic  
capacitor, an extra external voltage ramp around  
20mV should be added to FB through resistor R4  
and capacitor C5.  
set by feedback resistors R1 and R2 (see Figure  
6).  
SW  
L
Vo  
ESR  
R1  
R2  
FB  
POSCAP  
Figure 6: Simplified Circuit of POS Capacitor  
The value for R2 must be chosen carefully since  
a small R2 value leads to considerable quiescent  
current loss, while a value that is too large makes  
FB noise sensitive. R2 is recommended to be  
within 5k- 100k. Typically, set the current  
through R2 between 5µA - 30µA to create a good  
balance between the system stability and no-load  
loss. Considering the output ripple, calculate R1  
with Equation (3):  
Figure 8: External Ramp Compensation  
Figure 8 shows a simplified external ramp  
compensation for PWM mode. Vramp on FB can  
be estimated with Equation (5):  
V Vout  
R4 C5  
in  
V
T  
(5)  
ramp  
on  
VOUT VREF  
R1   
R2  
(3)  
VREF  
For better load or line regulation, use a lower  
Vramp. Usually, Vramp is recommended to be  
around 20mV.  
Setting the Output Voltage with a Pure  
Ceramic Output Capacitor  
The  
MP8759  
employs  
internal  
ramp  
The MP8759 employs a DC auto-tune loop to  
balance the DC error between VFB and VREF. VFB  
can maintain 0.6V, even with an external ramp  
compensation circuit. Figure 9 shows the DC  
equivalent circuit with an external ramp circuit.  
compensation. When the internal compensation  
is enough for a stable operation with the ceramic  
output capacitors, the external resistor divider is  
used to set VOUT. First, choose a value for R2.  
Then R1 can be determined with Equation (4):  
VOUT VREF  
R4  
R9  
R1  
R1   
R2  
(4)  
VREF  
The feedback circuit is shown in Figure 7.  
R2  
Figure 9: Equivalent DC Circuit  
MP8759 Rev. 1.1  
www.MonolithicPower.com  
15  
4/13/2017  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
Calculate R2 first, and then calculate R1 with  
Equation (6):  
The inductor should not saturate under the  
maximum inductor peak current. The peak  
inductor current can be calculated with Equation  
(9):  
1
(6)  
R1=  
V
1
FB  
-
R2(VOUT -V ) R4+R9  
FB  
VOUT  
VOUT  
(9)  
ILP IOUT  
(1  
)
Usually, R9 is set to 499. It should be five times  
smaller than R1//R2 to minimize its influence on  
2FSW L  
V
IN  
Selecting the Input Capacitor  
Vramp. R9 can also be set for better noise  
immunity with Equation (7):  
The input current to the step-down converter is  
discontinuous and therefore requires a capacitor  
to supply AC current to the step-down converter  
while maintaining the DC input voltage. Use  
ceramic capacitors placed as close to VIN as  
possible for best performance. Capacitors with  
X5R and X7R ceramic dielectrics are  
recommended because they are fairly stable with  
temperature fluctuations.  
1
(7)  
R9   
2C4 2F  
SW  
Table 1 lists the recommended resistor values for  
common output voltages.  
Table 1: Resistor Selection for Common Output  
Voltages  
VOUT  
(V)  
R1  
(k)  
R2  
L
R4  
C5  
(pF)  
The capacitors must also have a ripple current  
rating greater than the maximum input ripple  
current of the converter. The input ripple current  
can be estimated with Equation (10):  
(k) (μH) (k)  
1
48.7  
52.3  
82.5  
115  
43.2  
43  
66.5 0.68 499  
220  
220  
220  
220  
330  
NS  
1.2  
1.5  
1.8  
2.5  
3.3  
5
47  
47  
0.95 499  
0.95 499  
0.95 499  
VOUT  
VOUT  
(10)  
ICIN IOUT  
(1  
)
47  
V
V
IN  
IN  
12.7  
9.63  
5.6  
1.2  
1.5  
1.5  
499  
NS  
NS  
The worst-case condition occurs at VIN = 2VOUT  
,
shown in Equation (11):  
41.2  
NS  
IOUT  
ICIN  
(11)  
2
Selecting the Inductor  
For simplification, choose an input capacitor with  
an RMS current rating greater than half of the  
maximum load current.  
The inductor is necessary for supplying a  
constant current to the output load while being  
driven by the switched input voltage. An inductor  
with a larger value results in less ripple current  
and lower output ripple voltage. However, it also  
has a larger physical footprint, higher series  
resistance, and lower saturation current. A good  
rule for determining the inductance value is to  
design the peak-to-peak ripple current in the  
inductor to be in the range of 30% to 40% of the  
maximum output current to ensure that the peak  
inductor current is below the maximum switch  
current limit. The inductance value can be  
calculated with Equation (8):  
The input capacitance value determines the input  
voltage ripple of the converter. If there is an input  
voltage ripple requirement in the system, choose  
an input capacitor that meets the specification.  
The input voltage ripple can be estimated with  
Equation (12):  
IOUT  
SW CIN  
VOUT  
VOUT  
V   
(1  
)
(12)  
IN  
F
V
V
IN  
IN  
Under worst-case conditions where VIN = 2VOUT  
,
use Equation (13):  
VOUT  
SW  IL  
VOUT  
L   
(1  
)
(8)  
F
V
IOUT  
4 FSW CIN  
1
IN  
V   
(13)  
IN  
Where IL is the peak-to-peak inductor ripple  
current.  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
16  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
PCB Layout Guidelines  
Selecting the Output Capacitor  
The output capacitor is required to maintain the  
DC output voltage. Ceramic or POS capacitors  
are recommended. The output voltage ripple can  
be estimated with Equation (14):  
Efficient PBC layout is critical for stable operation.  
A four-layer layout is strongly recommended to  
achieve better thermal performance. For best  
results, refer to Figure 10 and follow the  
guidelines below.  
VOUT  
V
1
(14)  
)
VOUT  
(1OUT )(RESR  
FSW L  
V
8FSW COUT  
1. Place the high current paths (GND, IN, and  
SW) very close to the device with short, direct,  
and wide traces.  
IN  
With ceramic capacitors, the impedance at the  
switching frequency is dominated by the  
capacitance. The output voltage ripple is mainly  
caused by the capacitance. For simplification, the  
output voltage ripple can be estimated with  
Equation (15):  
2. Place the input capacitors as close to IN and  
GND as possible.  
3. Place the decoupling capacitor as close to  
VCC and GND as possible.  
4. Keep the switching node SW short and away  
from the feedback network.  
VOUT  
VOUT  
(15)  
VOUT  
(1  
)
8F 2 LCOUT  
V
SW  
IN  
5. Keep the BST voltage path as short as  
possible with traces greater than 50mil.  
In the case of POS capacitors, the ESR  
dominates the impedance at the switching  
6. Keep the IN and GND pads connected with  
large copper traces to achieve better thermal  
performance.  
frequency.  
The  
output  
ripple  
can  
be  
approximated with Equation (16):  
VOUT  
V
7. Add  
several  
vias  
with  
VOUT  
(1OUT )RESR  
(16)  
10mil_drill/18mil_copper_width close to the  
IN and GND pads to help with thermal  
dissipation.  
FSW L  
V
IN  
The maximum output capacitor limitation should  
be also considered during the design application.  
If the output capacitor value is too high, the  
output voltage cannot reach the design value  
during the soft-start time and fails to regulate.  
The maximum output capacitor value (Co_MAX  
can be limited approximately with Equation (17):  
)
CO _MAX (ILIM_ AVG IOUT )Tss / VOUT  
(17)  
Where ILIM_AVG is the average start-up current  
during soft-start period, and Tss is the soft-start  
time. The inductance value can be calculated  
with Equation (18):  
VOUT  
VOUT  
L   
(1  
)
(18)  
F  IL  
V
SW  
IN  
Where IL is the peak-to-peak inductor ripple  
current.  
The inductor should not saturate under the  
maximum inductor peak current, including short  
currents. Isat is recommended to be greater than  
12A.  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
17  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
Figure 10: Recommend Layout  
Design Example  
The detailed application schematic for the 1V  
VOUT is shown in Figure 17. The typical  
performance and waveforms are shown in the  
Typical Characteristics section. For more device  
applications, please refer to the related  
evaluation board datasheet.  
Table 2 is a design example following the  
application guidelines for the specifications below:  
Table 2: Design Example  
VIN  
VOUT  
IOUT  
12V  
1V  
8A  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
18  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
TYPICAL APPLICATION CIRCUITS  
Figure 11: VIN = 12V(6), Vo = 5V, Io = 8A Application Schematic with Ceramic Output Capacitors  
Figure 12: VIN = 12V(6), Vo = 3.3V, Io = 8A Application Schematic with Ceramic Output Capacitors  
R3  
3.3Ω  
C3  
220nF  
8
L1  
2.5V  
VOUT  
1.2µH  
VIN  
1
4
7
VIN  
NC  
SW  
R4  
499K  
C5  
300pF  
R5  
1.5M  
100µF  
Optional  
C1A  
22µF  
C1B  
22µF  
C1C  
100nF  
C2A  
NC  
C2B  
100nF  
C2C  
22µF  
C2D  
22µF  
C2E  
22µF  
C2F  
22µF  
C2G  
100nF  
R1  
43.2k  
12  
6
EN  
R6  
NC  
R9  
499  
MODE  
GND  
11  
5
FB  
VOUT  
GND  
R2  
12.7k  
GND  
VOUT  
AGND  
3
9
10  
2
R8  
C4  
100k  
C6  
1µF  
100nF  
R10  
NC  
R7  
NC  
VCC  
AGND GD  
Figure 13: VIN = 12V 6), Vo = 2.5V, Io = 8A Application Schematic with Ceramic Output Capacitors  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
19  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
TYPICAL APPLICATION CIRCUITS (continued)  
R3  
3.3Ω  
C3  
220nF  
8
L1  
1.8V  
VOUT  
0.95µH  
VIN  
1
4
7
VIN  
NC  
SW  
R4  
499K  
C5  
220pF  
R5  
1.5M  
100µF  
Optional  
C1A  
22µF  
C1B  
22µF  
C1C  
100nF  
C2A  
NC  
C2B  
100nF  
C2C  
22µF  
C2D  
22µF  
C2E  
22µF  
C2F  
22µF  
C2G  
100nF  
R1  
115k  
12  
6
EN  
R6  
NC  
R9  
499  
MODE  
GND  
11  
5
FB  
VOUT  
GND  
R2  
47k  
GND  
VOUT  
AGND  
3
9
10  
2
R8  
C4  
100k  
C6  
1µF  
100nF  
R10  
NC  
R7  
NC  
VCC  
AGND GD  
Figure 14: VIN = 12V(6), Vo = 1.8V, Io = 8A Application Schematic with Ceramic Output Capacitors  
R3  
3.3Ω  
C3  
220nF  
8
L1  
1.5V  
VOUT  
0.95µH  
VIN  
1
4
7
VIN  
NC  
SW  
R4  
499K  
C5  
220pF  
R5  
1.5M  
100µF  
Optional  
C1A  
22µF  
C1B  
22µF  
C1C  
100nF  
C2A  
NC  
C2B  
100nF  
C2C  
22µF  
C2D  
22µF  
C2E  
22µF  
C2F  
22µF  
C2G  
100nF  
R1  
82.5k  
12  
6
EN  
R6  
NC  
R9  
499  
MODE  
GND  
11  
5
FB  
VOUT  
GND  
R2  
47k  
GND  
VOUT  
AGND  
3
9
10  
2
R8  
C4  
100k  
C6  
1µF  
100nF  
R10  
NC  
R7  
NC  
VCC  
AGND GD  
Figure 15: VIN = 12V 6), Vo = 1.5V, Io = 8A Application Schematic with Ceramic Output Capacitors  
R3  
3.3Ω  
C3  
220nF  
8
L1  
1.2V  
VOUT  
0.95µH  
VIN  
1
4
7
VIN  
NC  
SW  
R4  
499K  
C5  
220pF  
R5  
1.5M  
100µF  
Optional  
C1A  
22µF  
C1B  
22µF  
C1C  
100nF  
C2A  
NC  
C2B  
100nF  
C2C  
22µF  
C2D  
22µF  
C2E  
22µF  
C2F  
22µF  
C2G  
100nF  
R1  
52.3k  
12  
6
EN  
R6  
NC  
R9  
499  
MODE  
GND  
11  
5
FB  
VOUT  
GND  
R2  
47k  
GND  
VOUT  
AGND  
3
9
10  
2
R8  
C4  
100k  
C6  
1µF  
100nF  
R10  
NC  
R7  
NC  
VCC  
AGND GD  
Figure 16: VIN = 12V(6), Vo = 1.2V, Io = 8A Application Schematic with Ceramic Output Capacitors  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
20  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
TYPICAL APPLICATION CIRCUITS (continued)  
R3  
3.3Ω  
C3  
220nF  
8
L1  
1V  
VOUT  
0.68µH  
VIN  
1
4
7
VIN  
NC  
SW  
R4  
499K  
C5  
220pF  
R5  
1.5M  
100µF  
Optional  
C1A  
22µF  
C1B  
22µF  
C1C  
100nF  
C2A  
NC  
C2B  
100nF  
C2C  
22µF  
C2D  
22µF  
C2E  
22µF  
C2F  
22µF  
C2G  
100nF  
R1  
48.7k  
12  
6
EN  
R6  
NC  
R9  
499  
MODE  
GND  
11  
5
FB  
VOUT  
GND  
R2  
66.5k  
GND  
VOUT  
AGND  
3
9
10  
2
R8  
C4  
100k  
C6  
1µF  
100nF  
R10  
NC  
R7  
NC  
VCC  
AGND GD  
Figure 17: VIN = 12V(6), Vo = 1.0V, Io = 8A Application Schematic with Ceramic Output Capacitors  
NOTE:  
6) The EN resistor divider value should be modified accordingly with different input voltages. Please refer to the UVLO Protection section for  
details.  
MP8759 Rev. 1.1  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
21  
MP8759 – 26V, 8A, SYNCHRONOUS, STEP-DOWN CONVERTER  
QFN-12 (2mmx3mm)  
PACKAGE INFORMATION  
PIN 1 ID  
MARKING  
PIN 1 ID  
INDEX AREA  
TOP VIEW  
BOTTOM VIEW  
SIDE VIEW  
NOTE:  
1) ALL DIMENSIONS ARE IN MILLIMETERS.  
2) EXPOSED PADDLE SIZE DOES NOT  
INCLUDE MOLD FLASH.  
3) LEAD COPLANARITY SHALL BE 0.10  
MILLIMETERS MAX.  
4) JEDEC REFERENCE IS MO-220.  
5) DRAWING IS NOT TO SCALE.  
RECOMMENDED LAND PATTERN  
NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee that third  
party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not  
assume any legal responsibility for any said applications.  
MP8759 Rev. 1.0  
4/13/2017  
www.MonolithicPower.com  
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.  
© 2017 MPS. All Rights Reserved.  
22  

相关型号:

MP8759GD

26V, 8A, Low IQ, High-Current, Synchronous, Step-Down Converter
MPS

MP8759GD-Z

Switching Regulator,
MPS

MP875F10FCA

Suitable for surface mount and reflow soldering
VANLONG

MP875F10NCA

Suitable for surface mount and reflow soldering
VANLONG

MP8760

High Efficiency, 6A, 18V, Synchronous, Step-Down Converter
MPS

MP8760D

High Efficiency, 6A, 18V Synchronous Step-down Converter With Output Discharge
MPS

MP8760DGL

High Efficiency, 6A, 18V Synchronous Step-down Converter With Output Discharge
MPS

MP8760GL

High Efficiency, 6A, 18V, Synchronous, Step-Down Converter
MPS

MP8760GLE

High Efficiency, 6A, 18V, Synchronous, Step-Down Converter
MPS

MP8761

High Efficiency, 8A, 18V, Synchronous, Step-Down Converter
MPS

MP8761GL

High Efficiency, 8A, 18V, Synchronous, Step-Down Converter
MPS

MP8761GLE

High Efficiency, 8A, 18V, Synchronous, Step-Down Converter
MPS