MX29SL400CBXBI-90G [Macronix]

Flash, 256KX16, 90ns, PBGA48, 6 X 8 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, ROHS COMPLIANT, MO-210, CSP-48;
MX29SL400CBXBI-90G
型号: MX29SL400CBXBI-90G
厂家: MACRONIX INTERNATIONAL    MACRONIX INTERNATIONAL
描述:

Flash, 256KX16, 90ns, PBGA48, 6 X 8 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, ROHS COMPLIANT, MO-210, CSP-48

内存集成电路
文件: 总60页 (文件大小:859K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
MX29SL400C T/B  
MX29SL400C T/B  
DATASHEET  
The MX29SL400C T/B product will be phase-out, and is not recommended for  
new design.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
1
ADVANCED INFORMATION  
MX29SL400C T/B  
4M-BIT [512K x 8 / 256K x 16] SINGLE VOLTAGE  
1.8V ONLY FLASH MEMORY  
The MX29SL400C T/B product will be phase-out, and is not recommended for  
new design.  
FEATURES  
GENERAL FEATURES  
• Single Power Supply Operation  
- 1.65 to 2.2 volt for read, erase, and program operations  
• 524,288 x 8 / 262,144 x 16 switchable  
• Boot Sector Architecture  
- T = Top Boot Sector  
- B = Bottom Boot Sector  
• Sector Structure  
- 16K-Byte x 1, 8K-Byte x 2, 32K-Byte x 1, and 64K-Byte x 7  
• Sectorprotection  
- Hardware method to disable any combination of sectors from program or erase operations  
- Temporary sector unprotected allows code changes in previously locked sectors  
• Latch-up protected to 100mA from -1V to Vcc + 1V  
• Compatible with JEDEC standard  
- Pinout and software compatible to single power supply Flash  
PERFORMANCE  
• High Performance  
- Access time: 90ns  
- Byte/Word program time:12us/18us (typical)  
- Erase time: 1.3s/sector, 9s/chip (typical)  
• Low Power Consumption  
- Low active read current: 6mA (maximum) at 5MHz  
- Low standby current: 1uA (typical)  
• Minimum 100,000 erase/program cycle  
• 10 years data retention  
SOFTWARE FEATURES  
• Erase Suspend/ Erase Resume  
- Suspends sector erase operation to read data from or program data to another sector which is not being erased  
• Status Reply  
- Data# Polling &Toggle bits provide detection of program and erase operation completion  
• Support Common Flash Interface (CFI)  
HARDWARE FEATURES  
• Ready/Busy# (RY/BY#) Output  
- Provides a hardware method of detecting program and erase operation completion  
• Hardware Reset (RESET#) Input  
- Provides a hardware method to reset the internal state machine to read mode  
PACKAGE  
• 48-PinTSOP  
• 48-Ball CSP (6x8x1.2mm, 6x8x1.3mm, 4x6x0.75mm)  
• 48-Ball XFLGA (4x6x0.5mm)  
All Pb-free devices are RoHS Compliant  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
2
MX29SL400C T/B  
PIN CONFIGURATIONS  
48TSOP (StandardType) (12mm x 20mm)  
A15  
A14  
A13  
A12  
A11  
A10  
A9  
1
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
A16  
BYTE#  
GND  
Q15/A-1  
Q7  
2
3
4
5
6
Q14  
Q6  
7
A8  
8
Q13  
Q5  
NC  
9
NC  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
Q12  
Q4  
WE#  
RESET#  
NC  
VCC  
Q11  
Q3  
MX29SL400C T/B  
NC  
RY/BY#  
NC  
Q10  
Q2  
A17  
A7  
Q9  
Q1  
A6  
Q8  
A5  
Q0  
A4  
OE#  
GND  
CE#  
A0  
A3  
A2  
A1  
48-Ball CSP (6x8x1.2mm/ 6x8x1.3mm, Ball Pitch = 0.8 mm),TopView, Balls Facing Down  
Q15/  
A-1  
6
5
4
3
2
1
A13  
A9  
A12  
A8  
A14  
A10  
A15  
A11  
A16  
Q7  
BYTE#  
Q14  
GND  
Q6  
Q13  
RE-  
SET#  
WE#  
NC  
NC  
Q5  
Q12  
VCC  
Q4  
RY/BY#  
A7  
NC  
A17  
A4  
NC  
A6  
A2  
NC  
A5  
A1  
Q2  
Q0  
A0  
Q10  
Q8  
Q11  
Q9  
Q3  
Q1  
A3  
CE#  
OE#  
GND  
A
B
C
D
E
F
G
H
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
3
MX29SL400C T/B  
48-Ball CSP(4x6x0.75mm, Ball Pitch = 0.5 mm),TopView, Balls Facing Down  
6
5
4
3
2
1
A2  
A1  
A4  
A3  
A6  
A7  
A17  
NC  
NC  
NC  
WE#  
NC  
NC  
A9  
A11  
A13  
A10  
A14  
A15  
A0  
A5  
NC  
A8  
A12  
CE#  
Q8  
OE#  
Q0  
Q10  
Q9  
Q4  
Q5  
Q11  
Q6  
A16  
Q7  
GND  
NC  
Q2  
NC  
Q1  
Q3  
VCC  
Q12  
Q13  
Q14  
Q15  
GND  
A
B
C
D
E
F
G
H
J
K
L
48-Ball XFLGA (4x6x0.5mm, Land Pitch = 0.5mm),TopView, Balls Facing Down  
RE-  
SET#  
6
5
4
3
2
1
A2  
A1  
A4  
A3  
A6  
A7  
A17  
NC  
NC  
NC  
WE#  
A9  
A11  
A13  
A10  
A14  
A15  
NC  
A0  
A5  
NC  
A8  
A12  
CE#  
Q8  
OE#  
Q0  
Q10  
Q9  
Q4  
Q5  
Q11  
Q6  
A16  
Q7  
GND  
BYTE#  
Q2  
NC  
Q15/  
A-1  
Q1  
Q3  
VCC  
Q12  
Q13  
Q14  
GND  
A
B
C
D
E
F
G
H
J
K
L
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
4
MX29SL400C T/B  
PIN DESCRIPTION  
SYMBOL PIN NAME  
LOGIC SYMBOL  
18  
16 or 8  
A0~A17  
Address Input  
A0-A17  
Q0-Q15  
(A-1)  
Q0~Q14 Data Input/Output  
Q15/A-1 Q15 (data input/output, word mode)/  
A-1(LSB address input, byte mode)  
CE#  
Chip Enable Input  
CE#  
WE#  
Write Enable Input  
OE#  
BYTE#  
Word/Byte Selection input  
WE#  
RESET# Hardware Reset Pin  
OE#  
Output Enable Input  
Ready/Busy Output  
Power Supply Pin (1.65V~2.2V)  
Ground Pin  
RESET#  
BYTE#  
RY/BY#  
RY/BY#  
VCC  
GND  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
5
MX29SL400C T/B  
BLOCK DIAGRAM  
WRITE  
CE#  
OE#  
CONTROL  
INPUT  
PROGRAM/ERASE  
STATE  
MACHINE  
(WSM)  
WE#  
HIGH VOLTAGE  
LOGIC  
RESET#  
BYTE#  
STATE  
FLASH  
ARRAY  
ADDRESS  
LATCH  
REGISTER  
ARRAY  
A0-AM  
AND  
SOURCE  
HV  
BUFFER  
Y-PASS GATE  
COMMAND  
DATA  
DECODER  
PGM  
SENSE  
DATA  
HV  
AMPLIFIER  
COMMAND  
DATA LATCH  
PROGRAM  
DATA LATCH  
Q0-Q15/A-1  
I/O BUFFER  
AM: MSB address  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
6
MX29SL400C T/B  
Table 1. BLOCK STRUCTURE  
MX29SL400CT SECTOR ARCHITECTURE  
Sector  
Sector Size  
Address range  
Sector Address  
Byte Mode Word Mode  
Byte Mode (x8)  
00000h-0FFFFh  
10000h-1FFFFh  
20000h-2FFFFh  
30000h-3FFFFh  
40000h-4FFFFh  
50000h-5FFFFh  
60000h-6FFFFh  
70000h-77FFFh  
78000h-79FFFh  
7A000h-7BFFFh  
7C000h-7FFFFh  
Word Mode (x16)  
00000h-07FFFh  
08000h-0FFFFh  
10000h-17FFFh  
18000h-1FFFFh  
20000h-27FFFh  
28000h-2FFFFh  
30000h-37FFFh  
38000h-3BFFFh  
3C000h-3CFFFh  
3D000h-3DFFFh  
3E000h-3FFFFh  
A17 A16 A15 A14 A13 A12  
SA0  
SA1  
SA2  
SA3  
SA4  
SA5  
SA6  
SA7  
SA8  
SA9  
64Kbytes  
64Kbytes  
64Kbytes  
64Kbytes  
64Kbytes  
64Kbytes  
64Kbytes  
32Kbytes  
8Kbytes  
32Kwords  
32Kwords  
32Kwords  
32Kwords  
32Kwords  
32Kwords  
32Kwords  
16Kwords  
4Kwords  
0
0
0
0
1
1
1
1
1
1
1
0
0
1
1
0
0
1
1
1
1
1
0
1
0
1
0
1
0
1
1
1
1
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
0
X
X
X
X
X
X
X
X
0
1
8Kbytes  
4Kwords  
1
0
1
SA10 16Kbytes  
8Kwords  
1
1
X
MX29SL400CB SECTOR ARCHITECTURE  
Sector  
Sector Size  
Address range  
Sector Address  
A17 A16 A15 A14 A13 A12  
Byte Mode Word Mode  
Byte Mode (x8)  
00000h-03FFFh  
04000h-05FFFh  
06000h-07FFFh  
08000h-0FFFFh  
10000h-1FFFFh  
20000h-2FFFFh  
30000h-3FFFFh  
40000h-4FFFFh  
50000h-5FFFFh  
60000h-6FFFFh  
70000h-7FFFFh  
Word Mode (x16)  
00000h-01FFFh  
02000h-02FFFh  
03000h-03FFFh  
04000h-07FFFh  
08000h-0FFFFh  
10000h-17FFFh  
18000h-1FFFFh  
20000h-27FFFh  
28000h-2FFFFh  
30000h-37FFFh  
38000h-3FFFFh  
SA0  
SA1  
SA2  
SA3  
SA4  
SA5  
SA6  
SA7  
SA8  
SA9  
16Kbytes  
8Kbytes  
8Kwords  
4Kwords  
0
0
0
0
0
0
0
1
1
1
1
0
0
0
0
0
1
1
0
0
1
1
0
0
0
0
1
0
1
0
1
0
1
0
0
0
1
X
0
8Kbytes  
4Kwords  
0
1
1
32Kbytes  
64Kbytes  
64Kbytes  
64Kbytes  
64Kbytes  
64Kbytes  
64Kbytes  
16Kwords  
32Kwords  
32Kwords  
32Kwords  
32Kwords  
32Kwords  
32Kwords  
32Kwords  
1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
SA10 64Kbytes  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
7
MX29SL400C T/B  
Table 2. BUS OPERATION  
ADDRESS  
CE# OE# WE#RESET# A17 A11 A9 A8 A6 A5 A1 A0 Q0~Q7 BYTE#  
Q8~Q15  
BYTE#=Vil  
Q8~Q14 Q15/A-1  
DESCRIPTION  
A12 A10  
=Vih  
A7  
A2  
Read  
L
L
H
H
AIN  
Dout  
DIN  
Dout Q8~Q14  
A-1  
=High Z  
DIN  
Write  
L
H
X
L
H
L
AIN  
X
Reset  
X
X
High Z High Z High Z  
DIN DIN High Z  
X
X
Vhv  
Temporary sector  
Unprotection  
AIN  
X
X
X
Output Disable  
Standby  
L
VCC  
0.3V  
L
H
X
H
X
H
X
X
High Z High Z High Z  
High Z High Z High Z  
X
X
VCC  
0.3V  
Vhv  
Vhv  
Sector Protect  
H
H
L
L
L
SA  
X
X
X
X
X
X
X
X
L
H
L
X
X
X
H
H
H
L
L
L
DIN  
DIN  
X
X
X
X
X
X
L
X
L
Chip Unprotected  
Sector Protection Verify  
L
X
Vhv  
L
H
H
SA  
CODE(4)  
Notes:  
1. Vhv is the very high voltage, 10V to 11V.  
2. X means input high (Vih) or input low (Vil).  
3. SA means sector address: A12~A17.  
4. Code=00H/XX00H means unprotected.  
Code=01H/XX01H means protected.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
8
MX29SL400C T/B  
REQUIREMENTS FOR READING ARRAY DATA  
Read array action is to read the data stored in the array out.While the memory device is in powered up or has been  
reset, it will automatically enter the status of read array. If the microprocessor wants to read the data stored in the  
array, it has to drive CE# (device enable control pin) and OE# (Output control pin) as Vil, and input the address of the  
data to be read into address pin at the same time.After a period of read cycle (Tce orTaa), the data being read out will  
be displayed on output pin for microprocessor to access. If CE# or OE# is Vih, the output will be in tri-state, and there  
will be no data displayed on output pin at all.  
After the memory device completes embedded operation (automatic Erase or Program), it will automatically return to  
the status of read array, and the device can read the data in any address in the array. In the process of erasing, if the  
device receives the Erase suspend command, erase operation will be stopped after a period of time no more than  
Tready1 and the device will return to the status of read array. At this time, the device can read the data stored in any  
address except the sector being erased in the array. In the status of erase suspend, if user wants to read the data in  
the sectors being erased, the device will output status data onto the output. Similarly, if program command is issued  
after erase suspend, after program operation is completed, system can still read array data in any address except the  
sectors to be erased.  
The device needs to issue reset command to enable read array operation again in order to arbitrarily read the data in  
the array in the following two situations:  
1.In program or erase operation, the programming or erasing failure causes Q5 to go high.  
2.The device is in auto select mode or CFI mode.  
In the two situations above, if reset command is not issued, the device is not in read array mode and system must  
issue reset command before reading array data.  
WRITE COMMANDS/COMMAND SEQUENCES  
To write a command to the device, system must drive WE# and CE# to Vil, and OE# to Vih. In a command cycle, all  
address are latched at the later falling edge of CE# and WE#, and all data are latched at the earlier rising edge of CE#  
andWE#.  
Figure 1 illustrates the AC timing waveform of a write command, andTable 3 defines all the valid command sets of the  
device.System is not allowed to write invalid commands not defined in this datasheet.Writing an invalid command will  
bring the device to an undefined state.  
RESET# OPERATION  
Driving RESET# pin low for a period more thanTrp will reset the device back to read mode.If the device is in program  
or erase operation, the reset operation will take at most a period ofTready1 for the device to return to read array mode.  
Before the device returns to read array mode, the RY/BY# pin remains low (busy status).  
When RESET# pin is held at GND 0.3V, the device consumes standby current(Isb).However, device draws larger  
current if RESET# pin is held at Vil but not within GND 0.3V.  
It is recommended that the system to tie its reset signal to RESET# pin of flash memory, so that the flash memory will  
be reset during system reset and allows system to read boot code from flash memory.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
9
MX29SL400C T/B  
SECTOR PROTECT OPERATION  
When a sector is protected, program or erase operation will be disabled on these sectors. MX29SL400CT/B provides  
two methods for sector protection.  
Once the sector is protected, the sector remains protected until next chip unprotect, or is temporarily unprotected by  
asserting RESET# pin at Vhv. Refer to temporary sector unprotect operation for further details.  
The first method is by applying Vhv on RESET# pin. Refer to Figure 12 for timing diagram and Figure 13 for the  
algorithm for this method.  
The other method is assertingVhv on A9 and OE# pins, with A6 and CE# atVil.The protection operation begins at the  
falling edge of WE# and terminates at the rising edge. Contact Macronix for details.  
CHIP UNPROTECT OPERATION  
MX29SL400CT/B provides two methods for chip unprotect.The chip unprotect operation unprotects all sectors within  
the device.It is recommended to protect all sectors before activating chip unprotect mode.All sectors are unprotected  
when shipped from the factory.  
The first method is by applyingVhv on RESET# pin.Refer to Figure 12 for timing diagram and Figure 13 for algorithm  
of the operation.  
The other method is asserting Vhv on A9 and OE# pins, with A6 at Vih and CE# at Vil (see Table 2). The unprotect  
operation begins at the falling edge of WE# and terminates at the rising edge. Contact Macronix for details.  
TEMPORARY SECTOR UNPROTECT OPERATION  
System can apply RESET# pin at Vhv to place the device in temporary unprotect mode. In this mode, previously  
protected sectors can be programmed or erased just as it is unprotected.The devices returns to normal operation once  
Vhv is removed from RESET# pin and previously protected sectors are again protected.  
AUTOMATIC SELECT OPERATION  
When the device is in Read array mode, erase-suspended read array mode or CFI mode, user can issue read silicon  
ID command to enter read silicon ID mode. After entering read silicon ID mode, user can query several silicon IDs  
continuously and does not need to issue read silicon ID mode again. When A0 is Low, device will output Macronix  
Manufacture ID C2.When A0 is high, device will output Device ID.In read silicon ID mode, issuing reset command will  
reset device back to read array mode or erase-suspended read array mode.  
Another way to enter read silicon ID is to apply high voltage on A9 pin with CE#, OE#, A6 and A1 atVil.While the high  
voltage of A9 pin is discharged, device will automatically leave read silicon ID mode and go back to read array mode  
or erase-suspended read array mode.When A0 is Low, device will output Macronix Manufacture ID C2.When A0 is  
high, device will output Device ID.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
10  
MX29SL400C T/B  
VERIFY SECTOR PROTECT STATUS OPERATION  
MX29SL400CT/B provides hardware sector protection against Program and Erase operation for protected sectors.The  
sector protect status can be read through Sector Protect Verify command.This method requires Vhv on A9 pin, Vih on  
WE# and A1 pins, Vil on CE#, OE#, A6 and A0 pins, and sector address on A12 to A17 pins. If the read out data is  
01H, the designated sector is protected.Oppositely, if the read out data is 00H, the designated sector is still not being  
protected.  
DATA PROTECTION  
To avoid accidental erasure or programming of the device, the device is automatically reset to read array mode during  
power up. Besides, only after successful completion of the specified command sets will the device begin its erase or  
program operation.  
Other features to protect the data from accidental alternation are described as followed.  
WRITE PULSE "GLITCH" PROTECTION  
CE#, WE#, OE# pulses shorter than 5ns are treated as glitches and will not be regarded as an effective write cycle.  
LOGICAL INHIBIT  
A valid write cycle requires both CE# and WE# at Vil with OE# at Vih.Write cycle is ignored when either CE# at Vih,  
WE# a Vih, or OE# at Vil.  
POWER-UP SEQUENCE  
Upon power up, MX29SL400C T/B is placed in read array mode. Furthermore, program or erase operation will begin  
only after successful completion of specified command sequences.  
POWER-UPWRITE INHIBIT  
When WE#, CE# is held at Vil and OE# is held at Vih during power up, the device ignores the first command on the  
rising edge of WE#.  
POWER SUPPLY DECOUPLING  
A 0.1uF capacitor should be connected between the Vcc and GND to reduce the noise effect.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
11  
MX29SL400C T/B  
TABLE 3. MX29SL400CT/B COMMAND DEFINITIONS  
Automatic Select  
Read  
Mode  
Reset  
Mode  
Sector Protect  
Verify  
Command  
1st Bus Cyc  
2nd Bus Cyc  
3rd Bus Cyc  
Silicon ID  
Device ID  
Program  
Word Byte  
555 AAA  
Hex  
Word  
555  
AA  
Byte  
AAA  
AA  
Word Byte  
Word  
555  
AA  
Byte  
AAA  
AA  
Addr  
Data  
Addr  
Data  
Addr  
Data  
Addr  
Data  
XXX  
F0  
555  
AA  
2AA  
55  
AAA  
AA  
555  
55  
AA  
2AA 555  
55 55  
555 AAA  
A0 A0  
AA  
2AA  
55  
555  
55  
2AA  
55  
555  
55  
555  
90  
AAA  
90  
555  
90  
AAA  
90  
555  
90  
AAA  
90  
(Sector) (Sector)  
X02  
X04  
4th Bus Cyc  
5th Bus Cyc  
6th Bus Cyc  
Addr  
Data  
Addr  
Data  
Addr  
Data  
X00  
C2H  
X00  
C2H  
X01  
ID  
X02  
ID  
Addr Addr  
Data Data  
00/01  
00/01  
Erase  
Suspend  
Erase  
Resume  
Command  
1st Bus Cyc  
2nd Bus Cyc  
3rd Bus Cyc  
4th Bus Cyc  
5th Bus Cyc  
6th Bus Cyc  
Chip Erase  
Sector Erase  
CFI Read  
Hex  
Addr  
Data  
Word/Byte Word/Byte  
Word Byte Word  
555 AAA  
AA AA  
Byte  
AAA  
AA  
Word Byte  
XXX  
XXX  
555  
AA  
55  
98  
AA  
98  
B0  
30  
Addr 2AA 555  
2AA  
55  
555  
55  
Data  
Addr  
Data  
Addr  
Data  
55  
555 AAA  
80 80  
555 AAA  
AA AA  
55  
555  
80  
AAA  
80  
555  
AA  
AAA  
AA  
Addr 2AA 555  
2AA  
55  
555  
55  
Data  
Addr  
Data  
55  
55  
555 AAA Sector Sector  
10 10 30 30  
Notes:  
1. Device ID: 2270H/70H for Top Boot Sector device.  
22F1H/F1H for Bottom Boot Sector device.  
2. For sector protect verify result, XX00H/00H means sector is not protected, XX01H/01H means sector has been  
protected.  
3. Sector Protect command is valid during Vhv at RESET# pin, Vih at A1 pin and Vil at A0, A6 pins.The last Bus cyc  
is for protect verify.  
4. It is not allowed to adopt any other code which is not in the above command definition table.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
12  
MX29SL400C T/B  
RESET  
In the following situations, executing reset command will reset device back to read array mode:  
• Among erase command sequence (before the full command set is completed)  
• Sector erase time-out period  
• Erase fail (while Q5 is high)  
• Among program command sequence (before the full command set is completed, erase-suspended program in-  
cluded)  
• Program fail (while Q5 is high, and erase-suspended program fail is included)  
• Read silicon ID mode  
• Sector protect verify  
• CFI mode  
While device is at the status of program fail or erase fail (Q5 is high), user must issue reset command to reset device  
back to read array mode. While the device is in read silicon ID mode, sector protect verify or CFI mode, user must  
issue reset command to reset device back to read array mode.  
When the device is in program mode (not program fail) or erase mode (not erase fail), device will ignore reset com-  
mand.  
AUTOMATIC SELECT COMMAND SEQUENCE  
Automatic Select mode is used to access the manufacturer ID, device ID and to verify whether or not a sector is  
protected. The automatic select mode has four command cycles. The first two are unlock cycles, and followed by a  
specific command. The fourth cycle is a normal read cycle, and user can read at any address any number of times  
without entering another command sequence.The reset command is necessary to exit the Automatic Select mode and  
back to read array.The following table shows the identification code with corresponding address.  
Address  
Data (Hex)  
00C2  
Representation  
Manufacturer ID  
Device ID  
Word  
Byte  
Word  
Byte  
Word  
Byte  
X00  
X00  
X01  
C2  
2270/22F1  
70/F1  
Top/Bottom Boot Sector  
Top/Bottom Boot Sector  
Unprotected/protected  
Unprotected/protected  
X02  
Sector Protect Verify  
(Sector address) X 02  
(Sector address) X 04  
00/01  
00/01  
There is an alternative method to that shown inTable 3, which is intended for EPROM programmers and requiresVhv  
on address bit A9.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
13  
MX29SL400C T/B  
AUTOMATIC PROGRAMMING  
The MX29SL400CT/B can provide the user program function by the form of Byte-Mode or Word-Mode.As long as the  
users enter the right cycle defined in the Table.3 (including 2 unlock cycles and A0H), any data user inputs will  
automatically be programmed into the array.  
Once the program function is executed, the internal write state controller will automatically execute the algorithms and  
timings necessary for program and verification, which includes generating suitable program pulse, verifying whether  
the threshold voltage of the programmed cell is high enough and repeating the program pulse if any of the cells does not  
pass verification.Meanwhile, the internal control will prohibit the programming to cells that pass verification while the  
other cells fail in verification in order to avoid over-programming.  
Programming will only change the bit status from "1" to "0".That is to say, it is impossible to convert the bit status from  
"0" to "1" by programming. Meanwhile, the internal write verification only detects the errors of the "1" that is not  
successfully programmed to "0".  
Any command written to the device during programming will be ignored except hardware reset, which will terminate the  
program operation after a period of time no more thanTready1.When the embedded program algorithm is complete or  
the program operation is terminated by hardware reset, the device will return to the reading array data mode.  
With the internal write state controller, the device requires the user to write the program command and data only.The  
typical chip program time at room temperature of the MX29SL400CT/B is 4.8 seconds.(Word-Mode)  
When the embedded program operation is on going, user can confirm if the embedded operation is finished or not by the  
following methods:  
Status  
Q7  
Q7#  
Q7  
Q6  
Q5  
0
RY/BY#*2  
In progress*1  
Finished  
Toggling  
0
1
0
Stop toggling  
Toggling  
0
Exceed time limit  
Q7#  
1
*1:The status "in progress" means both program mode and erase-suspended program mode.  
*2:RY/BY# is an open drain output pin and should be weakly connected toVDD through a pull-up resistor.  
*3: When an attempt is made to program a protected sector, Q7 will output its complement data or Q6 continues to  
toggle for about 1us or less and the device returns to read array state without programing the data in the protected  
sector.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
14  
MX29SL400C T/B  
CHIP ERASE  
Chip Erase is to erase all the data with "1" and "0" as all "1". It needs 6 cycles to write the action in, and the first two  
cycles are "unlock" cycles, the third one is a configuration cycle, the fourth and fifth are also "unlock" cycles, and the  
sixth cycle is the chip erase operation.  
During chip erasing, all the commands will not be accepted except hardware rests or the working voltage is too low that  
chip erase will be interrupted. After Chip Erase, the chip will return to the state of Read Array.  
When the embedded chip erase operation is on going, user can confirm if the embedded operation is finished or not by  
the following methods:  
Status  
Q7  
0
Q6  
Q5  
0
Q2  
Toggling  
1
RY/BY#  
In progress  
Finished  
Toggling  
0
1
0
1
Stop toggling  
Toggling  
0
Exceed time limit  
0
1
Toggling  
SECTOR ERASE  
Sector Erase is to erase all the data in a sector with "1" and "0" as all "1".It requires six command cycles to issue.The  
first two cycles are "unlock cycles", the third one is a configuration cycle, the fourth and fifth are also "unlock cycles"  
and the sixth cycle is the sector erase command. After the sector erase command sequence is issued, there is a time-  
out period of 50us counted internally.During the time-out period, additional sector address and sector erase command  
can be written multiply. Once user enters another sector erase command, the time-out period of 50us is recounted.If  
user enters any command other than sector erase or erase suspend during time-out period, the erase command would  
be aborted and the device is reset to read array condition. The number of sectors could be from one sector to all  
sectors. After time-out period passing by, additional erase command is not accepted and erase embedded operation  
begins.  
During sector erasing, all commands will not be accepted except hardware reset and erase suspend and user can  
check the status as chip erase.  
When the embedded erase operation is on going, user can confirm if the embedded operation is finished or not by the  
following methods:  
Status  
Q7  
0
Q6  
Q5  
0
Q3  
0
Q2  
RY/BY#*2  
Time-out period  
In progress  
Finished  
Toggling  
Toggling  
Toggling  
1
0
0
1
0
0
Toggling  
0
1
1
Stop toggling  
Toggling  
0
1
Exceed time limit  
0
1
1
Toggling  
*1: The status Q3 is the time-out period indicator. When Q3=0, the device is in time-out period and is acceptible to  
another sector address to be erased.When Q3=1, the device is in erase operation and only erase suspend is valid.  
*2:RY/BY# is open drain output pin and should be weakly connected toVDD through a pull-up resistor.  
*3:When an attempt is made to erase a protected sector, Q7 will output its complement data or Q6 continues to toggle  
for 100us or less and the device returned to read array status without erasing the data in the protected sector.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
15  
MX29SL400C T/B  
SECTOR ERASE SUSPEND  
During sector erasure, sector erase suspend is the only valid command.If user issue erase suspend command in the  
time-out period of sector erasure, device time-out period will be over immediately and the device will go back to erase-  
suspended read array mode.If user issue erase suspend command during the sector erase is being operated, device  
will suspend the ongoing erase operation, and after the Tready1(<=20us) suspend finishes and the device will enter  
erase-suspended read array mode.User can judge if the device has finished erase suspend through Q6, Q7, and RY/  
BY#.  
After device has entered erase-suspended read array mode, user can read other sectors not at erase suspend by the  
speed of Taa;while reading the sector in erase-suspend mode, device will output its status. User can use Q6 and Q2  
to judge the sector is erasing or the erase is suspended.  
Status  
Q7  
1
Q6  
1
Q5  
Q3  
Q2  
Toggle  
Data  
1
RY/BY#  
Erase suspend read in erase suspended sector  
Erase suspend read in non-erase suspended sector  
Erase suspend program in non-erase suspended sector  
0
0
1
1
0
Data  
Q7#  
Data  
Toggle  
Data Data  
0
0
When the device has suspended erasing, user can execute the command sets except sector erase and chip erase,  
such as read silicon ID, sector protect verify, program, CFI query and erase resume.  
SECTOR ERASE RESUME  
Sector erase resume command is valid only when the device is in erase suspend state.After erase resume, user can  
issue another erase suspend command, but there should be a 10ms interval between erase resume and the next  
erase suspend. If user issue infinite suspend-resume loop, or suspend-resume exceeds 1024 times, the time for  
erasing will increase.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
16  
MX29SL400C T/B  
QUERY COMMAND AND COMMON FLASH INTERFACE (CFI) MODE  
MX29SL400C T/B features CFI mode. Host system can retrieve the operating characteristics, structure and vendor-  
specified information such as identifying information, memory size, byte/word configuration, operating voltages and  
timing information of this device by CFI mode. If the system writes the CFI Query command "98h", to address "55h"/  
"AAh" (depending on Word/Byte mode), the device will enter the CFI Query Mode, any time the device is ready to read  
array data.The system can read CFI information at the addresses given in Table 4.  
Once user enters CFI query mode, user can not issue any other commands except reset command. The reset  
command is required to exit CFI mode and go back to the mode before entering CFI.The system can write the CFI  
Query command only when the device is in read mode, erase suspend, standby mode or automatic select mode.  
TABLE 4-1. CFI mode:Identification DataValues  
(All values in these tables are in hexadecimal)  
Description  
Address  
Address  
Data  
(ByteMode)  
(WordMode)  
Query-unique ASCII string "QRY"  
20  
22  
24  
26  
28  
2A  
2C  
2E  
30  
32  
34  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
1A  
0051  
0052  
0059  
0002  
0000  
0040  
0000  
0000  
0000  
0000  
0000  
Primary vendor command set and control interface ID code  
Address for primary algorithm extended query table  
Alternate vendor command set and control interface ID code (none)  
Address for secondary algorithm extended query table (none)  
TABLE 4-2. CFI Mode: System Interface DataValues  
(All values in these tables are in hexadecimal)  
Description  
Address  
Address  
Data  
(ByteMode)  
(WordMode)  
VCC supply, minimum (1.65V)  
36  
38  
3A  
3C  
3E  
40  
42  
44  
46  
48  
4A  
4C  
1B  
1C  
1D  
1E  
1F  
20  
21  
22  
23  
24  
25  
26  
0016  
0022  
0000  
0000  
0004  
0000  
000A  
0000  
0005  
0000  
0004  
0000  
VCC supply, maximum (2.2V)  
VPP supply, minimum (none)  
VPP supply, maximum (none)  
Typical timeout for single word/byte write (2N us)  
Typical timeout for Minimum size buffer write (2N us)  
Typical timeout for individual block erase (2N ms)  
Typical timeout for full chip erase (2N ms)  
Maximum timeout for single word/byte write times (2N X Typ)  
Maximum timeout for buffer write times (2N X Typ)  
Maximum timeout for individual block erase times (2N X Typ)  
Maximum timeout for full chip erase times (not supported)  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
17  
MX29SL400C T/B  
TABLE 4-3. CFI Mode: Device Geometry DataValues  
(All values in these tables are in hexadecimal)  
Description  
Address  
Address  
Data  
(ByteMode)  
(WordMode)  
Device size (2N bytes)  
4E  
50  
52  
54  
56  
58  
5A  
5C  
5E  
60  
62  
64  
66  
68  
6A  
6C  
6E  
70  
72  
74  
76  
78  
27  
28  
29  
2A  
2B  
2C  
2D  
2E  
2F  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
3A  
3B  
3C  
0013  
0002  
0000  
0000  
0000  
0004  
0000  
0000  
0040  
0000  
0001  
0000  
0020  
0000  
0000  
0000  
0080  
0000  
0006  
0000  
0000  
0001  
Flash device interface code (refer to the CFI publication 100)  
Maximum number of bytes in multi-byte write (not supported)  
Number of erase block regions  
Index for Erase Bank Area 1 (refer to the CFI publication 100)  
Index for Erase Bank Area 2  
Index for Erase Bank Area 3  
Index for Erase Bank Area 4  
TABLE 4-4. CFI Mode:PrimaryVendor-Specific Extended Query DataValues  
(All values in these tables are in hexadecimal)  
Description  
Address  
Address  
Data  
(ByteMode)  
(WordMode)  
Query - Primary extended table, unique ASCII string, PRI  
80  
82  
84  
86  
88  
8A  
40  
41  
42  
43  
44  
45  
0050  
0052  
0049  
0031  
0030  
0000  
Major version number, ASCII  
Minor version number, ASCII  
Unlock recognizes address (0= recognize, 1= don't recognize)  
Erase suspend (2= to both read and program)  
Sector protect (N= # of sectors/group)  
Temporarysectorunprotected(1=supported)  
Sectorprotect/unprotectedscheme  
SimultaneousR/Woperation(0=notsupported)  
Burstmode(0=notsupported)  
8C  
8E  
90  
92  
94  
96  
98  
46  
47  
48  
49  
4A  
4B  
4C  
0002  
0001  
0001  
0004  
0000  
0000  
0000  
Pagemode(0=notsupported)  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
18  
MX29SL400C T/B  
ABSOLUTE MAXIMUM STRESS RATINGS  
Surrounding Temperature with Bias . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .. . . . . . . . -65oC to +125oC  
Storage Temperature . . . . . . . . . . . .. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -65oC to +150oC  
Voltage Range  
Vcc . . . . . . . . . . . . . . . . .. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5V to +3.0 V  
RESET#, A9 and OE# . .. . . . . . .. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +11.5 V  
The other pins. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-0.3V to Vcc +0.5 V  
Output Short Circuit Current (less than one second) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .200 mA  
OPERATING TEMPERATURE AND VOLTAGE  
Commercial (C) Grade  
Surrounding Temperature (TA ). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0° C to +70°C  
Industrial (I) Grade  
Surrounding Temperature (TA ). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -40° C to +85°C  
VCC Supply Voltages  
VCC range. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +1.65V to 2.2V  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
19  
MX29SL400C T/B  
DC CHARACTERISTICS  
Symbol Description  
Min  
Typ  
Max  
Remark  
Iilk  
Input Leak  
1.0uA  
35uA  
Iilk9  
A9, OE#, RESET#  
Input Leak  
A9, OE#,  
RESET#=11V  
Iolk  
Icr1  
Output Leak  
1.0uA  
12mA  
Read Current(10MHz)  
CE#=Vil,  
OE#=Vih  
Icr2  
Icw  
Read Current(5MHz)  
Write Current  
6mA  
CE#=Vil,  
OE#=Vih  
15mA  
25mA  
CE#=Vil,  
OE#=Vih,  
WE#=Vil  
Isb  
Standby Current  
Reset Current  
1uA  
1uA  
5uA  
5uA  
Vcc=Vcc max,  
other pin disable  
Vcc=Vccmax,  
RESET# enable,  
other pin disable  
Isbr  
Isbs  
Vil  
Sleep Mode Current  
Input LowVoltage  
1uA  
5uA  
0.2 x Vcc  
Vcc+0.3V  
11V  
-0.5V  
0.7xVcc  
10V  
Vih  
Vhv  
Input HighVoltage  
Very HighVoltage for hardware  
Protect/Unprotect/  
Auto Select/Temporary  
Unprotect  
10.5V  
Vol  
Output LowVoltage  
0.25V  
0.1V  
Iol=2mA,  
Vcc=Vcc min  
Iol=100uA,  
Vcc=Vcc min  
IOH1=-2mA  
IOH2=-100uA  
Voh1  
Voh2  
Ouput HighVoltage (TTL)  
0.85xVcc  
Vcc-0.4V  
Ouput HighVoltage (CMOS)  
Notes:  
When address is not changed and remain stable for Taa + 30nS, the device automatically enter Auto sleep Mode.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
20  
MX29SL400C T/B  
SWITCHING TEST CIRCUITS  
Vcc  
R2  
TESTED DEVICE  
Vcc  
0.1uF  
CL  
R1  
DIODES=IN3064  
OR EQUIVALENT  
R1=6.2K ohm  
R2=2.7K ohm  
Test Condition  
Output Load : 1 TTL gate  
Output Load Capacitance,CL :30pF  
Rise/Fall Times : 5ns  
Input/Output reference levels :Vcc/2  
SWITCHING TEST WAVEFORMS  
Vcc  
Test Points  
0.0V  
INPUT  
OUTPUT  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
21  
MX29SL400C T/B  
AC CHARACTERISTICS  
Symbol  
Taa  
Description  
Min  
Typ  
Max  
90  
Unit  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
us  
ns  
ns  
ns  
ns  
ns  
Valid data output after address  
Valid data output after CE# low  
Valid data output after OE# low  
Data output floating after OE# high  
Data hold time after address rising  
Read period time  
Tce  
Toe  
90  
35  
Tdf  
30  
Toh  
0
90  
90  
90  
0
Trc  
Twc  
Tcwc  
Tas  
Write period time  
Command write period time  
Address setup time  
Address hold time  
Tah  
45  
45  
0
Tds  
Tdh  
Tvcs  
Tcs  
Tch  
Toes  
Toeh  
Toeh  
Data setup time  
Data hold time  
Vcc setup time  
50  
0
CE# Setup time  
CE# hold time  
0
OE# setup time  
0
Read  
0
OE# hold time  
Toggle &  
Data# Polling  
10  
Tws  
WE# setup time  
0
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
us  
us  
sec  
us  
Twh  
WE# hold time  
0
Tcep  
CE# pulse width  
45  
30  
45  
30  
Tceph  
Twp  
CE# pulse width high  
WE# pulse width  
Twph  
WE# pulse width high  
Program/Erase active time by RY/BY#  
Read recover time before write  
Read recover time before write  
Program operation  
Tbusy  
Tghwl  
Tghel  
Twhwh1  
Twhwh1  
Twhwh2  
Tbal  
90  
50  
0
0
Byte  
Word  
12  
18  
Program operation  
Sector erase operation  
Sector add load time  
1.3  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
22  
MX29SL400C T/B  
Figure 1. COMMANDWRITE OPERATION  
Tcwc  
Vih  
CE#  
Vil  
Tch  
Tcs  
Vih  
WE#  
Vil  
Toes  
Twph  
Twp  
Vih  
Vil  
OE#  
Vih  
Vil  
Addresses  
VA  
Tah  
Tas  
Tdh  
Tds  
Vih  
Vil  
Data  
DIN  
VA: Valid Address  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
23  
MX29SL400C T/B  
READ/RESET OPERATION  
Figure 2. READTIMINGWAVEFORMS  
Tce  
Vih  
CE#  
Vil  
Vih  
WE#  
Vil  
Toeh  
Tdf  
Toe  
Vih  
OE#  
Vil  
Toh  
Taa  
Trc  
Vih  
ADD Valid  
Addresses  
Vil  
HIGH Z  
HIGH Z  
Voh  
Vol  
Outputs  
DATA Valid  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
24  
MX29SL400C T/B  
AC CHARACTERISTICS  
Item  
Trp1  
Description  
Setup  
MIN  
Speed  
10  
Unit  
us  
RESET# Pulse Width (During Automatic Algorithms)  
RESET# Pulse Width (NOT During Automatic Algorithms)  
RESET# HighTime Before Read  
Trp2  
MIN  
MIN  
MIN  
500  
200  
0
ns  
Trh  
ns  
Trb1  
RY/BY# Recovery Time (to CE#, OE# go low)  
RY/BY# RecoveryTime (to WE# go low)  
RESET# PIN Low (During Automatic Algorithms)  
to Read orWrite  
ns  
Trb2  
MIN  
MAX  
50  
ns  
Tready1  
20  
us  
Tready2  
RESET# PIN Low (NOT During Automatic  
Algorithms) to Read or Write  
MAX  
500  
ns  
Figure 3. RESET# TIMINGWAVEFORM  
Trb1  
CE#, OE#  
WE#  
Trb2  
Tready1  
RY/BY#  
RESET#  
Trp1  
Reset Timing during Automatic Algorithms  
CE#, OE#  
RY/BY#  
Trh  
RESET#  
Trp2  
Tready2  
Reset Timing NOT during Automatic Algorithms  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
25  
MX29SL400C T/B  
ERASE/PROGRAM OPERATION  
Figure 4.AUTOMATIC CHIP ERASETIMINGWAVEFORM  
CE#  
Tch  
Twp  
WE#  
Twph  
Tcs  
Tghwl  
OE#  
Last 2 Erase Command Cycle  
Read Status  
Tah  
Twc  
Tas  
VA  
2AAh  
VA  
SA  
Address  
Tds  
Tdh  
In  
Progress  
Complete  
55h  
10h  
Data  
Tbusy  
Trb  
RY/BY#  
SA: 555h for chip erase  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
26  
MX29SL400C T/B  
Figure 5.AUTOMATIC CHIP ERASE ALGORITHM FLOWCHART  
START  
Write Data AAH Address 555H  
Write Data 55H Address 2AAH  
Write Data 80H Address 555H  
Write Data AAH Address 555H  
Write Data 55H Address 2AAH  
Write Data 10H Address 555H  
Data# Polling Algorithm or  
Toggle Bit Algorithm  
NO  
Data=FFh ?  
YES  
Auto Chip Erase Completed  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
27  
MX29SL400C T/B  
Figure 6. AUTOMATIC SECTOR ERASETIMINGWAVEFORM  
Read Status  
CE#  
Tch  
Twhwh2  
Twp  
WE#  
Twph  
Tcs  
Tghwl  
OE#  
Tbal  
Last 2 Erase Command Cycle  
Twc  
Tas  
Sector  
Sector  
Sector  
VA  
VA  
2AAh  
Address  
Address 0  
Address 1  
Address n  
Tah  
Tds Tdh  
In  
Progress  
Complete  
55h  
30h  
30h  
30h  
Data  
Tbusy  
Trb  
RY/BY#  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
28  
MX29SL400C T/B  
Figure 7. AUTOMATIC SECTOR ERASE ALGORITHM FLOWCHART  
START  
Write Data AAH Address 555H  
Write Data 55H Address 2AAH  
Write Data 80H Address 555H  
Write Data AAH Address 555H  
Write Data 55H Address 2AAH  
Write Data 30H Sector Address  
NO  
Last Sector  
to Erase  
YES  
Data# Polling Algorithm or  
Toggle Bit Algorithm  
NO  
Data=FFh  
YES  
Auto Sector Erase Completed  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
29  
MX29SL400C T/B  
Figure 8. ERASE SUSPEND/RESUME FLOWCHART  
START  
Write Data B0H  
ERASE SUSPEND  
NO  
Toggle Bit checking Q6  
not toggled  
YES  
Read Array or  
Program  
Reading or  
NO  
Programming End  
YES  
Write Data 30H  
ERASE RESUME  
Continue Erase  
Another  
NO  
Erase Suspend ?  
YES  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
30  
MX29SL400C T/B  
Figure 9. AUTOMATIC PROGRAMTIMINGWAVEFORMS  
CE#  
Tch  
Twhwh1  
Twp  
WE#  
Tcs  
Twph  
Tghwl  
OE#  
Last 2 Program Command Cycle  
Tas  
Last 2 Read Status Cycle  
Tah  
VA  
VA  
555h  
PA  
Address  
Tdh  
Tds  
Status  
A0h  
PD  
DOUT  
Data  
Tbusy  
Trb  
RY/BY#  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
31  
MX29SL400C T/B  
Figure 10. CE# CONTROLLEDWRITETIMINGWAVEFORM  
WE#  
Twhwh1 or Twhwh2  
Tcep  
CE#  
Tceph  
Tghwl  
OE#  
Tah  
Tas  
VA  
VA  
555h  
PA  
Address  
Tdh  
Tds  
Status  
A0h  
PD  
DOUT  
Data  
Tbusy  
Trb  
RY/BY#  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
32  
MX29SL400C T/B  
Figure 11. AUTOMATIC PROGRAMMING ALGORITHM FLOWCHART  
START  
Write Data AAH Address 555H  
Write Data 55H Address 2AAH  
Write Data A0H Address 555H  
Write Program Data/Address  
Data# Polling Algorithm or  
Toggle Bit Algorithm  
next address  
No  
Read Again Data:  
Program Data?  
YES  
No  
Last Word to be  
Programed  
YES  
Auto Program Completed  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
33  
MX29SL400C T/B  
SECTOR PROTECT/CHIP UNPROTECT  
Figure 12. SECTOR PROTECT/CHIP UNPROTECTWAVEFORM (RESET# Control)  
150uS: Sector Protect  
1us  
15mS: Chip Unprotect  
CE#  
WE#  
OE#  
Verification  
40h  
Status  
VA  
Data  
60h  
60h  
VA  
SA, A6  
A1, A0  
VA  
Vhv  
Vih  
RESET#  
VA: valid address  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
34  
MX29SL400C T/B  
Figure 13-1. IN-SYSTEM SECTOR PROTECTWITH RESET#=Vhv  
START  
Retry count=0  
RESET#=Vhv  
Wait 1us  
Temporary Unprotect Mode  
No  
First CMD=60h?  
Yes  
Write Sector Address  
with [A6,A1,A0]:[0,1,0]  
data: 60h  
Wait 150us  
Reset  
PLSCNT=1  
Write Sector Address  
with [A6,A1,A0]:[0,1,0]  
data: 40h  
Retry Count +1  
Read at Sector Address  
with [A6,A1,A0]:[0,1,0]  
No  
No  
Data=01h?  
Yes  
Retry Count=25?  
Yes  
Device fail  
Yes  
Protect another  
sector?  
No  
Temporary Unprotect Mode  
RESET#=Vih  
Write RESET CMD  
Sector Protect Done  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
35  
MX29SL400C T/B  
Figure 13-2. CHIP UNPROTECT ALGORITHMSWITH RESET#=Vhv  
START  
Retry count=0  
RESET#=Vhv  
Wait 1us  
Temporary Unprotect  
No  
First CMD=60h?  
Yes  
No  
All sectors  
protected?  
Protect All Sectors  
Yes  
Write [A6,A1,A0]:[1,1,0]  
data: 60h  
Wait 15ms  
Write [A6,A1,A0]:[1,1,0]  
data: 40h  
Retry Count +1  
Read [A6,A1,A0]:[1,1,0]  
No  
No  
Retry Count=1000?  
Data=00h?  
Yes  
Yes  
Device fail  
Temporary Unprotect  
Write reset CMD  
Chip Unprotect Done  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
36  
MX29SL400C T/B  
Figure 14. SECTOR PROTECTTIMINGWAVEFORM (A9, OE# Control)  
CE#  
Twpp1  
WE#  
Toesp  
Verify  
10.5V  
1.8V  
OE#  
Tvlht  
Tvlht  
A1  
A6  
10.5V  
1.8V  
A9  
Tvlht  
Sector Address  
A17-A12  
Data  
01H  
F0H  
Toe  
Notes: Tvlht (Voltage transition time)=4us min.  
Twpp1 (Write pulse width for sector protect)=100ns min, 10us(Typ.)  
Twpp2 (Write pulse width for chip unprotected)=100ns min, 12ms(Typ.)  
Toesp (OE# setup time to WE# active)=4us min.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
37  
MX29SL400C T/B  
Figure 15. SECTOR PROTECTION ALGORITHM (A9, OE# Control)  
START  
Write Sector Addr  
Retry Count=0  
OE#=Vhv, A9=Vhv, CE#=Vil  
A6=Vil  
Activate WE# Pulse  
Time Out 150us  
Retry Count+1  
WE#=Vih, CE#=OE#=Vil  
A9=Vhv  
.
Read at Sector Address  
with A1=1  
No  
No  
Data=01H?  
PLSCNT=32?  
Yes  
Device Failed  
Yes  
Protect Another  
Sector?  
Remove Vhv from A9  
Write Reset Command  
Sector Protect  
Done  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
38  
MX29SL400C T/B  
Figure 16.TIMINGWAVEFORM FOR CHIP UNPROTECTION (A9, OE# Control)  
CE#  
Twpp2  
WE#  
Toesp  
Verify  
10.5V  
VCC  
OE#  
A1  
Tvlht  
Tvlht  
10.5V  
VCC  
A9  
A6  
Tvlht  
A17-A12  
Data  
Sector Address  
00H  
F0H  
Toe  
Notes: Tvlht (Voltage transition time)=4us min.  
Twpp1 (Write pulse width for sector protect)=100ns min, 10us(Typ.)  
Twpp2 (Write pulse width for chip unprotected)=100ns min, 12ms(Typ.)  
Toesp (OE# setup time to WE# active)=4us min.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
39  
MX29SL400C T/B  
Figure 17. CHIP UNPROTECTION ALGORITHM (A9, OE# Control)  
START  
Protect All Sectors  
Retry Count=0  
OE#=A9=Vhv  
CE#=Vil, A6=Vih  
Activate WE# Pulse  
Time Out 50ms  
Retry Count +1  
Sector Protect Verify from  
first sector with CE#=OE#=vil,  
A9=Vhv, A1=1  
No  
No  
Data=00H?  
Yes  
PLSCNT=1000?  
go to next sector  
Yes  
Device Failed  
No  
All sectors have  
been verified?  
Yes  
Remove Vhv from A9  
Write Reset Command  
Chip Unprotect  
Done  
* Before chip unprotect, all sectors should be protected.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
40  
MX29SL400C T/B  
Table 5.TEMPORARY SECTOR UNPROTECT  
Parameter Alt  
Description  
Condition Speed  
Unit  
ns  
Trpvhh  
Tvhhwl  
Tvidr  
Trsp  
RESET# Rise Time to Vhv and Vhv Fall Time to RESET#  
RESET# Vhv to WE# Low  
MIN  
MIN  
500  
4
us  
Figure 18.TEMPORARY SECTOR UNPROTECTWAVEFORMS  
Program or Erase Command Sequence  
CE#  
WE#  
Tvhhwl  
RY/BY#  
Vhv 10.5V  
RESET#  
0 or 1.8V  
Vil or Vih  
Trpvhh  
Trpvhh  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
41  
MX29SL400C T/B  
Figure 19.TEMPORARY SECTOR UNPROTECT FLOWCHART  
Start  
Apply RESET# pin Vhv Volt  
Enter Program or Erase Mode  
Mode Operation Completed  
(1) Remove Vhv Volt from RESET#  
(2) RESET# = Vih  
Completed Temporary Sector  
Unprotected Mode  
Notes:  
1.Temporary unprotect all protected sectorsVhv=10~11V.  
2.After leaving temporary unprotect mode, the previously protected sectors are again protected.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
42  
MX29SL400C T/B  
Figure 20. SILICON ID READTIMINGWAVEFORM  
Vih  
CE#  
Vil  
Tce  
Vih  
WE#  
Vil  
Toe  
Vih  
OE#  
Vil  
Tdf  
Toh  
Toh  
Vhv  
Vih  
A9  
Vil  
Vih  
A0  
Vil  
Taa  
Taa  
Vih  
A1  
Vil  
Vih  
ADD  
Vil  
Vih  
DATA  
Q0-Q7  
DATA OUT  
C2H  
DATA OUT  
Vil  
70H (TOP boot)  
F1H (Bottom boot)  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
43  
MX29SL400C T/B  
WRITE OPERATION STATUS  
Figure 21. DATA# POLLINGTIMINGWAVEFORMS (DURING AUTOMATIC ALGORITHMS)  
Tce  
CE#  
Tch  
WE#  
Toe  
OE#  
Toeh  
Tdf  
Trc  
VA  
VA  
Address  
Taa  
Toh  
High Z  
High Z  
Complement  
Status Data  
Status Data  
True  
True  
Valid Data  
Valid Data  
Q7  
Q0-Q6  
Status Data  
Tbusy  
RY/BY#  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
44  
MX29SL400C T/B  
Figure 22. DATA# POLLING ALGORITHM  
Start  
Read Q7~Q0 at valid address  
(Note 1)  
No  
Q7 = Data# ?  
Yes  
No  
Q5 = 1 ?  
Yes  
Read Q7~Q0 at valid address  
No  
Q7 = Data# ?  
(Note 2)  
Yes  
FAIL  
Pass  
Notes:  
1. For programming, valid address means program address.  
For erasing, valid address means erase sectors address.  
2. Q7 should be rechecked even Q5 ="1" because Q7 may change simultaneously with Q5.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
45  
MX29SL400C T/B  
Figure 23.TOGGLE BIT TIMINGWAVEFORMS (DURING AUTOMATIC ALGORITHMS)  
Tce  
CE#  
Tch  
WE#  
OE#  
Toe  
Toeh  
Tdf  
Trc  
VA  
VA  
VA  
VA  
Address  
Taa  
Toh  
Valid Status  
(second read)  
Valid Status  
(first read)  
Valid Data  
Valid Data  
Q6/Q2  
(stops toggling)  
Tbusy  
RY/BY#  
Notes:  
1. VA : Valid Address  
2. CE# must be toggled when toggle bit toggling.  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
46  
MX29SL400C T/B  
Figure 24.TOGGLE BIT ALGORITHM  
Start  
Read Q7-Q0 Twice  
(Note1)  
NO  
Q6 Toggle ?  
YES  
NO  
Q5 = 1?  
YES  
Read Q7~Q0 Twice  
(Note1, 2)  
NO  
Q6 Toggle ?  
YES  
Program/Erase fail  
Write Reset CMD  
Program/Erase Complete  
Notes:  
1. Read toggle bit twice to determine whether or not it is toggling.  
2. Recheck toggle bit because it may stop toggling as Q5 changes to "1".  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
47  
MX29SL400C T/B  
AC CHARACTERISTICS  
WORD/BYTE CONFIGURATION (BYTE#)  
Parameter  
Description  
Speed  
-90  
5
Unit  
Telfl/Telfh  
Tflqz  
CE# to BYTE# Switching Low/High  
BYTE# from L to Output High-z  
BYTE# from H to Output Active  
MAX  
MAX  
MIN  
ns  
ns  
ns  
30  
Tfhqv  
90  
Figure 25. BYTE# TIMINGWAVEFORM FOR READ OPERATIONS (BYTE# switching from byte mode to word  
mode)  
CE#  
OE#  
Telfh  
BYTE#  
DOUT  
(Q0-Q7)  
DOUT  
(Q0-Q14)  
Q0~Q14  
Q15/A-1  
DOUT  
(Q15)  
VA  
Tfhqv  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
48  
MX29SL400C T/B  
Figure 26. BYTE# TIMING WAVEFORM FOR READ OPERATIONS (BYTE# switching from word mode to  
byte mode)  
CE#  
OE#  
Telfl  
BYTE#  
DOUT  
(Q0-Q14)  
DOUT  
(Q0-Q7)  
Q0~Q14  
Q15/A-1  
DOUT  
(Q15)  
VA  
Tflqz  
Figure 27. BYTE# TIMINGWAVEFORM FOR PROGRAM OPERATIONS  
CE#  
The last WE# signal (falling edge)  
WE#  
BYTE#  
Tah  
Tas  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
49  
MX29SL400C T/B  
RECOMMENDED OPERATING CONDITIONS  
At Device Power-Up  
AC timing illustrated in Figure A is recommended for the supply voltages and the control signals at device power-up.  
If the timing in the figure is ignored, the device may not operate correctly.  
Vcc(min)  
Vcc  
GND  
Tvr  
Tvcs  
Tf  
Tce  
Tr  
Vih  
Vil  
CE#  
WE#  
OE#  
Vih  
Vil  
Tf  
Toe  
Tr  
Vih  
Vil  
Taa  
Tr or Tf  
Tr or Tf  
Vih  
Vil  
Valid  
Address  
ADDRESS  
Voh  
Vol  
High Z  
Valid  
Ouput  
DATA  
Vih  
Vil  
WP#/ACC  
Figure A. ACTiming at Device Power-Up  
Symbol  
Parameter  
Min.  
Max.  
Unit  
Tvr  
Tr  
Vcc Rise Time  
20  
500000  
20  
us/V  
us/V  
us/V  
Input Signal RiseTime  
Input Signal Fall Time  
Tf  
20  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
50  
MX29SL400C T/B  
ERASE AND PROGRAMMING PERFORMANCE  
LIMITS  
PARAMETER  
MIN.  
TYP.  
12  
MAX.  
72  
UNITS  
us  
Byte Programming Time  
Word Programming Time  
Sector Erase Time  
Chip Erase Time  
18  
108  
15  
us  
1.3  
9
sec  
sec  
Chip Programming Time  
Byte Mode  
Word Mode  
6.3  
4.8  
sec  
sec  
Erase/Program Cycles  
100,000  
Cycles  
Note: 1.Typical condition means 25° C, 1.8V.  
2.Maximum condition means 90° C, 1.65V, 100K cycles.  
LATCH-UP CHARACTERISTICS  
MIN.  
-1.0V  
MAX.  
Input Voltage difference with GND on OE#, RESET#, A9  
11V  
Input Voltage difference with GND on all power pins, Address pins, CE# and WE#  
Input Voltage difference with GND on all I/O pins  
-1.0V  
2xVCC  
-1.0V  
VCC + 1.0V  
+100mA  
Vcc Current  
-100mA  
Includes all pins except VCC. Test conditions: VCC = 1.8V, one pin per testing  
TSOP PIN CAPACITANCE  
Parameter Symbol  
Parameter Description  
Control Pin Capacitance  
Output Capacitance  
Input Capacitance  
Test Set  
VIN=0  
TYP  
MAX  
9
UNIT  
pF  
CIN2  
COUT  
CIN  
7.5  
8.5  
6
VOUT=0  
VIN=0  
12  
pF  
7.5  
pF  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
51  
MX29SL400C T/B  
ORDERING INFORMATION  
PART NO.  
ACCESS  
OPERATING  
STANDBY  
PACKAGE  
Remark  
Pb-free  
Pb-free  
Pb-free  
TIME (ns) Current MAX. (mA) Current MAX. (uA)  
MX29SL400CTTI-90G  
MX29SL400CBTI-90G  
MX29SL400CTXBI-90G  
90  
90  
90  
12  
12  
12  
5
5
5
48-PinTSOP  
(NormalType)  
48-PinTSOP  
(NormalType)  
48-ball CSP  
(6x8x1.2mm,  
Ball Size:0.3mm)  
48-ball CSP  
MX29SL400CBXBI-90G  
MX29SL400CTXEI-90G  
MX29SL400CBXEI-90G  
MX29SL400CTXHI-90G  
90  
90  
90  
90  
12  
12  
12  
12  
5
5
5
5
Pb-free  
Pb-free  
Pb-free  
Pb-free  
(6x8x1.2mm,  
Ball Size:0.3mm)  
48-ball CSP  
(6x8x1.3mm,  
Ball Size:0.4mm)  
48-ball CSP  
(6x8x1.3mm,  
Ball Size:0.4mm)  
48-ball CSP  
(4x6x0.75mm,  
Ball Pitch:0.5mm,  
Ball Size:0.3mm)  
48-ball CSP  
MX29SL400CBXHI-90G  
MX29SL400CTGBI-90G  
MX29SL400CBGBI-90G  
90  
90  
90  
12  
12  
12  
5
5
5
Pb-free  
Pb-free  
Pb-free  
(4x6x0.75mm,  
Ball Pitch:0.5mm,  
Ball Size:0.3mm)  
48-ball XFLGA  
(4x6x0.5mm,  
Land Pitch:0.5mm,  
Land Opening:0.25mm)  
48-ball XFLGA  
(4x6x0.5mm,  
Land Pitch:0.5mm,  
Land Opening:0.25mm)  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
52  
MX29SL400C T/B  
PART NAME DESCRIPTION  
MX 29 SL 400 C T T I  
90 G  
OPTION:  
G: Lead-free package  
SPEED:  
90: 90ns  
TEMPERATURE RANGE:  
I: Industrial (-40˚ C to 85˚ C)  
PACKAGE:  
T: TSOP  
XB: CSP (6x8x1.2mm, 0.8mm ball pitch, 0.3mm ball size)  
XE: CSP (6x8x1.3mm, 0.8mm ball pitch, 0.4mm ball size)  
XH: CSP (4x6x0.75mm, 0.5mm ball pitch, 0.3mm ball size)  
GB: XFLGA (4x6x0.5mm, 0.5mm land pitch, 0.25mm land opening)  
BOOT BLOCK TYPE:  
T: Top Boot  
B: Bottom Boot  
REVISION:  
C
DENSITY & MODE:  
400: 4M, x8/x16 Boot Block  
TYPE:  
SL: 1.8V  
DEVICE:  
29: Flash  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
53  
MX29SL400C T/B  
PACKAGE INFORMATION  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
54  
MX29SL400C T/B  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
55  
MX29SL400C T/B  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
56  
MX29SL400C T/B  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
57  
MX29SL400C T/B  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
58  
MX29SL400C T/B  
REVISION HISTORY  
Revision No. Description  
Page  
Date  
0.01  
0.02  
0.03  
Supplemented package dimension  
Corrected wrong ordering information data  
1. Revised "CFI Mode" statement  
2. Added note 4 into table 3. Command Definitions  
1. Announced "phase-out" wording  
P1~3,51,52 MAR/01/2007  
P51  
P16  
P11  
P1,2  
JUN/20/2007  
JAN/16/2008  
0.04  
SEP/03/2008  
P/N:PM1319  
REV. 0.04, SEP. 03, 2008  
59  
MX29SL400C T/B  
Macronix's products are not designed, manufactured, or intended for use for any high risk applications in which the failure  
of a single component could cause death, personal injury, severe physical damage, or other substantial harm to persons or  
property, such as life-support systems, high temperature automotive, medical, aircraft and military application. Macronix  
and its suppliers will not be liable to you and/or any third party for any claims, injuries or damages that may be incurred due  
to use of Macronix's products in the prohibited applications.  
MACRONIX INTERNATIONALCO., LTD.  
Taipei Office  
Headquarters  
Macronix, Int'l Co., Ltd.  
Macronix, Int'l Co., Ltd.  
16, Li-Hsin Road, Science Park,  
Hsinchu, Taiwan, R.O.C.  
Tel: +886-3-5786688  
19F, 4, Min-Chuan E. Road, Sec. 3,  
Taipei, Taiwan, R.O.C.  
Tel: +886-2-2509-3300  
Fax: +886-2-2509-2200  
Fax: +886-3-5632888  
Macronix EuropeN.V.  
MacronixAmerica, Inc.  
680 North McCarthy Blvd.  
Milpitas, CA 95035, U.S.A.  
Tel: +1-408-262-8887  
Koningin Astridlaan 59, Bus 1  
1780 Wemmel Belgium  
Tel: +32-2-456-8020  
Fax: +32-2-456-8021  
Fax: +1-408-262-8810  
Email: sales.northamerica@macronix.com  
MacronixAsia Limited.  
NKF Bldg. 5F, 1-2 Higashida-cho,  
Kawasaki-ku Kawasaki-shi,  
Kanagawa Pref. 210-0005, Japan  
Tel: +81-44-246-9100  
Singapore Office  
Macronix Pte. Ltd.  
1 Marine Parade Central  
#11-03 Parkway Centre  
Singapore 449408  
Tel: +65-6346-5505  
Fax: +65-6348-8096  
Fax: +81-44-246-9105  
Macronix (Hong Kong) Co., Limited.  
702-703, 7/F, Building 9,  
Hong Kong Science Park,  
5 Science Park West Avenue, Sha Tin, N.T.  
Tel: +86-852-2607-4289  
Fax: +86-852-2607-4229  
http : //www.macronix.com  
MACRONIX INTERNATIONAL CO., LTD. reserves the right to change product and specifications without notice.  
60  

相关型号:

MX29SL400CBXEI-90G

Flash, 256KX16, 90ns, PBGA48, 6 X 8 MM, 1.30 MM HEIGHT, 0.80 MM PITCH, ROHS COMPLIANT, MO-219, CSP-48
Macronix

MX29SL400CBXHI-90G

Flash, 256KX16, 90ns, PBGA48, 4 X 6 MM, 0.75 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, CSP-48
Macronix
Macronix

MX29SL400CTTI-90G

Flash, 256KX16, 90ns, PDSO48, 12 X 20 MM, ROHS COMPLIANT, MO-142, TSOP1-48
Macronix

MX29SL400CTXBI-90G

Flash, 256KX16, 90ns, PBGA48, 6 X 8 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, ROHS COMPLIANT, MO-210, CSP-48
Macronix

MX29SL400CTXEI-90G

Flash, 256KX16, 90ns, PBGA48, 6 X 8 MM, 1.30 MM HEIGHT, 0.80 MM PITCH, ROHS COMPLIANT, MO-219, CSP-48
Macronix

MX29SL400CTXHI-90G

Flash, 256KX16, 90ns, PBGA48, 4 X 6 MM, 0.75 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, CSP-48
Macronix

MX29SL402CBGBI-90G

Flash, 256KX16, 90ns, PBGA48, 4 X 6 MM, 0.50 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, MO-222, XFLGA-48
Macronix

MX29SL402CBTI-90G

Flash, 256KX16, 90ns, PDSO48, 12 X 20 MM, ROHS COMPLIANT, MO-142, TSOP1-48
Macronix

MX29SL402CBXBI-90G

Flash, 256KX16, 90ns, PBGA48, 6 X 8 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, ROHS COMPLIANT, MO-210, TFBGA-48
Macronix

MX29SL402CTGBI-90G

Flash, 256KX16, 90ns, PBGA48, 4 X 6 MM, 0.50 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, MO-222, XFLGA-48
Macronix

MX29SL402CTXBI-90G

Flash, 256KX16, 90ns, PBGA48, 6 X 8 MM, 1.20 MM HEIGHT, 0.80 MM PITCH, ROHS COMPLIANT, MO-210, TFBGA-48
Macronix