PDTA115TT [NEXPERIA]
PNP resistor-equipped transistors; R1 = 100 kOhm, R2 = openProduction;型号: | PDTA115TT |
厂家: | Nexperia |
描述: | PNP resistor-equipped transistors; R1 = 100 kOhm, R2 = openProduction |
文件: | 总18页 (文件大小:219K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Important notice
Dear Customer,
On 7 February 2017 the former NXP Standard Product business became a new company with the
tradename Nexperia. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS
semiconductors with its focus on the automotive, industrial, computing, consumer and wearable
application markets
In data sheets and application notes which still contain NXP or Philips Semiconductors references, use
the references to Nexperia, as shown below.
Instead of http://www.nxp.com, http://www.philips.com/ or http://www.semiconductors.philips.com/,
use http://www.nexperia.com
Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use
salesaddresses@nexperia.com (email)
Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on
the version, as shown below:
- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights
reserved
Should be replaced with:
- © Nexperia B.V. (year). All rights reserved.
If you have any questions related to the data sheet, please contact our nearest sales office via e-mail
or telephone (details via salesaddresses@nexperia.com). Thank you for your cooperation and
understanding,
Kind regards,
Team Nexperia
PDTA115T series
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
Rev. 05 — 2 September 2009
Product data sheet
1. Product profile
1.1 General description
PNP resistor-equipped transistors.
Table 1.
Product overview
Type number
Package
NXP
NPN complement
JEITA
SC-75
SC-59
SC-101
SC-43A
-
PDTA115TE
PDTA115TK
PDTA115TM
PDTA115TS[1]
PDTA115TT
PDTA115TU
SOT416
SOT346
SOT883
SOT54 (TO-92)
SOT23
PDTC115TE
PDTC115TK
PDTC115TM
PDTC115TS
PDTC115TT
PDTC115TU
SOT323
SC-70
[1] Also available in SOT54A and SOT54 variant packages (see Section 2)
1.2 Features
I Built-in bias resistors
I Reduces component count
I Simplifies circuit design
I Reduces pick and place costs
1.3 Applications
I General purpose switching and
I Circuit drivers
amplification
I Inverter and interface circuits
1.4 Quick reference data
Table 2.
Symbol
VCEO
IO
Quick reference data
Parameter
Conditions
Min
Typ
Max
−50
Unit
V
collector-emitter voltage
output current (DC)
bias resistor 1 (input)
open base
-
-
-
-
−100
130
mA
kΩ
R1
70
100
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
2. Pinning information
Table 3.
Pinning
Pin
Description
Simplified outline
Symbol
SOT54
1
2
3
input (base)
2
3
output (collector)
GND (emitter)
R1
1
2
3
1
1
1
1
1
001aab347
006aaa217
SOT54A
1
2
3
input (base)
2
3
output (collector)
GND (emitter)
1
2
R1
3
001aab348
006aaa217
SOT54 variant
1
2
3
input (base)
2
3
output (collector)
GND (emitter)
R1
1
2
3
001aab447
006aaa217
SOT23, SOT323, SOT346, SOT416
1
2
3
input (base)
3
3
2
GND (emitter)
output (collector)
R1
1
2
006aaa144
sym009
SOT883
1
2
3
input (base)
1
2
3
2
GND (emitter)
output (collector)
3
R1
Transparent
top view
sym009
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
2 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
3. Ordering information
Table 4.
Ordering information
Type number Package
Name
Description
Version
SOT416
SOT346
PDTA115TE
PDTA115TK
PDTA115TM
SC-75
SC-59
plastic surface mounted package; 3 leads
plastic surface mounted package; 3 leads
SC-101 leadless ultra small plastic package; 3 solder lands; SOT883
body 1.0 × 0.6 × 0.5 mm
PDTA115TS[1] SC-43A plastic single-ended leaded (through hole) package; SOT54
3 leads
PDTA115TT
PDTA115TU
-
plastic surface mounted package; 3 leads
plastic surface mounted package; 3 leads
SOT23
SC-70
SOT323
[1] Also available in SOT54A and SOT54 variant packages (see Section 2 and Section 9).
4. Marking
Table 5.
Marking codes
Type number
PDTA115TE
PDTA115TK
PDTA115TM
PDTA115TS
PDTA115TT
PDTA115TU
Marking code[1]
12
11
E8
TA115T
*AC
*11
[1] * = -: made in Hong Kong
* = p: made in Hong Kong
* = t: made in Malaysia
* = W: made in China
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
3 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
5. Limiting values
Table 6.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol
VCBO
VCEO
VEBO
IO
Parameter
Conditions
open emitter
open base
Min
Max
−50
−50
−5
Unit
V
collector-base voltage
collector-emitter voltage
emitter-base voltage
output current (DC)
peak collector current
total power dissipation
SOT416
-
-
-
-
-
V
open collector
V
−100
−100
mA
mA
ICM
Ptot
Tamb ≤ 25 °C
[1]
[1]
-
150
250
250
500
250
200
+150
150
+150
mW
mW
mW
mW
mW
mW
°C
SOT346
-
[2][3]
[1]
SOT883
-
SOT54
-
[1]
SOT23
-
[1]
SOT323
-
Tstg
Tj
storage temperature
junction temperature
ambient temperature
−65
-
°C
Tamb
−65
°C
[1] Refer to standard mounting conditions.
[2] Reflow soldering is the only recommended soldering method.
[3] Refer to SOT883 standard mounting conditions; FR4 printed-circuit board with 60 µm copper strip line.
6. Thermal characteristics
Table 7.
Thermal characteristics
Symbol
Parameter
Conditions
Min
Typ
Max Unit
Rth(j-a)
thermal resistance from
junction to ambient
in free air
[1]
[1]
SOT416
SOT346
SOT883
SOT54
-
-
-
-
-
-
-
-
-
-
-
-
833
500
500
250
500
625
K/W
K/W
K/W
K/W
K/W
K/W
[2][3]
[1]
[1]
SOT23
[1]
SOT323
[1] Refer to standard mounting conditions.
[2] Reflow soldering is the only recommended soldering method.
[3] Refer to SOT883 standard mounting conditions; FR4 printed-circuit board with 60 µm copper strip line.
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
4 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
7. Characteristics
Table 8.
Characteristics
Tamb = 25 °C unless otherwise specified
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
ICBO
collector-base cut-off VCB = −50 V; IE = 0 A
-
-
−100
nA
current
ICEO
collector-emitter
cut-off current
VCE = −30 V; IB = 0 A
-
-
-
-
−1
µA
µA
VCE = −30 V; IB = 0 A;
Tj = 150 °C
−50
IEBO
emitter-base cut-off
current
VEB = −5 V; IC = 0 A
-
-
−100
nA
hFE
DC current gain
VCE = −5 V; IC = −1 mA
100
-
-
-
-
VCEsat
collector-emitter
IC = −5 mA; IB = −0.25 mA
−150
mV
saturation voltage
R1
Cc
bias resistor 1 (input)
70
-
100
-
130
3
kΩ
collector capacitance VCB = −10 V; IE = ie = 0 A;
pF
f = 1 MHz
001aab511
001aab512
3
10
−1
(1)
(2)
h
FE
V
CEsat
(V)
(3)
2
−1
10
−10
(1)
(2)
(3)
−2
10
−10
−10
−1
2
−1
2
−1
−10
−10
−10
−1
−10
−10
I
(mA)
I (mA)
C
C
VCE = −5 V.
IC/IB = 20.
(1) Tamb = 100 °C.
(2) Tamb = 25 °C.
(3) Tamb = −40 °C.
(1) Tamb = 100 °C.
(2) Tamb = 25 °C.
(3) Tamb = −40 °C.
Fig 1. DC current gain as a function of collector
current; typical values
Fig 2. Collector-emitter saturation voltage as a
function of collector current; typical values
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
5 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
8. Package outline
Plastic surface-mounted package; 3 leads
SOT416
D
B
E
A
X
H
v
M
A
E
3
Q
A
A
1
1
2
c
e
1
b
p
w
M
B
L
p
e
detail X
0
0.5
1 mm
scale
DIMENSIONS (mm are the original dimensions)
A
1
A
UNIT
b
c
D
E
e
e
H
L
p
Q
v
w
p
1
E
max
0.30
0.15
0.25
0.10
1.8
1.4
0.9
0.7
1.75
1.45
0.45
0.15
0.23
0.13
0.95
0.60
mm
0.1
1
0.5
0.2
0.2
REFERENCES
JEDEC JEITA
EUROPEAN
PROJECTION
OUTLINE
VERSION
ISSUE DATE
IEC
04-11-04
06-03-16
SOT416
SC-75
Fig 3. Package outline SOT416 (SC-75)
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
6 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
Plastic surface-mounted package; 3 leads
SOT346
E
A
D
B
X
H
v
M
A
E
3
Q
A
A
1
c
1
2
L
p
e
1
b
p
w M
B
e
detail X
0
1
2 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
A
b
c
D
E
e
e
H
L
Q
v
w
A
p
1
p
1
E
1.3
1.0
0.1
0.013
0.50
0.35
0.26
0.10
3.1
2.7
1.7
1.3
3.0
2.5
0.6
0.2
0.33
0.23
mm
1.9
0.95
0.2
0.2
REFERENCES
EUROPEAN
PROJECTION
OUTLINE
VERSION
ISSUE DATE
IEC
JEDEC
JEITA
SC-59A
04-11-11
06-03-16
SOT346
TO-236
Fig 4. Package outline SOT346 (SC-59/TO-236)
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
7 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
Leadless ultra small plastic package; 3 solder lands; body 1.0 x 0.6 x 0.5 mm
SOT883
L
L
1
2
b
3
b
e
1
1
e
1
A
A
1
E
D
0
0.5
1 mm
scale
DIMENSIONS (mm are the original dimensions)
A
(1)
1
UNIT
A
b
b
D
E
e
e
L
L
1
1
1
max.
0.50
0.46
0.20 0.55 0.62 1.02
0.12 0.47 0.55 0.95
0.30 0.30
0.22 0.22
mm
0.03
0.35 0.65
Note
1. Including plating thickness
REFERENCES
JEDEC
OUTLINE
VERSION
EUROPEAN
PROJECTION
ISSUE DATE
IEC
JEITA
03-02-05
03-04-03
SOT883
SC-101
Fig 5. Package outline SOT883 (SC-101)
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
8 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
Plastic single-ended leaded (through hole) package; 3 leads
SOT54
c
E
d
A
L
b
1
2
e
1
e
D
3
b
1
L
1
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
(1)
L
1
UNIT
A
b
b
c
D
d
E
e
e
L
1
1
max.
5.2
5.0
0.48
0.40
0.66
0.55
0.45
0.38
4.8
4.4
1.7
1.4
4.2
3.6
14.5
12.7
mm
2.54
1.27
2.5
Note
1. Terminal dimensions within this zone are uncontrolled to allow for flow of plastic and terminal irregularities.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
04-06-28
04-11-16
SOT54
TO-92
SC-43A
Fig 6. Package outline SOT54 (SC-43A/TO-92)
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
9 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
Plastic single-ended leaded (through hole) package; 3 leads (wide pitch)
SOT54A
c
E
A
L
d
L
b
2
1
e
1
e
D
2
3
b
1
L
1
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
(1)
L
1
UNIT
A
b
b
c
D
d
E
e
e
L
L
2
1
1
max.
5.2
5.0
0.48
0.40
0.66
0.55
0.45
0.38
4.8
4.4
1.7
1.4
4.2
3.6
14.5
12.7
3
2
mm
5.08
2.54
3
Note
1. Terminal dimensions within this zone are uncontrolled to allow for flow of plastic and terminal irregularities.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
97-05-13
04-06-28
SOT54A
Fig 7. Package outline SOT54A
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
10 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
Plastic single-ended leaded (through hole) package; 3 leads (on-circle)
SOT54 variant
c
e
1
L
2
E
d
A
L
b
1
2
e
1
e
D
3
b
1
L
1
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
(1)
L
L
2
1
UNIT
A
b
b
c
D
d
E
e
e
L
1
1
max
max
5.2
5.0
0.48
0.40
0.66
0.55
0.45
0.38
4.8
4.4
1.7
1.4
4.2
3.6
14.5
12.7
mm
2.54
1.27
2.5
2.5
Note
1. Terminal dimensions within this zone are uncontrolled to allow for flow of plastic and terminal irregularities.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
04-06-28
05-01-10
SOT54 variant
Fig 8. Package outline SOT54 variant
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
11 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
Plastic surface-mounted package; 3 leads
SOT23
D
B
E
A
X
H
v
M
A
E
3
Q
A
A
1
c
1
2
e
1
b
p
w M
B
L
p
e
detail X
0
1
2 mm
scale
DIMENSIONS (mm are the original dimensions)
A
1
UNIT
b
c
D
E
e
e
H
L
Q
v
w
A
p
p
1
E
max.
1.1
0.9
0.48
0.38
0.15
0.09
3.0
2.8
1.4
1.2
2.5
2.1
0.45
0.15
0.55
0.45
mm
0.1
1.9
0.95
0.2
0.1
REFERENCES
EUROPEAN
PROJECTION
OUTLINE
VERSION
ISSUE DATE
IEC
JEDEC
JEITA
04-11-04
06-03-16
SOT23
TO-236AB
Fig 9. Package outline SOT23 (TO-236AB)
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
12 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
Plastic surface-mounted package; 3 leads
SOT323
D
B
E
A
X
H
y
v M
A
E
3
Q
A
A
1
c
1
2
L
p
e
1
b
p
w
M B
e
detail X
0
1
2 mm
scale
DIMENSIONS (mm are the original dimensions)
A
1
max
A
UNIT
b
c
D
E
e
e
H
E
L
Q
v
w
p
p
1
1.1
0.8
0.4
0.3
0.25
0.10
2.2
1.8
1.35
1.15
2.2
2.0
0.45
0.15
0.23
0.13
mm
0.1
1.3
0.65
0.2
0.2
REFERENCES
JEDEC JEITA
EUROPEAN
PROJECTION
OUTLINE
VERSION
ISSUE DATE
IEC
04-11-04
06-03-16
SOT323
SC-70
Fig 10. Package outline SOT323 (SC-70)
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
13 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
9. Packing information
Table 9.
Packing methods
The indicated -xxx are the last three digits of the 12NC ordering code. [1]
Type number
Package
Description
Packing quantity
3000
5000
10000
-135
-135
-315
-
PDTA115TE
PDTA115TK
PDTA115TM
PDTA115TS
SOT416
SOT346
SOT883
SOT54
4 mm pitch, 8 mm tape and reel
4 mm pitch, 8 mm tape and reel
2 mm pitch, 8 mm tape and reel
bulk, straight leads
-115
-
-115
-
-
-
-
-412
SOT54A
SOT54A
SOT54 variant
SOT23
tape and reel, wide pitch
-
-
-116
-126
-
tape ammopack, wide patch
bulk, delta pinning
-
-
-
-112
PDTA115TT
PDTA115TU
4 mm pitch, 8 mm tape and reel
4 mm pitch, 8 mm tape and reel
-215
-115
-
-
-235
-135
SOT323
[1] For further information and the availability of packing methods, see Section 12.
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
14 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
10. Revision history
Table 10. Revision history
Document ID
Release date
20090902
Data sheet status
Change notice
Supersedes
PDTA115T_SER_5
Modifications:
Product data sheet
-
PDTA115T_SER_4
• This data sheet was changed to reflect the new company name NXP Semiconductors,
including new legal definitions and disclaimers. No changes were made to the technical
content.
• Figure 3 “Package outline SOT416 (SC-75)”: updated
• Figure 4 “Package outline SOT346 (SC-59/TO-236)”: updated
• Figure 9 “Package outline SOT23 (TO-236AB)”: updated
• Figure 10 “Package outline SOT323 (SC-70)”: updated
PDTA115T_SER_4
PDTA115TT_3
PDTA115TT_2
PDTA115TT_1
20050405
20040907
20040518
20040323
Product data sheet
Objective data sheet
Objective data sheet
Objective data sheet
-
-
-
-
PDTA115TT_3
PDTA115TT_2
PDTA115TT_1
-
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
15 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
11. Legal information
11.1 Data sheet status
Document status[1][2]
Product status[3]
Development
Definition
Objective [short] data sheet
This document contains data from the objective specification for product development.
This document contains data from the preliminary specification.
This document contains the product specification.
Preliminary [short] data sheet Qualification
Product [short] data sheet Production
[1]
[2]
[3]
Please consult the most recently issued document before initiating or completing a design.
The term ‘short data sheet’ is explained in section “Definitions”.
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
damage. NXP Semiconductors accepts no liability for inclusion and/or use of
NXP Semiconductors products in such equipment or applications and
therefore such inclusion and/or use is at the customer’s own risk.
11.2 Definitions
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) may cause permanent
damage to the device. Limiting values are stress ratings only and operation of
the device at these or any other conditions above those given in the
Characteristics sections of this document is not implied. Exposure to limiting
values for extended periods may affect device reliability.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Terms and conditions of sale — NXP Semiconductors products are sold
subject to the general terms and conditions of commercial sale, as published
at http://www.nxp.com/profile/terms, including those pertaining to warranty,
intellectual property rights infringement and limitation of liability, unless
explicitly otherwise agreed to in writing by NXP Semiconductors. In case of
any inconsistency or conflict between information in this document and such
terms and conditions, the latter will prevail.
11.3 Disclaimers
General — Information in this document is believed to be accurate and
reliable. However, NXP Semiconductors does not give any representations or
warranties, expressed or implied, as to the accuracy or completeness of such
information and shall have no liability for the consequences of use of such
information.
No offer to sell or license — Nothing in this document may be interpreted
or construed as an offer to sell products that is open for acceptance or the
grant, conveyance or implication of any license under any copyrights, patents
or other industrial or intellectual property rights.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
Export control — This document as well as the item(s) described herein
may be subject to export control regulations. Export might require a prior
authorization from national authorities.
Quick reference data — The Quick reference data is an extract of the
product data given in the Limiting values and Characteristics sections of this
document, and as such is not complete, exhaustive or legally binding.
Suitability for use — NXP Semiconductors products are not designed,
authorized or warranted to be suitable for use in medical, military, aircraft,
space or life support equipment, nor in applications where failure or
malfunction of an NXP Semiconductors product can reasonably be expected
to result in personal injury, death or severe property or environmental
11.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
12. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
PDTA115T_SER_5
© NXP B.V. 2009. All rights reserved.
Product data sheet
Rev. 05 — 2 September 2009
16 of 17
PDTA115T series
NXP Semiconductors
PNP resistor-equipped transistors; R1 = 100 kΩ, R2 = open
13. Contents
1
Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . 1
General description. . . . . . . . . . . . . . . . . . . . . . 1
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Quick reference data. . . . . . . . . . . . . . . . . . . . . 1
1.1
1.2
1.3
1.4
2
Pinning information. . . . . . . . . . . . . . . . . . . . . . 2
Ordering information. . . . . . . . . . . . . . . . . . . . . 3
Marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 4
Thermal characteristics. . . . . . . . . . . . . . . . . . . 4
Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . 5
Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 6
Packing information. . . . . . . . . . . . . . . . . . . . . 14
Revision history. . . . . . . . . . . . . . . . . . . . . . . . 15
3
4
5
6
7
8
9
10
11
Legal information. . . . . . . . . . . . . . . . . . . . . . . 16
Data sheet status . . . . . . . . . . . . . . . . . . . . . . 16
Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 16
11.1
11.2
11.3
11.4
12
13
Contact information. . . . . . . . . . . . . . . . . . . . . 16
Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP B.V. 2009.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 2 September 2009
Document identifier: PDTA115T_SER_5
相关型号:
PDTA115TT,215
PDTA115T series - PNP resistor-equipped transistors; R1 = 100 kOhm, R2 = open TO-236 3-Pin
NXP
PDTA115TU,115
PDTA115T series - PNP resistor-equipped transistors; R1 = 100 kOhm, R2 = open SC-70 3-Pin
NXP
©2020 ICPDF网 联系我们和版权申明