NIPXI7951R [NI]

16-Channel, 50 MS/s, 14-Bit Digitizer Adapter Module for NI FlexRIO;
NIPXI7951R
型号: NIPXI7951R
厂家: National Instruments    National Instruments
描述:

16-Channel, 50 MS/s, 14-Bit Digitizer Adapter Module for NI FlexRIO

文件: 总14页 (文件大小:548K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Technical Sales  
United States  
(866) 531-6285  
info@ni.com  
Detailed Specifications | Pinouts/Front Panel Connections  
For user manuals and dimensional drawings, visit the product page resources tab on ni.com.  
Last Revised: 2013-03-19 09:30:02.0  
16-Channel, 50 MS/s, 14-Bit Digitizer Adapter Module for NI FlexRIO  
NI 5751  
16 simultaneously sampled 50 MS/s channels  
14-bit vertical resolution  
8 general-purpose digital input and output lines for system stimulus and control  
Well-suited for applications ranging from research to large-scale deployment  
Requires NI FlexRIO FPGA module  
2 Vpp, 50 Ω single-ended inputs with DC coupling  
Overview  
Experiments and measurements in areas such as experimental physics, nondestructive test, and medical imaging can span across tens or hundreds of channels, requiring not  
only a system with high-channel density but also a way to retrieve and transfer the data and/or measurements of interest. The NI 5751 digitizer adapter module for NI FlexRIO  
provides the unique combination of high-channel density, scalability with PXI and PXI Express, and a fully programmable FPGA, which you can add for tasks such as custom  
triggering or inline signal processing. Eight digital inputs and outputs offer further benefits as system stimulus or control signals.  
Back to Top  
Application and Technology  
Key Specifications  
Table 1. Key Typical Specifications of the NI 5751  
Combined with an NI FlexRIO FPGA module, the NI 5751 provides a powerful solution for applications requiring a high-channel-count digitizer with low crosstalk, the small form  
factor and scalability of PXI, and a user-accessible FPGA for custom real-time processing.  
1/14  
www.ni.com  
 
Figure 1. NI 5751 Characteristic Dynamic Performance, Spectrum – 64 k Samples, 5.3 MHz, -1 dBFS Input Signal  
Application Areas  
Table 2. Applications and Example Algorithms for the NI 5751  
About NI FlexRIO  
The NI FlexRIO family consists of PXI and PXI Express field-programmable gate array (FPGA) modules coupled to I/O adapter modules. Programmed with the NI LabVIEW  
FPGA Module, these modules together provide high-performance I/O and user-defined hardware processing on the PXI platform.  
Figure 2. NI FlexRIO Architecture  
NI FlexRIO FPGA modules feature the latest in FPGA technology and high-performance bus interfaces.  
Table 3. NI FlexRIO FPGA Module Options  
PXI Express NI FlexRIO FPGA modules feature Xilinx Virtex-5 SXT FPGAs with up to 512 MB of onboard DRAM, which you can access at bandwidths up to 3.2 GB/s. In addition  
to general-purpose reconfigurable logic, SXT FPGAs are optimized for high-speed digital signal processing (DSP), with up to 640 DSP slices for single-cycle multiplication and  
filtering functions. PXI Express NI FlexRIO FPGA modules also feature the NI STC-3 application-specific integrated circuit (ASIC), providing an optimized, high-bandwidth PCI  
Express x4 communications link to the backplane of the PXI Express chassis. This ASIC reduces the FPGA resources needed to implement host communication and enables new  
data transfer technology in the unique peer-to-peer (P2P) streaming feature. With NI P2P data streaming technology, you can continuously transfer data to and from PXI Express  
2/14  
www.ni.com  
NI FlexRIO FPGA modules at rates greater than 800 MB/s for additional processing and I/O integration. You can also stream to and from select PXI Express NI modular  
instruments for an even greater variety of I/O.  
PXI NI FlexRIO FPGA modules feature Xilinx Virtex-5 LX FPGAs with up to 128 MB of onboard DRAM, which you can access at bandwidths up to 1.6 GB/s. They feature all the  
benefits of the PXI platform including synchronization, triggering, and high-speed data transfer to and from their host.  
Table 4. PXI and PXI Express FPGA Module Comparison  
National Instruments and third parties offer NI FlexRIO adapter modules, and you can build your own adapter modules using the NI FlexRIO Adapter Module Development Kit  
(MDK). With custom adapter modules, you can implement the exact analog and digital I/O your application requires, along with graphical FPGA programming provided by  
LabVIEW. View a current list of NI and third-party adapter modules at ni.com/flexrio. This ability to easily create high-bandwidth P2P data streams helps provide scalable signal  
processing and I/O integration.  
LabVIEW FPGA  
With the high-level graphical programming capabilities of LabVIEW FPGA, programming for the NI 5751 is far simpler than low-level HDL programming. Acquiring samples from  
one NI FlexRIO digitizer adapter module's analog-to-digital converter at its configured rate and placing the data into an FPGA FIFO is depicted in Figure 3.  
Figure 3. LabVIEW FPGA Code for Acquiring Data from an NI FlexRIO Digitizer Adapter Module  
From this point, you may implement your own processing, filtering, fast Fourier transform (FFT), or control. Figure 4 shows custom demodulation using IP from the FPGA RF  
Communications Library on ni.com/labs.  
Figure 4. LabVIEW FPGA Code for Demodulating and Decoding I and Q Signals after 4X Decimation  
For implementing a real-time spectrum analyzer, Figure 5 shows code that performs windowing, conversion to the frequency domain, comparison against a frequency mask, and  
assertion of a trigger when that mask is exceeded.  
3/14  
www.ni.com  
Figure 5. LabVIEW FPGA Code for a Real-Time Spectrum Analyzer  
Finally, Figure 6 shows a custom, 128-tap inline finite impulse response (FIR) filter with reloadable coefficients. After filtering, the data is generated through a digital-to-analog  
converter.  
Figure 6. LabVIEW FPGA Code for an Inline Filter  
Back to Top  
Support and Services  
System Assurance Programs  
NI system assurance programs are designed to make it even easier for you to own an NI system. These programs include configuration and deployment services for your NI PXI,  
CompactRIO, or Compact FieldPoint system. The NI Basic System Assurance Program provides a simple integration test and ensures that your system is delivered completely  
assembled in one box. When you configure your system with the NI Standard System Assurance Program, you can select from available NI system driver sets and application  
development environments to create customized, reorderable software configurations. Your system arrives fully assembled and tested in one box with your software preinstalled.  
When you order your system with the standard program, you also receive system-specific documentation including a bill of materials, an integration test report, a recommended  
maintenance plan, and frequently asked question documents. Finally, the standard program reduces the total cost of owning an NI system by providing three years of warranty  
coverage and calibration service. Use the online product advisors at ni.com/advisor to find a system assurance program to meet your needs.  
Technical Support  
Get answers to your technical questions using the following National Instruments resources.  
Support - Visit ni.com/support to access the NI KnowledgeBase, example programs, and tutorials or to contact our applications engineers who are located in NI sales  
offices around the world and speak the local language.  
Discussion Forums - Visit forums.ni.com for a diverse set of discussion boards on topics you care about.  
Online Community - Visit community.ni.com to find, contribute, or collaborate on customer-contributed technical content with users like you.  
Repair  
While you may never need your hardware repaired, NI understands that unexpected events may lead to necessary repairs. NI offers repair services performed by highly trained  
technicians who quickly return your device with the guarantee that it will perform to factory specifications. For more information, visit ni.com/repair.  
Training and Certifications  
The NI training and certification program delivers the fastest, most certain route to increased proficiency and productivity using NI software and hardware. Training builds the skills  
to more efficiently develop robust, maintainable applications, while certification validates your knowledge and ability.  
Classroom training in cities worldwide - the most comprehensive hands-on training taught by engineers.  
On-site training at your facility - an excellent option to train multiple employees at the same time.  
Online instructor-led training - lower-cost, remote training if classroom or on-site courses are not possible.  
Course kits - lowest-cost, self-paced training that you can use as reference guides.  
Training memberships and training credits - to buy now and schedule training later.  
Visit ni.com/training for more information.  
Extended Warranty  
NI offers options for extending the standard product warranty to meet the life-cycle requirements of your project. In addition, because NI understands that your requirements may  
change, the extended warranty is flexible in length and easily renewed. For more information, visit ni.com/warranty.  
OEM  
NI offers design-in consulting and product integration assistance if you need NI products for OEM applications. For information about special pricing and services for OEM  
customers, visit ni.com/oem.  
Alliance  
Our Professional Services Team is comprised of NI applications engineers, NI Consulting Services, and a worldwide National Instruments Alliance Partner program of more than  
700 independent consultants and integrators. Services range from start-up assistance to turnkey system integration. Visit ni.com/alliance.  
Back to Top  
4/14  
www.ni.com  
Detailed Specifications  
This section lists the specifications of the NI FlexRIO adapter module (NI 5751). Pair these specifications with the specifications listed in the NI FlexRIO FPGA Module  
Installation Guide and Specifications. For more information about safety and electromagnetic compatibility refer to the Read Me First: Safety and Electromagnetic Compatibility  
document included in your hardware kit or available at ni.com/manuals.  
Maximum and minimum specifications are warranted not to exceed these values within certain operating conditions and include the effects of temperature and uncertainty unless  
otherwise noted.  
Characteristic specifications are unwarranted values that are representative of an average unit operating at room temperature.  
Typical specifications are unwarranted values that are representative of a majority (90%) of units within certain operating conditions and include the effects of temperature and  
uncertainty unless otherwise noted.  
These specifications are characteristic at 25 °C unless otherwise noted.  
Absolute Maximum Ratings  
Caution Stresses beyond those listed in this section may cause permanent damage to the adapter module. Avoid swapping the analog and digital cables because  
doing so will short the digital output terminals to ground.  
±2 V  
Analog input overload  
–0.5 V to 3.5 V  
External clock input  
–0.5 V to 3.5 V  
Digital input  
2 mA  
Digital output current  
Analog Input (AI 0 to AI 15)  
General Characteristics  
VHDCI. For pinout, refer to NI 5751 Pinout—Analog Input CH 0 to 15  
Type of connector  
16 single-ended  
Number of channels  
2 V  
pp  
Max input voltage swing  
Input impedance  
50 Ω ±2%  
DC coupled  
Coupling  
AD9252, 14-bit pipelined analog-to-digital converter  
ADC manufacturer part number  
Note For additional information on the AD9252, refer to the device datasheet at www.analog.com.  
Specific Characteristics  
NI 5751 Characteristic Frequency Response  
NI 5751 Characteristic Frequency Response  
5/14  
www.ni.com  
 
26 MHz  
Bandwidth (–3 dB)  
DC gain error  
DC offset error  
Crosstalk  
±2% of input  
±2% of FS  
–75 dB at 1 MHz, –65 dB at 5 MHz, Measured on one channel with test  
signal applied to another channel  
71 dB, –1 dBFS input signal, f = 5 MHz  
in  
Signal-to-noise ratio (SNR)  
Spurious-free dynamic range (SFDR)  
Total harmonic distortion (THD)  
Average noise density  
73 dBc, –1 dBFS input signal, f = 5 MHz  
in  
73 dBc, –1 dBFS input signal, f = 5 MHz  
in  
–147 dBFS/Hz  
NI 5751 Characteristic Dynamic Performance, Spectrum-64 k Samples, 5.3 MHz, –1 dBFS Input Signal  
NI 5751 Characteristic Noise Density, Spectrum-64 k Samples  
Sample Clock  
Sample clock sources  
50 MHz onboard clock  
1
2
Sync Clock (DStarA)  
2
CLK IN (front panel SMB)  
6/14  
www.ni.com  
 
2
30 MHz to 50 MHz  
Sample clock frequency range  
CLK IN  
General Characteristics  
Connector  
SMB  
3.3 V CMOS  
2.2 V  
Logic Level  
V
IH  
0.6 V  
V
IL  
> 50 kΩ  
DC  
Input impedance  
Input coupling  
Duty cycle  
45% to 55%  
Digital Input Terminals  
General Characteristics  
Number of channels  
8
VHDCI. For pinout, refer to NI 5751 Pinout—Digital Connector  
Connector  
Minimum high-level input voltage  
2.0 V  
V
(min)  
IH  
Maximum low-level input voltage  
(max)  
0.8 V  
V
IL  
Digital Output Terminals  
General Characteristics  
Number of channels  
8
VHDCI. For pinout, refer to NI 5751 Pinout—Digital Connector  
Connector  
Minimum high-level output voltage  
2.4 V  
V
(min)  
OH  
Maximum low-level output voltage  
(max)  
0.55 V  
V
OL  
1 mA  
Maximum output current  
Minimum pulse width  
10 ns  
1 MHz, All outputs toggling  
Maximum toggle frequency  
Hardware Block Diagram  
NI 5751 Hardware Block Diagram  
7/14  
www.ni.com  
NI 5751 FlexRIO CLIP Node Wire Descriptions  
NI 5751 CLIP Node IO Descriptions  
Function  
Port Name  
Type  
AI A<0..7> I16  
Data from each of the eight channels on ADC A. If you are using the NI 5751 CLIP, data is clocked out of the CLIP on IO Module Clock 0. If you are  
using the NI 5751 Multidevice Synchronization CLIP, data is clocked out of the CLIP on DStarA. After Initialization Done is asserted the data is valid  
on every clock cycle.  
AI  
I16  
Data from each of the eight channels on ADC B. If you are using the NI 5751 CLIP, data is clocked out of the CLIP on IO Module Clock 0. If you are  
using the NI 5751 Multidevice Synchronization CLIP, data is clocked out of the CLIP on DStarA. After Initialization Done is asserted the data is valid  
on every clock cycle.  
B<8..15>  
DI <0..7>  
Boolean Digital Input. Refer to the Digital Input Terminals section for more information.  
DO <0..7> Boolean Digital Output. Refer to the Digital Output Terminals section for more information.  
Digital  
Output  
Enable  
Boolean Enables the digital outputs.  
IO Module FPGA  
The ADC sample clock.  
Clock 0  
Clock  
Sample  
Clock  
U8  
3
Selects which clock is used as the ADC sample clock. When Sample Clock Select is changed, the data capture circuit is reinitialized. This signal  
should be inside a single-cycle timed loop with a clock source of the 40 MHz onboard clock.  
Select  
3
Force  
Boolean  
Forces a CLIP initialization. If you are using an external clock and the clock frequency changes, this signal must be manually asserted. ADC registers  
Initialization  
retain their values when Force Initialization is manually asserted. This signal should be inside a single-cycle timed loop with a clock source of the  
40 MHz onboard clock.  
3
Initialization Boolean  
Done  
When this signal is asserted, initialization of the CLIP has completed. This signal should be inside a single-cycle timed loop with a clock source of the  
40 MHz onboard clock.  
8/14  
www.ni.com  
NI 5751 CLIP Node IO Descriptions  
Function  
Port Name  
Type  
ADC Error Boolean When ADC Error A is asserted the width of the sampling window from ADC A has shrunk below its required value, which does not guarantee that the  
A
data can be sampled correctly. This could be caused by a noisy clock source, a damaged ADC, or an incompatible NI FlexRIO FPGA module. ADC  
3
Error A is a sticky bit and is cleared upon reinitialization.  
ADC Error Boolean When ADC Error B is asserted the width of the sampling window from ADC B has shrunk below its required value, which does not guarantee that the  
B
data can be sampled correctly. This could be caused by a noisy clock source, a damaged ADC, or an incompatible NI FlexRIO FPGA module. ADC  
3
Error B is a sticky bit and is cleared upon reinitialization.  
PLL  
Boolean Indicates that the PLL has become unlocked since the board was initialized. When the PLL is unlocked IO Mod Clock 0 is disabled. When set, PLL  
3
Unlocked  
Unlocked is cleared upon reinitialization. This signal should be inside a single-cycle timed loop with a clock source of the 40 MHz onboard clock.  
4
Boolean Indicates the SPI engine is idle and ready for a SPI read or write transaction. This signal should be inside a single-cycle timed loop with a clock source  
of the 40 MHz onboard clock.  
SPI Idle  
SPI Device U8  
Selects which ADC the SPI port will communicate with. This signal should be inside a single-cycle timed loop with a clock source of the 40 MHz onboard  
clock.  
4
Select  
SPI  
U8  
The address of the register in the ADC selected. This signal should be inside a single-cycle timed loop with a clock source of the 40 MHz onboard clock.  
4
Address  
SPI Write  
U16  
Data to be written to the register in the ADC selected. This signal should be inside a single-cycle timed loop with a clock source of the 40 MHz onboard  
clock.  
4
Data  
4
Boolean Begin SPI write transaction. The SPI Write signal should be inside a single-cycle timed loop with a clock source of the 40 MHz onboard clock.  
SPI Write  
Initialization  
During initialization, the CLIP does the following:  
Resets a PLL in the CLIP that is used to receive data from the ADCs.  
Resets the deserialization circuit.  
Recalibrates the data delays for capturing the data using dynamic phase alignment.  
Aligns the two ADC ICs to each other.  
Clears ADC Error X.  
Manual Initialization  
The user FPGA code must manually start initialization in the following instance:  
When using DStarA or CLK IN as the ADC sample clock and the frequency of the clock has changed since the last initialization.  
To manually start initialization, the user FPGA code must assert Force Initialization.  
Note When initialization starts, the Initialization Done signal deasserts within 100 ns. Initialization Done does not assert again until initialization has completed. You can  
expect a delay of up to 2 seconds before Initialization Done asserts again, depending on your clock rate. If you read the Initialization Done indicator before it has had  
time to deassert (100 ns), you may get a false positive.  
Automatic Initialization  
The CLIP performs initialization automatically in the following instances:  
The FPGA IO is enabled to the NI 5751  
The user FPGA code changes the Sample Clock Select signal  
FPGA IO is enabled automatically when the CLIP is loaded into the FPGA. You can also programmatically enable and disable the FPGA IO from the host VI. When FPGA IO is  
enabled, the CLIP resets all ADC registers.  
Caution Do not execute user FPGA code using IO Module Clock 0 until Initialization Done is True. While Initialization Done is False, the clocks are not stable.  
If the user FPGA code changes the Sample Clock Select signal, the CLIP begins initialization automatically; you do not need to assert Force Initialization.  
Note When initialization starts, the Initialization Done signal deasserts within 100 ns. Initialization Done does not assert again until initialization has completed. You can  
expect a delay of up to 2 seconds before Initialization Done asserts again, depending on your clock rate. If you read the Initialization Done indicator before it has had  
time to deassert (100 ns), you may get a false positive.  
Accessing SPI Registers  
The ADC register maps are included in the AD9252 datasheet. The following application note found on Analog Devices' Web site contains more information and SPI functionality  
for the AD9252: AN-877 Application Note, Interfacing to High Speed ADCs via SPI.  
SPI reads from the AD9252 are not supported on the NI 5751. The SPI access does not actually take effect until the software transfer bit (bit 0) of the device_update (offset  
0xFF) register is written.  
To access a register in an ADC, complete the following steps:  
9/14  
www.ni.com  
1. Configure the following:  
SPI Device Select with which ADC to access.  
SPI Address with the register offset.  
SPI Write Data with the write data.  
2. Set SPI Write for a write transaction.  
3. Poll for SPI Idle to be True.  
Power  
Power requirements from the NI FlexRIO FPGA module  
+12 V  
200 mA, 2.4 W max  
900 mA, 2.97 W max  
5.37 W  
+3.3 V  
Total power  
Physical  
12.9 × 2.0 × 12.1 cm (5.1 × 0.8 × 4.7 in.)  
284 g (10 oz)  
Dimensions  
Weight  
One SMB connector and two 68-pin VHDCI connectors  
Front panel connectors  
Environmental  
This device is intended for indoor use only.  
Operating environment  
0 °C to 55 °C, Tested in accordance with IEC-60068-2-1  
and IEC-60068-2-2.  
10% to 90%, noncondensing, Tested in accordance with IEC-60068-2-56.  
Relative humidity range  
Altitude  
2,000 m  
2
Pollution Degree  
Storage environment  
Ambient temperature range  
–20 °C to 70 °C, Tested in accordance with IEC-60068-2-1 and  
IEC-60068-2-2.  
5% to 95%, noncondensing, Tested in accordance with IEC-60068-2-56.  
Relative humidity range  
Note Clean the device with a soft, non-metallic brush. Make sure that the device is completely dry and free from contaminants before returning it to service.  
Compliance and Certifications  
Safety Standards  
This product is designed to meet the requirements of the following standards of safety for electrical equipment for measurement, control, and laboratory use:  
IEC 61010-1, EN 61010-1  
UL 61010-1, CSA 61010-1  
Note For UL and other safety certifications, refer to the product label or the Online Product Certification section.  
Electromagnetic Compatibility  
This product meets the requirements of the following EMC standards for electrical equipment for measurement, control, and laboratory use:  
EN 61326-1 (IEC 61326-1): Class A emissions; Basic immunity  
EN 55011 (CISPR 11): Group 1, Class A emissions  
AS/NZS CISPR 11: Group 1, Class A emissions  
FCC 47 CFR Part 15B: Class A emissions  
ICES-001: Class A emissions  
Note For EMC declarations and certifications, refer to the Online Product Certification section.  
Note When operating this product, use shielded cables and accessories.  
CE Compliance  
This product meets the essential requirements of applicable European Directives, as amended for CE marking, as follows:  
2006/95/EC; Low-Voltage Directive (safety)  
10/14  
www.ni.com  
2004/108/EC; Electromagnetic Compatibility Directive (EMC)  
Online Product Certification  
To obtain product certifications and the DoC for this product, visit ni.com/certification, search by module number or product line, and click the appropriate link in the Certification  
column.  
Environmental Management  
NI is committed to designing and manufacturing products in an environmentally responsible manner. NI recognizes that eliminating certain hazardous substances from our  
products is beneficial not only to the environment but also to NI customers.  
For additional environmental information, refer to the NI and the Environment Web page at ni.com/environment. This page contains the environmental regulations and directives  
with which NI complies, as well as other environmental information not included in this document.  
Waste Electrical and Electronic Equipment (WEEE)  
EU Customers At the end of the product life cycle, all products must be sent to a WEEE recycling center. For more information about WEEE recycling centers, National  
Instruments WEEE initiatives, and compliance with WEEE Directive 2002/96/EC on Waste Electrical and Electronic Equipment, visit ni.com/environment/weee.htm.  
1
Sync Clock (DStarA) is only available on NI PXI Express FlexRIO FPGA modules (such as the NI PXIe-796xR). On PXI Express modules, Sync Clock is driven by the DStarA  
from the PXI/PXIe backplane. For PXI modules (such as the NI PXI-795xR), Sync Clock (DStarA) is not available.  
2
If you change the frequency of Sync Clock (DStarA) or CLK IN (when used as the sample clock), you must assert Force Initialization. For more information, refer to the  
Initialization section.  
3
For more information, refer to the Initialization section.  
4
For more information, refer to the Accessing SPI Registers section.  
Back to Top  
11/14  
www.ni.com  
 
 
 
 
Pinouts/Front Panel Connections  
NI 5751 Front Panel Connectors  
Number Signal Description  
Digital input  
DI 0–7  
terminals  
1
DO Digital output  
0–7  
terminals  
External  
2
3
CLK IN sample clock  
input  
AI 0 Single-ended  
through analog input  
AI 15  
channels  
12/14  
www.ni.com  
 
NI 5751 Pinout-Digital Connector  
13/14  
www.ni.com  
NI 5751 Pinout-Analog Input CH 0 to 15  
Back to Top  
©2010 National Instruments. All rights reserved. CompactRIO, FieldPoint, LabVIEW, National Instruments, National Instruments Alliance Partner, NI, ni.com, and NI FlexRIO are trademarks of National Instruments.  
Other product and company names listed are trademarks or trade names of their respective companies. A National Instruments Alliance Partner is a business entity independent from National Instruments and has  
no agency, partnership, or joint-venture relationship with National Instruments.  
My Profile | RSS | Privacy | Legal | Contact NI © 2012 National Instruments Corporation. All rights reserved.  
14/14  
www.ni.com  

相关型号:

NIPXI7952R

16-Channel, 50 MS/s, 14-Bit Digitizer Adapter Module for NI FlexRIO
NI

NIPXI7953R

16-Channel, 50 MS/s, 14-Bit Digitizer Adapter Module for NI FlexRIO
NI

NIPXI7954R

16-Channel, 50 MS/s, 14-Bit Digitizer Adapter Module for NI FlexRIO
NI

NIPXIE-2527

32-Channel (2-Wire), 300 V Multiplexer Switches
NI

NIPXIE-2529

High-Density Multiconfiguration Matrix Modules
NI

NIPXIE-2531

High-Density Multiconfiguration Matrix Switch Modules
NI

NIPXIE-2532

High-Density Multiconfiguration Matrix Switch Modules
NI

NIPXIE-2569

100 independent single-pole single-throw (SPST) relays
NI

NIPXIE-2575

196x1 1-wire, 98x1 2-wire multiplexer/Onboard relay counting
NI

NIPXIE-2593

500 MHz bandwidth/50 OHM characteristic impedance
NI

NIPXIE-4330

Data Acquisition with Integrated Signal Conditioning for Bridge-Based Measurements
NI

NIPXIE-5162

1.5 GHz analog Sampling rates of 5 GS/s
NI