ADC12030CIWM/NOPB
更新时间:2024-09-18 13:04:05
品牌:NSC
描述:IC 2-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO16, SOP-16, Analog to Digital Converter
ADC12030CIWM/NOPB 概述
IC 2-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO16, SOP-16, Analog to Digital Converter 模数转换器
ADC12030CIWM/NOPB 规格参数
是否Rohs认证: | 符合 | 生命周期: | Transferred |
包装说明: | SOP, SOP16,.4 | Reach Compliance Code: | compliant |
ECCN代码: | EAR99 | HTS代码: | 8542.39.00.01 |
风险等级: | 5.34 | Is Samacsys: | N |
最大模拟输入电压: | 5.55 V | 最小模拟输入电压: | -0.05 V |
最长转换时间: | 8.8 µs | 转换器类型: | ADC, SUCCESSIVE APPROXIMATION |
JESD-30 代码: | R-PDSO-G16 | JESD-609代码: | e3 |
长度: | 10.3 mm | 最大线性误差 (EL): | 0.0244% |
湿度敏感等级: | 3 | 模拟输入通道数量: | 2 |
位数: | 12 | 功能数量: | 1 |
端子数量: | 16 | 最高工作温度: | 85 °C |
最低工作温度: | -40 °C | 输出位码: | 2'S COMPLEMENT BINARY |
输出格式: | SERIAL | 封装主体材料: | PLASTIC/EPOXY |
封装代码: | SOP | 封装等效代码: | SOP16,.4 |
封装形状: | RECTANGULAR | 封装形式: | SMALL OUTLINE |
峰值回流温度(摄氏度): | NOT SPECIFIED | 电源: | 5 V |
认证状态: | Not Qualified | 采样并保持/跟踪并保持: | SAMPLE |
座面最大高度: | 2.65 mm | 子类别: | Analog to Digital Converters |
标称供电电压: | 5 V | 表面贴装: | YES |
技术: | CMOS | 温度等级: | INDUSTRIAL |
端子面层: | Matte Tin (Sn) | 端子形式: | GULL WING |
端子节距: | 1.27 mm | 端子位置: | DUAL |
处于峰值回流温度下的最长时间: | NOT SPECIFIED | 宽度: | 7.5 mm |
Base Number Matches: | 1 |
ADC12030CIWM/NOPB 数据手册
通过下载ADC12030CIWM/NOPB数据手册来全面了解它。这个PDF文档包含了所有必要的细节,如产品概述、功能特性、引脚定义、引脚排列图等信息。
PDF下载July 1999
ADC12H030/ADC12H032/ADC12H034/ADC12H038,
ADC12030/ADC12032/ADC12034/ADC12038
Self-Calibrating 12-Bit Plus Sign Serial I/O A/D
Converters with MUX and Sample/Hold
General Description
Features
n Serial I/O (MICROWIRE Compatible)
The ADC12030, and ADC12H030 families are 12-bit plus
sign successive approximation A/D converters with serial I/O
and configurable input multiplexers. The ADC12032/
ADC12H032, ADC12034/ADC12H034 and ADC12038/
ADC12H038 have 2, 4 and 8 channel multiplexers, respec-
tively. The differential multiplexer outputs and A/D inputs are
available on the MUXOUT1, MUXOUT2, A/DIN1 and A/DIN2
pins. The ADC12030/ADC12H030 has a two channel multi-
plexer with the multiplexer outputs and A/D inputs internally
connected. The ADC12030 family is tested with a 5 MHz
clock, while the ADC12H030 family is tested with an 8 MHz
clock. On request, these A/Ds go through a self calibration
process that adjusts linearity, zero and full-scale errors to
n 2, 4, or 8 channel differential or single-ended multiplexer
n Analog input sample/hold function
n Power down mode
n Variable resolution and conversion rate
n Programmable acquisition time
n Variable digital output word length and format
n No zero or full scale adjustment required
n Fully tested and guaranteed with a 4.096V reference
n 0V to 5V analog input range with single 5V power
supply
n No Missing Codes over temperature
±
less than 1 LSB each.
The analog inputs can be configured to operate in various
Key Specifications
combinations
of
single-ended,
differential,
or
n Resolution
12-bit plus sign
pseudo-differential modes. A fully differential unipolar analog
input range (0V to +5V) can be accommodated with a single
+5V supply. In the differential modes, valid outputs are ob-
tained even when the negative inputs are greater than the
positive because of the 12-bit plus sign output data format.
n 12-bit plus sign conversion time
— ADC12H030 family
— ADC12030 family
n 12-bit plus sign throughput time
— ADC12H030 family
— ADC12030 family
n Integral linearity error
n Single supply
5.5 µs (max)
8.8 µs (max)
8.6 µs (max)
14 µs (max)
The serial I/O is configured to comply with the
™
NSC MICROWIRE
LM4040 or LM4041.
. For voltage references see the
±
1 LSB (max)
±
5V 10%
n Power dissipation
— Power down
33 mW (max)
100 µW (typ)
Applications
n Medical instruments
n Process control systems
n Test equipment
TRI-STATE® is a registered trademark of National Semiconductor Corporation.
™
™
™
COPS microcontrollers, HPC and MICROWIRE are trademarks of National Semiconductor Corporation.
© 1999 National Semiconductor Corporation
DS011354
www.national.com
ADC12038 Simplified Block Diagram
DS011354-1
Connection Diagrams
16-Pin Wide Body
SO Packages
20-Pin Wide Body
SO Packages
DS011354-6
Top View
DS011354-7
Top View
www.national.com
2
Connection Diagrams (Continued)
28-Pin Wide Body
SO Packages
24-Pin Wide Body
SO Packages
DS011354-8
DS011354-9
Top View
Top View
Ordering Information
Industrial Temperature Range
Package
−40˚C ≤ TA ≤ +85˚C
ADC12H030CIWM, ADC12030CIWM
ADC12H032CIWM, ADC12032CIWM
ADC12H034CIN, ADC12034CIN
ADC12H034CIWM, ADC12034CIWM
ADC12H038CIWM, ADC12038CIWM
M16B
M20B
N24C
M24B
M28B
Pin Descriptions
CCLK
The clock applied to this input controls the
mode select register. Table 2 through Table
5 show the assignment of the multiplexer
address and the mode select data.
sucessive approximation conversion time
interval and the acquisition time. The rise
and fall times of the clock edges should not
exceed 1 µs.
DO
The data output pin. This pin is an active
push/pull output when CS is low. When CS
is high, this output is TRI-STATE. The A/D
conversion result (D0–D12) and converter
status data are clocked out by the falling
edge of SCLK on this pin. The word length
and format of this result can vary (see Table
1). The word length and format are con-
trolled by the data shifted into the multi-
plexer address and mode select register
(see Table 5).
SCLK
This is the serial data clock input. The clock
applied to this input controls the rate at
which the serial data exchange occurs. The
rising edge loads the information on the DI
pin into the multiplexer address and mode
select shift register. This address controls
which channel of the analog input multi-
plexer (MUX) is selected and the mode of
operation for the A/D. With CS low the fall-
ing edge of SCLK shifts the data resulting
from the previous ADC conversion out on
DO, with the exception of the first bit of data.
When CS is low continously, the first bit of
the data is clocked out on the rising edge of
EOC (end of conversion). When CS is
toggled the falling edge of CS always clocks
out the first bit of data. CS should be
brought low when SCLK is low. The rise and
fall times of the clock edges should not ex-
ceed 1 µs.
EOC
CS
This pin is an active push/pull output and in-
dicates the status of the ADC12030/2/4/8.
When low, it signals that the A/D is busy with
a conversion, auto-calibration, auto-zero or
power down cycle. The rising edge of EOC
signals the end of one of these cycles.
This is the chip select pin. When a logic low
is applied to this pin, the rising edge of
SCLK shifts the data on DI into the address
register. This low also brings DO out of
TRI-STATE. With CS low the falling edge of
SCLK shifts the data resulting from the pre-
vious ADC conversion out on DO, with the
DI
This is the serial data input pin. The data ap-
plied to this pin is shifted by the rising edge
of SCLK into the multiplexer address and
3
www.national.com
MUXOUT1,
MUXOUT2
These
pins.
are
the
multiplexer
output
Pin Descriptions (Continued)
exception of the first bit of data. When CS is
A/DIN1, /DIN2 These are the converter input pins. MUX-
OUT1 is usually tied to A/DIN1. MUXOUT2
is usually tied to A/DIN2. If external circuitry
is placed between MUXOUT1 and A/DIN1,
or MUXOUT2 and A/DIN2 it may be neces-
sary to protect these pins. The voltage at
these pins should not exceed VA+ or go be-
low AGND (see Figure 5).
low continously, the first bit of the data is
clocked out on the rising edge of EOC (end
of conversion). When CS is toggled the fall-
ing edge of CS always clocks out the first bit
of data. CS should be brought low when
SCLK is low. The falling edge of CS resets a
conversion in progress and starts the se-
quence for a new conversion. When CS is
brought back low during a conversion, that
conversion is prematurely terminated. The
data in the output latches may be corrupted.
Therefore, when CS is brought back low
during a conversion in progress the data
output at that time should be ignored. CS
may also be left continuously low. In this
case it is imperative that the correct number
of SCLK pulses be applied to the ADC in or-
der to remain synchronous. After the ADC
supply power is applied it expects to see 13
clock pulses for each I/O sequence. The
number of clock pulses the ADC expects is
the same as the digital output word length.
This word length can be modified by the
data shifted in on the DO pin. Table 5 details
the data required.
VREF
+
This is the positive analog voltage reference
input. In order to maintain accuracy, the
=
voltage range of VREF (VREF
REF−) is 1 VDC to 5.0 VDC and the voltage
VREF+ −
V
at VREF+ cannot exceed VA+. See Figure 6
for recommended bypassing.
VREF
−
The negative voltage reference input. In or-
der to maintain accuracy, the voltage at this
pin must not go below GND or exceed VA+.
(See Figure 6).
VA+, VD+
These are the analog and digital power sup-
ply pins. VA+ and VD+ are not connected to-
gether on the chip. These pins should be
tied to the same power supply and by-
passed separately (see Figure 6). The oper-
ating voltage range of VA+ and VD+ is
4.5 VDC to 5.5 VDC
.
DGND
AGND
This is the digital ground pin (see Figure 6).
This is the analog ground pin (see Figure 6).
DOR
This is the data output ready pin. This pin is
an active push/pull output. It is low when the
conversion result is being shifted out and
goes high to signal that all the data has
been shifted out.
CONV
A logic low is required on this pin to program
any mode or change the ADC’s configura-
tion as listed in the Mode Programming
Table 5 such as 12-bit conversion, 8-bit con-
version, Auto Cal, Auto Zero etc. When this
pin is high the ADC is placed in the read
data only mode. While in the read data only
mode, bringing CS low and pulsing SCLK
will only clock out on DO any data stored in
the ADCs output shift register. The data on
DI will be neglected. A new conversion will
not be started and the ADC will remain in
the mode and/or configuration previously
programmed. Read data only cannot be
performed while a conversion, Auto-Cal or
Auto-Zero are in progress.
PD
This is the power down pin. When PD is
high the A/D is powered down; when PD is
low the A/D is powered up. The A/D takes a
maximum of 250 µs to power up after the
command is given.
CH0–CH7
These are the analog inputs of the MUX. A
channel input is selected by the address in-
formation at the DI pin, which is loaded on
the rising edge of SCLK into the address
register (See Tables 2, 3, 4).
The voltage applied to these inputs should
not exceed VA+ or go below GND. Exceed-
ing this range on an unselected channel will
corrupt the reading of a selected channel.
COM
This pin is another analog input pin. It is
used as a pseudo ground when the analog
multiplexer is single-ended.
www.national.com
4
Absolute Maximum Ratings (Notes 1, 2)
Operating Ratings (Notes 1, 2)
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
Operating Temperature Range
TMIN ≤ TA ≤ TMAX
ADC12030CIWM,
ADC12H030CIWM,
ADC12032CIWM,
ADC12H032CIWM,
Positive Supply Voltage
(V+ VA+ VD+)
6.5V
=
=
ADC12034CIN, ADC12034CIWM,
ADC12H034CIN,
Voltage at Inputs and Outputs
except CH0–CH7 and COM
Voltage at Analog Inputs
CH0–CH7 and COM
−0.3V to V+ +0.3V
ADC12H034CIWM,
ADC12038CIWM,
GND −5V to V+ +5V
300 mV
ADC12H038CIWM
−40˚C ≤ TA ≤ +85˚C
+4.5V to +5.5V
≤ 100 mV
|VA+ − VD+|
Supply Voltage (V+ VA+ VD+)
=
=
±
Input Current at Any Pin (Note 3)
Package Input Current (Note 3)
Package Dissipation at
30 mA
|VA+ − VD+|
±
120 mA
500 mW
1500V
VREF
VREF
+
−
0V to VA+
0V to VREF
+
=
TA 25˚C (Note 4)
VREF (VREF+ − VREF−)
1V to VA+
ESD Susceptability (Note 5)
Human Body Model
VREF Common Mode Voltage Range
Soldering Information
N Packages (10 seconds)
SO Package (Note 6):
Vapor Phase (60 seconds)
Infrared (15 seconds)
Storage Temperature
260˚C
0.1 VA+ to 0.6 VA+
0V to VA+
A/DIN1, A/DIN2, MUXOUT1
and MUXOUT2 Voltage Range
A/D IN Common Mode
Voltage Range
215˚C
220˚C
−65˚C to +150˚C
0V to VA+
Converter Electrical Characteristics
The following specifications apply for V+ VA+ VD+ +5.0 VDC, VREF
+
=
=
=
=
=
+4.096 VDC, VREF− 0 VDC, 12-bit + sign conver-
=
=
=
=
sion mode, fCK fSK 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H038, fCK fSK 5 MHz for the
=
ADC12030, ADC12032, ADC12034 and ADC12038, RS 25Ω, source impedance for VREF+ and VREF− ≤ 25Ω, fully-differential
input with fixed 2.048V common-mode voltage, and 10(tCK) acquisition time unless otherwise specified. Boldface limits apply
=
=
=
=
for TA TJ TMIN to TMAX; all other limits TA TJ 25˚C. (Notes 7, 8, 9)
Symbol
Parameter
Conditions
Typical
(Note 10)
Limits
(Note 11)
Units
(Limits)
STATIC CONVERTER CHARACTERISTICS
Resolution with No
Missing Codes
12 + sign
Bits (min)
±
±
±
±
±
+ILE
−ILE
DNL
Positive Integral Linearity Error
Negative Integral Linearity Error
Differential Non-Linearity
Positive Full-Scale Error
Negative Full-Scale Error
Offset Error
After Auto-Cal (Notes 12, 18)
After Auto-Cal (Notes 12, 18)
After Auto-Cal
1/2
1/2
1
1
1
LSB (max)
LSB (max)
LSB (max)
LSB (max)
LSB (max)
LSB (max)
±
±
±
±
±
After Auto-Cal (Notes 12, 18)
After Auto-Cal (Notes 12, 18)
After Auto-Cal (Notes 5, 18)
1/2
1/2
1/2
3.0
3.0
±
2
= =
IN(+) VIN (−) 2.048V
V
±
±
DC Common Mode Error
Total Unadjusted Error
After Auto-Cal (Note 15)
After Auto-Cal
2
1
3.5
LSB (max)
LSB
±
TUE
(Notes 12, 13, 14)
8-bit + sign mode
Resolution with No
Missing Codes
8 + sign
Bits (min)
±
±
±
±
±
+INL
−INL
DNL
Positive Integral Linearity Error
Negative Integral Linearity Error
Differential Non-Linearity
8-bit + sign mode (Note 12)
8-bit + sign mode (Note 12)
8-bit + sign mode
1/2
1/2
3/4
1/2
1/2
LSB (max)
LSB (max)
LSB (max)
LSB (max)
LSB (max)
Positive Full-Scale Error
8-bit + sign mode (Note 12)
8-bit + sign mode (Note 12)
Negative Full-Scale Error
5
www.national.com
Converter Electrical Characteristics (Continued)
The following specifications apply for V+ VA+ VD+ +5.0 VDC, VREF
+
=
=
=
=
=
+4.096 VDC, VREF− 0 VDC, 12-bit + sign conver-
=
=
=
=
sion mode, fCK fSK 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H038, fCK fSK 5 MHz for the
=
ADC12030, ADC12032, ADC12034 and ADC12038, RS 25Ω, source impedance for VREF+ and VREF− ≤ 25Ω, fully-differential
input with fixed 2.048V common-mode voltage, and 10(tCK) acquisition time unless otherwise specified. Boldface limits apply
=
=
=
=
for TA TJ TMIN to TMAX; all other limits TA TJ 25˚C. (Notes 7, 8, 9)
Symbol
Parameter
Conditions
Typical
(Note 10)
Limits
(Note 11)
Units
(Limits)
STATIC CONVERTER CHARACTERISTICS
Offset Error
8-bit + sign mode,
after Auto-Zero (Note 13)
±
±
1/2
3/4
LSB (max)
= =
IN(+) VIN(−) + 2.048V
V
TUE
Total Unadjusted Error
8-bit + sign mode
after Auto-Zero
LSB (max)
LSB
(Notes 12, 13, 14)
Multiplexer Channel
to Channel Matching
±
0.05
Power Supply Sensitivity
V+ +5V 10%
=
±
=
VREF +4.096V
±
±
Offset Error
0.5
0.5
0.5
0.5
0.5
1
LSB (max)
LSB (max)
LSB (max)
LSB
±
±
±
+ Full-Scale Error
− Full-Scale Error
1.5
1.5
±
±
±
+ Integral Linearity Error
− Integral Linearity Error
LSB
Output Data from
(Note 20)
(Note 20)
+10
−10
LSB (max)
LSB (min)
“12-Bit Conversion of Offset”
(see Table 5)
Output Data from
4095
4093
LSB (max)
LSB (min)
“12-Bit Conversion of Full-Scale”
(see Table 5)
UNIPOLAR DYNAMIC CONVERTER CHARACTERISTICS
+
=
=
=
S/(N+D) Signal-to-Noise Plus
Distortion Ratio
fIN 1 kHz, VIN 5 VPP, VREF 5.0V
69.4
68.3
65.7
31
dB
dB
+
=
=
=
fIN 20 kHz, VIN 5 VPP, VREF
5.0V
5.0V
=
=
=
fIN 40 kHz, VIN 5 VPP, VREF+
dB
=
−3 dB Full Power Bandwidth
VIN 5 VPP, where S/(N+D) drops 3 dB
kHz
DIFFERENTIAL DYNAMIC CONVERTER CHARACTERISTICS
+
=
=
=
±
S/(N+D) Signal-to-Noise Plus
Distortion Ratio
fIN 1 kHz, VIN
5V, VREF
5.0V
77.0
73.9
67.0
40
dB
dB
+
=
=
=
=
±
±
fIN 20 kHz, VIN
5V, VREF
5V, VREF
5.0V
5.0V
+
=
=
fIN 40 kHz, VIN
dB
=
±
−3 dB Full Power Bandwidth
VIN
5V, where S/(N+D) drops 3 dB
kHz
REFERENCE INPUT, ANALOG INPUTS AND MULTIPLEXER CHARACTERISTICS
CREF
CA/D
Reference Input Capacitance
A/DIN1 and A/DIN2 Analog
Input Capacitance
85
75
pF
pF
=
±
±
1.0
A/DIN1 and A/DIN2 Analog
Input Leakage Current
CH0–CH7 and COM
Input Voltage
VIN +5.0V or
0.1
µA (max)
=
VIN 0V
GND − 0.05
VA+ + 0.05
V (min)
V (max)
pF
CCH
CH0–CH7 and COM
Input Capacitance
10
20
CMUXOUT MUX Output Capacitance
pF
www.national.com
6
Converter Electrical Characteristics (Continued)
The following specifications apply for V+ VA+ VD+ +5.0 VDC, VREF
+
=
=
=
=
=
+4.096 VDC, VREF− 0 VDC, 12-bit + sign conver-
=
=
=
=
sion mode, fCK fSK 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H038, fCK fSK 5 MHz for the
=
ADC12030, ADC12032, ADC12034 and ADC12038, RS 25Ω, source impedance for VREF+ and VREF− ≤ 25Ω, fully-differential
input with fixed 2.048V common-mode voltage, and 10(tCK) acquisition time unless otherwise specified. Boldface limits apply
=
=
=
=
for TA TJ TMIN to TMAX; all other limits TA TJ 25˚C. (Notes 7, 8, 9)
Symbol
Parameter
Conditions
Typical
(Note 10)
Limits
(Note 11)
Units
(Limits)
REFERENCE INPUT, ANALOG INPUTS AND MULTIPLEXER CHARACTERISTICS
=
Off Channel Leakage (Note 16)
CH0–CH7 and COM Pins
On Channel 5V and
−0.01
0.01
0.01
−0.01
0.01
850
−0.3
0.3
µA (min)
µA (max)
µA (max)
µA (min)
µA (max)
Ω (max)
%
=
Off Channel 0V
=
On Channel 0V and
=
Off Channel 5V
=
On Channel Leakage (Note 16)
CH0–CH7 and COM Pins
On Channel 5V and
0.3
=
Off Channel 0V
=
On Channel 0V and
−0.3
0.3
=
Off Channel 5V
=
VMUXOUT 5.0V or
MUXOUT1 and MUXOUT2
Leakage Current
=
VMUXOUT 0V
=
RON
MUX On Resistance
VIN 2.5V and
1150
=
VMUXOUT 2.4V
=
RON Matching Channel
to Channel
VIN 2.5V and
5
=
VMUXOUT 2.4V
=
=
Channel to Channel Crosstalk
MUX Bandwidth
VIN 5 VPP, fIN 40 kHz
−72
90
dB
kHz
DC and Logic Electrical Characteristics
The following specifications apply for V+ VA+ VD+ +5.0 VDC, VREF
+
+4.096 VDC, VREF
−
0 VDC, 12-bit + sign conver-
=
=
=
=
=
=
=
=
=
sion mode, fCK fSK 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H038, fCK fSK 5 MHz for the
=
ADC12030, ADC12032, ADC12034 and ADC12038, RS 25Ω, source impedance for VREF+ and VREF− ≤ 25Ω, fully-differential
input with fixed 2.048V common-mode voltage, and 10(tCK) acquisition time unless otherwise specified. Boldface limits apply
=
=
=
=
for TA TJ TMIN to TMAX; all other limits TA TJ 25˚C. (Notes 7, 8, 9)
Symbol
Parameter
Conditions
Typical
Limits
Units
(Note 10)
(Note 11)
(Limits)
CCLK, CS, CONV, DI, PD AND SCLK INPUT CHARACTERISTICS
V+ 5.5V
2.0
0.8
V (min)
V (max)
µA (max)
µA (min)
=
VIN(1)
VIN(0)
IIN(1)
IIN(0)
Logical “1” Input Voltage
Logical “0” Input Voltage
Logical “1” Input Current
Logical “0” Input Current
V+ 4.5V
=
=
VIN 5.0V
0.005
1.0
=
VIN 0V
−0.005
−1.0
DO, EOC AND DOR DIGITAL OUTPUT CHARACTERISTICS
=
=
VOUT(1) Logical “1” Output Voltage
V+ 4.5V, IOUT −360 µA
2.4
4.25
0.4
V (min)
V (min)
V+ 4.5V, IOUT − 10 µA
=
=
=
=
VOUT(0) Logical “0” Output Voltage
V+ 4.5V, IOUT 1.6 mA
V (max)
µA (max)
µA (max)
mA (min)
mA (min)
IOUT
TRI-STATE® Output Current
−0.1
0.1
14
−3.0
3.0
=
VOUT 0V
=
VOUT 5V
=
+ISC
−ISC
Output Short Circuit Source Current
Output Short Circuit Sink Current
VOUT 0V
6.5
=
VOUT VD+
16
8.0
POWER SUPPLY CHARACTERISTICS
ID+
Digital Supply Current
Awake
1.6
600
20
2.5
3.2
mA (max)
µA
=
CS HIGH, Powered Down, CCLK on
ADC12030, ADC12032, ADC12034
and ADC12038
=
CS HIGH, Powered Down, CCLK off
µA
Digital Supply Current
Awake
2.3
0.9
20
mA
=
ADC12H030, ADC12H032,
ADC12H034 and ADC12H038
CS HIGH, Powered Down, CCLK on
mA
=
CS HIGH, Powered Down, CCLK off
µA
7
www.national.com
DC and Logic Electrical Characteristics (Continued)
The following specifications apply for V+ VA+ VD+ +5.0 VDC, VREF
+
=
=
=
=
=
+4.096 VDC, VREF− 0 VDC, 12-bit + sign conver-
=
=
=
=
sion mode, fCK fSK 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H038, fCK fSK 5 MHz for the
=
ADC12030, ADC12032, ADC12034 and ADC12038, RS 25Ω, source impedance for VREF+ and VREF− ≤ 25Ω, fully-differential
input with fixed 2.048V common-mode voltage, and 10(tCK) acquisition time unless otherwise specified. Boldface limits apply
=
=
=
=
for TA TJ TMIN to TMAX; all other limits TA TJ 25˚C. (Notes 7, 8, 9)
Symbol
Parameter
Conditions
Typical
Limits
Units
(Note 10)
(Note 11)
(Limits)
POWER SUPPLY CHARACTERISTICS
IA+
Positive Analog Supply Current
Reference Input Current
Awake
2.7
10
4.0
mA (max)
=
CS HIGH, Powered Down, CCLK on
µA
µA
µA
µA
=
CS HIGH, Powered Down, CCLK off
0.1
70
IREF
Awake
=
CS HIGH, Powered Down
0.1
AC Electrical Characteristics
The following specifications apply for V+ VA+ VD+ +5.0 VDC, VREF
+
+4.096 VDC, VREF
−
0 VDC, 12-bit + sign conver-
=
=
=
=
=
=
=
=
=
=
=
sion mode, tr tf 3 ns, fCK fSK 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H038, fCK fSK
5
=
MHz for the ADC12030, ADC12032, ADC12034 and ADC12038, RS 25Ω, source impedance for VREF+ and VREF− ≤ 25Ω,
fully-differential input with fixed 2.048V common-mode voltage, and 10(tCK) acquisition time unless otherwise specified. Bold-
=
=
=
=
face limits apply for TA TJ TMIN to TMAX; all other limits TA TJ 25˚C. (Note 17)
Symbol
Parameter
Conditions
Typical ADC12H030/2/4/8 ADC12030/2/4/8
Units
(Limits)
(Note 10)
Limits
(Note 11)
8
Limits
(Note 11)
5
fCK
Conversion Clock
(CCLK) Frequency
Serial Data Clock
SCLK Frequency
Conversion Clock
Duty Cycle
10
1
MHz (max)
MHz (min)
MHz (max)
Hz (min)
% (min)
% (max)
% (min)
% (max)
(max)
fSK
10
0
8
5
40
60
40
60
40
60
40
60
Serial Data Clock
Duty Cycle
tC
Conversion Time
12-Bit + Sign or 12-Bit
8-Bit + Sign or 8-Bit
6 Cycles Programmed
44(tCK
)
)
44(tCK
)
)
44(tCK
)
)
5.5
8.8
µs (max)
(max)
21(tCK
21(tCK
2.625
21(tCK
4.2
µs (max)
(min)
tA
Acquisition Time
(Note 19)
6(tCK
10(tCK
18(tCK
34(tCK
)
6(tCK
7(tCK
0.75
)
6(tCK
7(tCK
1.2
)
)
)
(max)
µs (min)
µs (max)
(min)
0.875
10(tCK
11(tCK
1.25
1.4
10 Cycles Programmed
18 Cycles Programmed
34 Cycles Programmed
)
)
)
)
)
10(tCK
11(tCK
2.0
)
)
(max)
µs (min)
µs (max)
(min)
1.375
18(tCK
19(tCK
2.25
2.2
)
)
18(tCK
19(tCK
3.6
)
)
(max)
µs (min)
µs (max)
(min)
2.375
34(tCK
35(tCK
4.25
3.8
)
)
34(tCK
35(tCK
6.8
)
)
(max)
µs (min)
µs (max)
4.375
7.0
www.national.com
8
AC Electrical Characteristics (Continued)
The following specifications apply for V+ VA+ VD+ +5.0 VDC, VREF
+
=
=
=
=
=
+4.096 VDC, VREF− 0 VDC, 12-bit + sign conver-
=
=
=
=
=
=
sion mode, tr tf 3 ns, fCK fSK 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H038, fCK fSK 5
=
MHz for the ADC12030, ADC12032, ADC12034 and ADC12038, RS 25Ω, source impedance for VREF+ and VREF− ≤ 25Ω,
fully-differential input with fixed 2.048V common-mode voltage, and 10(tCK) acquisition time unless otherwise specified. Bold-
=
=
=
=
face limits apply for TA TJ TMIN to TMAX; all other limits TA TJ 25˚C. (Note 17)
Symbol
Parameter
Conditions
Typical ADC12H030/2/4/8 ADC12030/2/4/8
Units
(Limits)
(Note 10)
Limits
Limits
(Note 11)
(Note 11)
tCKAL
Self-Calibration Time
Auto-Zero Time
4944(tCK
)
4944(tCK
)
4944(tCK
)
(max)
µs (max)
(max)
618.0
988.8
tAZ
76(tCK
)
76(tCK
)
76(tCK
)
9.5
15.2
µs (max)
(min)
tSYNC
Self-Calibration
2(tCK
)
2(tCK
)
2(tCK
3(tCK
0.40
)
or Auto-Zero
3(tCK
)
)
(max)
Synchronization Time
from DOR
0.250
0.375
µs (min)
µs (max)
(max)
0.60
tDOR
DOR High Time
when CS is Low
Continuously for Read
Data and Software
Power Up/Down
CONV Valid Data Time
9(tSK
)
)
9(tSK
)
9(tSK
)
)
1.125
1.8
µs (max)
tCONV
8(tSK
8(tSK
)
8(tSK
1.6
(max)
1.0
µs (max)
AC Electrical Characteristics
The following specifications apply for V+ VA+ VD+ +5.0 VDC, VREF
+
=
=
=
=
=
+4.096 VDC, VREF− 0 VDC, 12-bit + sign conver-
=
=
=
=
=
=
sion mode, tr tf 3 ns, fCK fSK 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H038, fCK fSK 5
=
MHz for the ADC12030, ADC12032, ADC12034 and ADC12038, RS 25Ω, source impedance for VREF+ and VREF− ≤ 25Ω,
fully-differential input with fixed 2.048V common-mode voltage, and 10(tCK) acquisition time unless otherwise specified. Bold-
=
=
=
=
face limits apply for TA TJ TMIN to TMAX; all other limits TA TJ 25˚C. (Note 17)
Symbol
Parameter
Conditions
Typical
(Note 10)
Limits
(Note 11)
Units
(Limits)
tHPU
Hardware Power-Up Time, Time from
PD Falling Edge to EOC Rising Edge
Software Power-Up Time, Time from
Serial Data Clock Falling Edge to
EOC Rising Edge
140
250
µs (max)
tSPU
140
20
250
50
30
5
µs (max)
ns (max)
ns (min)
ns (min)
ns (max)
ns (min)
ns (min)
tACC
Access Time Delay from
CS Falling Edge to DO Data Valid
Set-Up Time of CS Falling Edge to
Serial Data Clock Rising Edge
Delay from SCLK Falling
tSET-UP
tDELAY
t1H, t0H
tHDI
0
40
5
Edge to CS Falling Edge
=
=
Delay from CS Rising Edge to
DO TRI-STATE
RL 3k, CL 100 pF
100
15
10
DI Hold Time from Serial Data
Clock Rising Edge
tSDI
DI Set-Up Time from Serial Data
Clock Rising Edge
5
=
=
tHDO
DO Hold Time from Serial Data
Clock Falling Edge
RL 3k, CL 100 pF
25
35
50
5
ns (max)
ns (min)
ns (max)
tDDO
Delay from Serial Data Clock
Falling Edge to DO Data Valid
50
9
www.national.com
AC Electrical Characteristics (Continued)
The following specifications apply for V+ VA+ VD+ +5.0 VDC, VREF
+
=
=
=
=
=
+4.096 VDC, VREF− 0 VDC, 12-bit + sign conver-
=
=
=
=
=
=
sion mode, tr tf 3 ns, fCK fSK 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H038, fCK fSK 5
=
MHz for the ADC12030, ADC12032, ADC12034 and ADC12038, RS 25Ω, source impedance for VREF+ and VREF− ≤ 25Ω,
fully-differential input with fixed 2.048V common-mode voltage, and 10(tCK) acquisition time unless otherwise specified. Bold-
=
=
=
=
face limits apply for TA TJ TMIN to TMAX; all other limits TA TJ 25˚C. (Note 17)
Symbol
Parameter
Conditions
Typical
(Note 10)
Limits
(Note 11)
Units
(Limits)
=
=
tRDO
DO Rise Time, TRI-STATE to High
DO Rise Time, Low to High
DO Fall Time, TRI-STATE to Low
DO Fall Time, High to Low
Delay from CS Falling Edge
to DOR Falling Edge
RL 3k, CL 100 pF
10
10
12
12
25
30
30
30
30
45
ns (max)
ns (max)
ns (max)
ns (max)
ns (max)
= =
RL 3k, CL 100 pF
tFDO
tCD
tSD
Delay from Serial Data Clock Falling
Edge to DOR Rising Edge
25
45
ns (max)
CIN
Capacitance of Logic Inputs
Capacitance of Logic Outputs
10
20
pF
pF
COUT
Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is func-
tional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed speci-
fications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
Note 2: All voltages are measured with respect to GND, unless otherwise specified.
<
>
V
Note 3: When the input voltage (V ) at any pin exceeds the power supplies (V
IN IN
GND or V
IN
+ or V +), the current at that pin should be limited to 30 mA.
A D
The 120 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 30 mA to four.
Note 4: The maximum power dissipation must be derated at elevated temperatures and is dictated by T max, θ and the ambient temperature, T . The maximum
J
JA
A
=
allowable power dissipation at any temperature is P
(T max − T )/θ or the number given in the Absolute Maximum Ratings, whichever is lower. For this device,
J A
D
JA
=
T max 150˚C. The typical thermal resistance (θ ) of these parts when board mounted follow:
J
JA
Thermal
Resistance
θJA
Part Number
ADC12H030CIWM, ADC12030CIWM
ADC12H032CIWM, ADC12032CIWM
ADC12H034CIN, ADC12034CIN
70˚C/W
64˚C/W
42˚C/W
57˚C/W
50˚C/W
ADC12H034CIWM, ADC12034CIWM
ADC12H038CIWM, ADC12038CIWM
Note 5: The human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin.
Note 6: See AN450 “Surface Mounting Methods and Their Effect on Product Reliability” or the section titled “Surface Mount” found in any post 1986 National Semi-
conductor Linear Data Book for other methods of soldering surface mount devices.
Note 7: Two on-chip diodes are tied to each analog input through a series resistor as shown below. Input voltage magnitude up to 5V above V + or 5V below GND
A
will not damage this device. However, errors in the A/D conversion can occur (if these diodes are forward biased by more than 50 mV) if the input voltage magnitude
of selected or unselected analog input go above V + or below GND by more than 50 mV. As an example, if V + is 4.5 V , full-scale input voltage must be ≤4.55
DC
A
A
V
to ensure accurate conversions.
DC
DS011354-2
+
Note 8: To guarantee accuracy, it is required that the V + and V + be connected together to the same power supply with separate bypass capacitors at each V
A
D
pin.
www.national.com
10
AC Electrical Characteristics (Continued)
Note 9: With the test condition for V
(V
+ − V
−) given as +4.096V, the 12-bit LSB is 1.0 mV and the 8-bit LSB is 16.0 mV.
=
25˚C and represent most likely parametric norm.
REF
REF REF
=
Note 10: Typicals are at T
T
A
J
Note 11: Tested limits are guaranteed to National’s AOQL (Average Outgoing Quality Level).
Note 12: Positive integral linearity error is defined as the deviation of the analog value, expressed in LSBs, from the straight line that passes through positive
full-scale and zero. For negative integral linearity error, the straight line passes through negative full-scale and zero (see Figures 2, 3).
Note 13: Zero error is a measure of the deviation from the mid-scale voltage (a code of zero), expressed in LSB. It is the worst-case value of the code transitions
between 1 to 0 and 0 to +1 (see Figure 4).
Note 14: Total unadjusted error includes offset, full-scale, linearity and multiplexer errors.
Note 15: The DC common-mode error is measured in the differential multiplexer mode with the assigned positive and negative input channels shorted together.
Note 16: Channel leakage current is measured after the channel selection.
=
=
2.4V for a rising edge. TRI-STATE output voltage is forced
Note 17: Timing specifications are tested at the TTL logic levels, V
0.4V for a falling edge and V
IL
IH
to 1.4V.
Note 18: The ADC12030 family’s self-calibration technique ensures linearity and offset errors as specified, but noise inherent in the self-calibration process will re-
sult in a maximum repeatability uncertainty of 0.2 LSB.
Note 19: If SCLK and CCLK are driven from the same clock source, then t is 6, 10, 18 or 34 clock periods minimum and maximum.
A
Note 20: The “12-Bit Conversion of Offset” and “12-Bit Conversion of Full-Scale” modes are intended to test the functionality of the device. Therefore, the output
data from these modes are not an indication of the accuracy of a conversion result.
DS011354-10
FIGURE 1. Transfer Characteristic
DS011354-11
FIGURE 2. Simplified Error Curve vs Output Code without Auto-Calibration or Auto-Zero Cycles
11
www.national.com
AC Electrical Characteristics (Continued)
DS011354-12
FIGURE 3. Simplified Error Curve vs Output Code after Auto-Calibration Cycle
DS011354-13
FIGURE 4. Offset or Zero Error Voltage
Typical Performance Characteristics The following curves apply for 12-bit + sign mode after
auto-calibration unless otherwise specified. The performance for 8-bit + sign mode is equal to or better than shown. (Note 9)
Linearity Error Change
vs Clock Frequency
Linearity Error Change
vs Temperature
Linearity Error Change
vs Reference Voltage
DS011354-53
DS011354-54
DS011354-55
www.national.com
12
Typical Performance Characteristics The following curves apply for 12-bit + sign mode after
auto-calibration unless otherwise specified. The performance for 8-bit + sign mode is equal to or better than shown. (Note
9) (Continued)
Linearity Error Change
vs Supply Voltage
Full-Scale Error Change
vs Clock Frequency
Full-Scale Error Change
vs Temperature
DS011354-56
DS011354-57
DS011354-58
Full-Scale Error Change
vs Reference Voltage
Full-Scale Error Change
vs Supply Voltage
Zero Error Change
vs Clock Frequency
DS011354-60
DS011354-61
DS011354-59
Zero Error Change
vs Temperature
Zero Error Change
vs Reference Voltage
Zero Error Change
vs Supply Voltage
DS011354-62
DS011354-64
DS011354-63
13
www.national.com
Typical Performance Characteristics The following curves apply for 12-bit + sign mode after
auto-calibration unless otherwise specified. The performance for 8-bit + sign mode is equal to or better than shown. (Note
9) (Continued)
Analog Supply Current
vs Temperature
Digital Supply Current
vs Clock Frequency
Digital Supply Current
vs Temperature
DS011354-65
DS011354-66
DS011354-67
Typical Dynamic Performance Characteristics The following curves apply for 12-bit + sign
mode after auto-calibration unless otherwise specified.
Bipolar Spectral Response
with 1 kHz Sine Wave Input
Bipolar Spectral Response
with 10 kHz Sine Wave Input
Bipolar Spectral Response
with 20 kHz Sine Wave Input
DS011354-68
DS011354-69
DS011354-70
Bipolar Spectral Response
with 30 kHz Sine Wave Input
Bipolar Spectral Response
with 40 kHz Sine Wave Input
Bipolar Spectral Response
with 50 kHz Sine Wave Input
DS011354-71
DS011354-72
DS011354-73
www.national.com
14
Typical Dynamic Performance Characteristics The following curves apply for 12-bit + sign
mode after auto-calibration unless otherwise specified. (Continued)
Bipolar Spurious Free
Dynamic Range
Unipolar Signal-to-Noise Ratio
vs Input Frequency
Unipolar Signal-to-Noise
+ Distortion Ratio
vs Input Frequency
DS011354-74
DS011354-75
DS011354-76
Unipolar Signal-to-Noise
+ Distortion Ratio
vs Input Signal Level
Unipolar Spectral Response
with 1 kHz Sine Wave Input
Unipolar Spectral Response
with 10 kHz Sine Wave Input
DS011354-78
DS011354-79
DS011354-77
Unipolar Spectral Response
with 20 kHz Sine Wave Input
Unipolar Spectral Response
with 30 kHz Sine Wave Input
Unipolar Spectral Response
with 40 kHz Sine Wave Input
DS011354-80
DS011354-81
DS011354-82
15
www.national.com
Typical Dynamic Performance Characteristics The following curves apply for 12-bit + sign
mode after auto-calibration unless otherwise specified. (Continued)
Unipolar Spectral Response
with 50 kHz Sine Wave Input
DS011354-83
Test Circuits
DO “TRI-STATE” (t1H, tOH
)
DO except “TRI-STATE”
DS011354-3
DS011354-4
Leakage Current
DS011354-5
Timing Diagrams
DO Falling and Rising Edge
DO “TRI-STATE” Falling and Rising Edge
DS011354-18
DS011354-19
www.national.com
16
Timing Diagrams (Continued)
DI Data Input Timing
DS011354-20
DO Data Output Timing Using CS
DS011354-21
DO Data Output Timing with CS Continuously Low
DS011354-22
17
www.national.com
Timing Diagrams (Continued)
ADC12038 Auto Cal or Auto Zero
DS011354-23
Note: DO output data is not valid during this cycle.
ADC12038 Read Data without Starting a Conversion Using CS
DS011354-24
www.national.com
18
Timing Diagrams (Continued)
ADC12038 Read Data without Starting a Conversion with CS Continuously Low
DS011354-25
ADC12038 Conversion Using CS with 8-Bit Digital Output Format
DS011354-26
19
www.national.com
Timing Diagrams (Continued)
ADC12038 Conversion Using CS with 16-Bit Digital Output Format
DS011354-51
ADC12038 Conversion with CS Continuously Low and 8-Bit Digital Output Format
DS011354-28
www.national.com
20
Timing Diagrams (Continued)
ADC12038 Conversion with CS Continuously Low and 16-Bit Digital Output Format
DS011354-29
ADC12038 Software Power Up/Down Using CS with 16-Bit Digital Output Format
DS011354-52
21
www.national.com
Timing Diagrams (Continued)
ADC12038 Software Power Up/Down with CS Continuously Low and 16-Bit Digital Output Format
DS011354-31
ADC12038 Hardware Power Up/Down
DS011354-32
Note: Hardware power up/down may occur at any time. If PD is high while a conversion is in progress that conversion will be corrupted and erroneous data will
be stored in the output shift register.
www.national.com
22
Timing Diagrams (Continued)
ADC12038 Configuration Modification — Example of a Status Read
DS011354-33
Note: In order for all 9 bits of Status Information to be accessible, the last conversion programmed before Cycle N needs to have a resolution of 8 bits plus
sign, 12 bits, 12 bits plus sign, or greater.
DS011354-34
FIGURE 5. Protecting the MUXOUT1, MUXOUT2, A/DIN1 and A/DIN2 Analog Pins
23
www.national.com
Timing Diagrams (Continued)
DS011354-35
*
Tantalum
**
Monolithic Ceramic or better
FIGURE 6. Recommended Power Supply Bypassing and Grounding
TABLE 1. Data Out Formats
Tables
DO Formats
DB0 DB1 DB2 DB3 DB4 DB5 DB6 DB7 DB8 DB9 DB10 DB11 DB12 DB13 DB14 DB15 DB16
with
Sign
17
Bits
13
X
X
X
10
6
X
9
5
3
3
3
Sign MSB
10
9
5
1
7
7
8
7
6
5
4
3
2
1
LSB
MSB
Sign MSB
Sign MSB
8
4
4
4
4
7
3
5
5
5
6
4
3
2
1
LSB
First Bits
9
2
LSB
8
Bits
17
LSB
LSB
LSB
1
1
1
2
6
9
9
10
10
MSB
MSB
Sign
Sign
X
X
X
X
Bits
LSB
13
2
6
8
First Bits
9
2
6
MSB Sign
Bits
www.national.com
24
Tables (Continued)
TABLE 1. Data Out Formats (Continued)
DO Formats
without
DB0 DB1 DB2 DB3 DB4 DB5 DB6 DB7 DB8 DB9 DB10 DB11 DB12 DB13 DB14 DB15 DB16
16
Bits
12
0
0
10
6
0
9
5
2
2
2
0
8
4
3
3
3
MSB
10
6
9
5
1
6
6
6
8
4
7
3
6
2
5
1
4
3
0
2
0
1
0
LSB
Sign
MSB
MSB
MSB
LSB
LSB
LSB
7
3
4
4
4
LSB
First Bits
8
2
LSB
7
Bits
16
1
5
8
8
9
9
10
10
MSB
MSB
0
Bits
LSB
12
1
5
7
First Bits
8
1
5
MSB
Bits
=
X
High or Low state.
TABLE 2. ADC12038 Multiplexer Addressing
Analog Channel Addressed
and Assignment
A/D Input
Polarity
Multiplexer
Output
Mode
MUX
Address
with A/DIN1 tied to MUXOUT1
and A/DIN2 tied to MUXOUT2
Assignment
Channel
Assignment
DI0 DI1 DI2 DI3 CH0 CH1 CH2 CH3 CH4 CH5 CH6 CH7 COM A/DIN1 A/DIN2 MUXOUT1 MUXOUT2
L
L
L
L
L
L
L
H
L
+
−
+
−
+
+
+
+
−
−
−
−
+
+
+
+
+
+
+
+
−
−
−
−
+
+
+
+
−
−
−
−
−
−
−
−
CH0
CH2
CH4
CH6
CH0
CH2
CH4
CH6
CH0
CH2
CH4
CH6
CH1
CH3
CH5
CH7
CH1
CH3
CH5
CH7
CH1
CH3
CH5
CH7
COM
COM
COM
COM
COM
COM
COM
COM
+
−
+
−
+
L
L
H
H
L
+
−
+
−
+
L
L
H
L
+
−
+
−
+
Differential
L
H
H
H
H
L
+
L
L
H
L
L
H
H
L
L
H
L
H
H
H
H
H
H
H
H
−
−
−
−
−
−
−
−
L
L
H
L
L
H
H
L
L
H
L
Single-Ended
H
H
H
H
+
L
H
L
+
H
H
+
H
+
25
www.national.com
Tables (Continued)
TABLE 3. ADC12034 Multiplexer Addressing
Analog Channel Addressed
A/D Input
Polarity
Multiplexer
Output
Mode
MUX
and Assignment
Address
with A/DIN1 tied to MUXOUT1
and A/DIN2 tied to MUXOUT2
Assignment
Channel
Assignment
DI0
L
DI1
L
DI2
L
CH0
CH1
CH2
CH3 COM
A/DIN1
A/DIN2
MUXOUT1
MUXOUT2
CH1
+
−
+
−
CH0
CH2
CH0
CH2
CH0
CH2
CH1
CH3
L
L
H
L
+
−
+
−
+
−
−
+
+
+
+
−
+
+
−
−
−
−
CH3
Differential
L
H
H
L
−
+
+
+
CH1
L
H
L
+
−
−
−
CH3
H
H
H
H
COM
COM
COM
COM
L
H
L
Single-Ended
H
H
H
+
−
TABLE 4. ADC12032 and ADC12030 Multiplexer Addressing
Analog Channel Addressed
and Assignment
A/D Input
Polarity
Multiplexer
Output
Mode
MUX
Address
with A/DIN1 tied to MUXOUT1
and A/DIN2 tied to MUXOUT2
Assignment
Channel
Assignment
DI0
DI1
L
CH0
CH1
−
COM
A/DIN1
A/DIN2
MUXOUT1
MUXOUT2
CH1
L
L
+
−
+
+
−
CH0
CH0
CH0
CH1
Differential
H
+
−
+
+
+
−
−
CH1
H
H
L
−
−
COM
Single-Ended
H
+
COM
Note: ADC12030 and ADC12H030 do not have A/DIN1, A/DIN2, MUXOUT1 and MUXOUT2 pins.
TABLE 5. Mode Programming
ADC12038
ADC12034
ADC12030
and
DI0
DI0
DI1
DI1
DI2
DI2
DI3 DI4 DI5 DI6 DI7
DI3 DI4 DI5 DI6
Mode Selected
(Current)
DO Format
(next Conversion
Cycle)
DI0
DI1
DI2 DI3 DI4 DI5
ADC12032
See Tables 2, 3 or Table 4
See Tables 2, 3 or Table 4
See Tables 2, 3 or Table 4
L
L
L
L
L
L
L
H
L
12 Bit Conversion
12 Bit Conversion
8 Bit Conversion
12 Bit Conversion of Full-Scale
12 Bit Conversion
12 Bit Conversion
8 Bit Conversion
12 Bit Conversion of Offset
Auto Cal
12 or 13 Bit MSB First
16 or 17 Bit MSB First
8 or 9 Bit MSB First
12 or 13 Bit MSB First
12 or 13 Bit LSB First
16 or 17 Bit LSB First
8 or 9 Bit LSB First
12 or 13 Bit LSB First
No Change
L
L
H
H
L
L
L
L
L
L
L
H
L
See Tables 2, 3 or Table 4
See Tables 2, 3 or Table 4
See Tables 2, 3 or Table 4
L
H
H
H
H
L
L
L
H
L
L
H
H
L
L
L
L
L
L
L
L
H
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
H
L
H
H
H
H
H
H
H
L
L
H
L
Auto Zero
No Change
L
H
H
L
Power Up
No Change
L
H
L
Power Down
No Change
H
H
H
Read Status Register
Data Out without Sign
Data Out with Sign
No Change
L
H
H
No Change
L
No Change
www.national.com
26
Tables (Continued)
TABLE 5. Mode Programming (Continued)
ADC12038
ADC12034
ADC12030
and
DI0
DI0
DI1
DI1
DI2
DI2
DI3 DI4 DI5 DI6 DI7
DI3 DI4 DI5 DI6
Mode Selected
DO Format
(next Conversion
Cycle)
(Current)
DI0
DI1
DI2 DI3 DI4 DI5
ADC12032
L
L
L
L
L
L
L
H
H
H
H
H
H
L
L
Acquisition Time — 6 CCLK Cycles
No Change
No Change
H
Acquisition Time — 10 CCLK
Cycles
H
H
L
L
L
L
L
H
H
H
H
H
H
L
L
Acquisition Time — 18 CCLK
Cycles
No Change
No Change
H
Acquisition Time — 34 CCLK
Cycles
L
L
L
L
H
H
H
H
H
H
H
H
User Mode
Test Mode
No Change
No Change
H
X
X
X
(CH1–CH7 become Active
Outputs)
Note: The A/D powers up with no Auto Cal, no Auto Zero, 10 CCLK acquisition time, 12-bit + sign conversion, power up, 12- or 13-bit MSB first, and user mode.
=
X
Don’t Care
TABLE 6. Conversion/Read Data Only Mode Programming
CS
L
CONV
PD
L
Mode
L
H
X
X
See Table 5 for Mode
L
L
Read Only (Previous DO Format). No Conversion.
H
X
L
Idle
H
Power Down
=
X
Don’t Care
27
www.national.com
Tables (Continued)
TABLE 7. Status Register
Status Bit
Location
Status Bit
DB0
PU
DB1
DB2
Cal
DB3
DB4
DB5
DB6
Sign
DB7
DB8
PD
8 or 9
12 or 13
16 or 17
Justification Test Mode
Device Status
DO Output Format Status
“High”
“High”
“High”
“High”
“High”
“High”
“High”
When
When
indicates
a Power
Up
indicates
a Power
Down
indicates
an
Auto-Cal
indicates
an 8 or 9
bit format
indicates
a 12 or
13 bit
indicates
a 16 or
17 bit
indicates
that the
sign bit is result will
included.
When
“Low” the
“High” the
conversion
“High” the
device is in
test mode.
When
“Low” the
device is in
user mode.
Sequence Sequence Sequence
is in
progress
format
format
be output
MSB first.
When
Function
is in
progress
is in
progress
sign bit is “Low” the
not
included.
result will
be output
LSB first.
Application Hints
1.0 DIGITAL INTERFACE
1.2 Changing Configuration
The configuration of the ADC12030/2/4/8 on power up de-
faults to 12-bit plus sign resolution, 12- or 13-bit MSB First,
10 CCLK acquisition time, user mode, no Auto Cal, no Auto
Zero, and power up mode. Changing the aquisition time and
turning the sign bit on and off requires an 8-bit instruction to
be issued to the ADC. This instruction will not start a conver-
sion. The instructions that select a multiplexer address and
format the output data do start a conversion. Figure 8 de-
scribes an example of changing the configuration of the
ADC12030/2/4/8.
1.1 Interface Concepts
The example in Figure 7 shows a typical sequence of events
after the power is applied to the ADC12030/2/4/8:
DS011354-36
During I/O sequence 1, the instruction on DI configures the
ADC12030/2/4/8 to do a conversion with 12-bit +sign resolu-
tion. Notice that when the 6 CCLK Acquisition and Data Out
without Sign instructions are issued to the ADC, I/O se-
quences 2 and 3, a new conversion is not started. The data
output during these instructions is from conversion N which
was started during I/O sequence 1. The Configuration Modi-
fication timing diagram describes in detail the sequence of
events necessary for a Data Out without Sign, Data Out with
Sign, or 6/10/18/34 CCLK Acquisition time mode selection.
Table 5 describes the actual data necessary to be input to
the ADC to accomplish this configuration modification. The
next instruction, shown in Figure 8, issued to the A/D starts
conversion N+1 with 8 bits of resolution formatted MSB first.
Again the data output during this I/O cycle is the data from
conversion N.
FIGURE 7. Typical Power Supply Power Up Sequence
The first instruction input to the A/D via DI initiates Auto Cal.
The data output on DO at that time is meaningless and is
completely random. To determine whether the Auto Cal has
been completed, a read status instruction is issued to the
A/D. Again the data output at that time has no significance
since the Auto Cal procedure modifies the data in the output
shift register. To retrieve the status information, an additional
read status instruction is issued to the A/D. At this time the
status data is available on DO. If the Cal signal in the status
word, is low Auto Cal has been completed. Therefore, the
next instruction issued can start a conversion. The data out-
put at this time is again status information. To keep noise
from corrupting the A/D conversion, status can not be read
during a conversion. If CS is strobed and is brought low dur-
ing a conversion, that conversion is prematurely ended.
EOC can be used to determine the end of a conversion or
the A/D controller can keep track in software of when it would
be appropriate to comnmunicate to the A/D again. Once it
has been determined that the A/D has completed a conver-
sion, another instruction can be transmitted to the A/D. The
data from this conversion can be accessed when the next in-
struction is issued to the A/D.
The number of SCLKs applied to the A/D during any conver-
sion I/O sequence should vary in accord with the data out
word format chosen during the previous conversion I/O se-
quence. The various formats and resolutions available are
shown in Table 1. In Figure 8, since 8-bit without sign MSB
first format was chosen during I/O sequence 4, the number
of SCLKs required during I/O sequence 5 is 8. In the follow-
ing I/O sequence the format changes to 12-bit without sign
MSB first; therefore the number of SCLKs required during
I/O sequence 6 changes accordingly to 12.
Note, when CS is low continuously it is important to transmit
the exact number of SCLK cycles, as shown in the timing
diagrams. Not doing so will desynchronize the serial commu-
nication to the A/D. (See Section 1.3.)
www.national.com
28
1.4 Analog Input Channel Selection
Application Hints (Continued)
The data input on DI also selects the channel configuration
for a particular A/D conversion (see Tables 2, 3, 4 and Table
5). In Figure 8 the only times when the channel configuration
could be modified would be during I/O sequences 1, 4, 5 and
6. Input channels are reselected before the start of each new
conversion. Shown below is the data bit stream required on
DI, during I/O sequence number 4 in Figure 8, to set CH1 as
the positive input and CH0 as the negative input for the dif-
ferent versions of ADCs:
1.3 CS Low Continuously Considerations
When CS is continuously low, it is important to transmit the
exact number of SCLK pulses that the ADC expects. Not do-
ing so will desynchronize the serial communications to the
ADC. When the supply power is first applied to the ADC, it
will expect to see 13 SCLK pulses for each I/O transmission.
The number of SCLK pulses that the ADC expects to see is
the same as the digital output word length. The digital output
word length is controlled by the Data Out (DO) format. The
DO format maybe changed any time a conversion is started
or when the sign bit is turned on or off. The table below de-
tails out the number of clock periods required for different
DO formats:
Part
DI Data
Number
DI0 DI1 DI2 DI3 DI4 DI5 DI6 DI7
ADC12H030
ADC12030
ADC12H032
ADC12032
ADC12H034
ADC12034
ADC12H038
ADC12038
L
L
L
L
H
H
H
H
L
L
L
L
L
L
L
L
H
H
L
L
X
X
L
X
X
X
L
Number of
L
DO Format
8-Bit MSB or LSB First
12-Bit MSB or LSB First
16-Bit MSB or LSB first
SCLKs
Expected
H
L
SIGN OFF
SIGN ON
SIGN OFF
SIGN ON
SIGN OFF
SIGN ON
8
9
L
H
12
13
16
17
Where X can be a logic high (H) or low (L).
1.5 Power Up/Down
The ADC may be powered down at any time by taking the
PD pin HIGH or by the instruction input on DI (see Tables 5,
6, and the Power Up/Down timing diagrams). When the ADC
is powered down in this way, the circuitry necessary for an
A/D conversion is deactivated. The circuitry necessary for
digital I/O is kept active. Hardware power up/down is con-
trolled by the state of the PD pin. Software power-up/down is
controlled by the instruction issued to the ADC. If a software
power up instruction is issued to the ADC while a hardware
power down is in effect (PD pin high) the device will remain
in the power-down state. If a software power down instruc-
tion is issued to the ADC while a hardware power up is in ef-
fect (PD pin low), the device will power down. When the de-
vice is powered down by software, it may be powered up by
either issuing a software power up instruction or by taking
PD pin high and then low. If the power down command is is-
sued during an A/D conversion, that conversion is disrupted.
Therefore, the data output after power up cannot be relied
upon.
If erroneous SCLK pulses desynchronize the communica-
tions, the simplest way to recover is by cycling the power
supply to the device. Not being able to easily resynchronize
the device is a shortcoming of leaving CS low continuously.
The number of clock pulses required for an I/O exchange
may be different for the case when CS is left low continu-
ously vs the case when CS is cycled. Take the I/O sequence
detailed in Figure 7 (Typical Power Supply Sequence) as an
example. The table below lists the number of SCLK pulses
required for each instruction:
Instruction
CS Low
Continuously
13 SCLKs
13 SCLKs
13 SCLKs
13 SCLKs
13 SCLKs
CS Strobed
Auto Cal
8 SCLKs
8 SCLKs
8 SCLKs
8 SCLKs
13 SCLKs
Read Status
Read Status
12-Bit + Sign Conv 1
12-Bit + Sign Conv 2
DS011354-37
FIGURE 8. Changing the ADC’s Conversion Configuration
29
www.national.com
1.7 Reading the Data Without Starting a Conversion
Application Hints (Continued)
The data from a particular conversion may be accessed
1.6 User Mode and Test Mode
without starting
a new conversion by ensuring that the
An instruction may be issued to the ADC to put it into test
mode. Test mode is used by the manufacturer to verify com-
plete functionality of the device. During test mode CH0–CH7
become active outputs. If the device is inadvertently put into
the test mode with CS continuously low, the serial communi-
cations may be desynchronized. Synchronization may be re-
gained by cycling the power supply voltage to the device.
Cycling the power supply voltage will also set the device into
user mode. If CS is used in the serial interface, the ADC may
be queried to see what mode it is in. This is done by issuing
a “read STATUS register” instruction to the ADC. When bit 9
of the status register is high, the ADC is in test mode; when
bit 9 is low the ADC, is in user mode. As an alternative to cy-
cling the power supply, an instruction sequence may be used
to return the device to user mode. This instruction sequence
must be issued to the ADC using CS. The following table lists
the instructions required to return the device to user mode:
CONV line is taken high during the I/O sequence. See the
Read Data timing diagrams. Table 6 describes the operation
of the CONV pin.
2.0 DESCRIPTION OF THE ANALOG MULTIPLEXER
For the ADC12038, the analog input multiplexer can be con-
figured with 4 differential channels or 8 single ended chan-
nels with the COM input as the zero reference or any combi-
nation thereof (see Figure 9). The difference between the
+
−
voltages on the VREF and VREF pins determines the input
voltage span (VREF). The analog input voltage range is 0 to
−
+
VA+. Negative digital output codes result when VIN
VIN .
>
−
+
The actual voltage at VIN or VIN cannot go below AGND.
4 Differential
Channels
Instruction
DI Data
DI0 DI1 DI2 DI3 DI4 DI5 DI6 DI7
TEST
H
X
X
X
H
H
H
H
MODE
Reset
Test Mode
Instructions
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
H
H
H
H
H
L
H
H
H
H
L
L
L
H
H
DS011354-38
USER
MODE
H
8 Single-Ended Channels
with COM
as Zero Reference
Power Up
Set DO with
or without
Sign
L
H
or
L
L
L
L
L
L
L
H
H
L
H
L
L
H
H
Set
H
or
L
H
or
L
Acquisition
Time
L
L
H
L
H
H
L
Start
H
or
L
H
or
L
H
or
L
H
or
L
H
or
L
H
or
L
H
or
L
DS011354-39
a
FIGURE 9.
Conversion
=
X
Don’t Care
CH0, CH2, CH4, and CH6 can be assigned to the MUX-
OUT1 pin in the differential configuration, while CH1, CH3,
CH5, and CH7 can be assigned to the MUXOUT2 pin. In the
differential configuration, the analog inputs are paired as fol-
lows: CH0 with CH1, CH2 with CH3, CH4 with CH5 and CH6
with CH7. The A/DIN1 and A/DIN2 pins can be assigned
positive or negative polarity.
After returning to user mode with the user mode instruction
the power up, data with or without sign, and acquisition time
instructions need to be resent to ensure that the ADC is in
the required state before a conversion is started.
With the single-ended multiplexer configuration CH0 through
CH7 can be assigned to the MUXOUT1 pin. The COM pin is
always assigned to the MUXOUT2 pin. A/DIN1 is assigned
as the positve input; A/DIN2 is assigned as the negative in-
put. (See Figure 10).
www.national.com
30
Application Hints (Continued)
Differential
Configuration
Single-Ended
Configuration
DS011354-40
DS011354-41
A/DIN1 and A/DIN2 can be assigned as the + or − input
A/DIN1 is + input
A/DIN2 is − input
FIGURE 10.
The Multiplexer assignment tables for the ADC12030,2,4,8
(Tables 2, 3, 4) summarize the aforementioned functions for
the different versions of A/Ds.
2.1 Biasing for Various Multiplexer Configurations
Figure 11 is an example of biasing the device for
single-ended operation. The sign bit is always low. The digi-
tal output range is 0 0000 0000 0000 to 0 1111 1111 1111.
One LSB is equal to 1 mV (4.1V/4096 LSBs).
DS011354-46
FIGURE 11. Single-Ended Biasing
For pseudo-differential signed operation, the biasing circuit
shown in Figure 12 shows a signal AC coupled to the ADC.
This gives a digital output range of −4096 to +4095. With a
2.5V reference, as shown, 1 LSB is equal to 610 µV. Al-
though, the ADC is not production tested with a 2.5V refer-
ence, linearity error typically will not change more than 0.1
LSB (see the curves in the Typical Electrical Characteristics
Section). With the ADC set to an acquisition time of 10 clock
periods, the input biasing resistor needs to be 600Ω or less.
Notice though that the input coupling capacitor needs to be
made fairly large to bring down the high pass corner. In-
creasing the acquisition time to 34 clock periods (with a
5 MHz CCLK frequency) would allow the 600Ω to increase to
6k, which with a 1 µF coupling capacitor would set the high
pass corner at 26 Hz. Increasing R, to 6k would allow R2 to
be 2k.
31
www.national.com
Application Hints (Continued)
DS011354-47
FIGURE 12. Pseudo-Differential Biasing with the Signal Source AC Coupled Directly into the ADC
An alternative method for biasing pseudo-differential opera-
tion is to use the +2.5V from the LM4040 to bias any ampli-
fier circuits driving the ADC as shown in Figure 13. The value
of the resistor pull-up biasing the LM4040-2.5 will depend
upon the current required by the op amp biasing circuitry.
LM4041 to set the full scale voltage at exactly 2.048V and a
lower grade LM4040D-2.5 to bias up everything to 2.5V as
shown in Figure 14 will allow the use of all the ADC’s digital
output range of −4096 to +4095 while leaving plenty of head
room for the amplifier.
In the circuit of Figure 13 some voltage range is lost since
the amplifier will not be able to swing to +5V and GND with
a single +5V supply. Using an adjustable version of the
Fully differential operation is shown in Figure 15. One LSB
=
for this case is equal to (4.1V/4096) 1 mV.
DS011354-48
FIGURE 13. Alternative Pseudo-Differential Biasing
www.national.com
32
Application Hints (Continued)
DS011354-49
FIGURE 14. Pseudo-Differential Biasing without the Loss of Digital Output Range
DS011354-50
FIGURE 15. Fully Differential Biasing
3.0 REFERENCE VOLTAGE
very low output impedance and noise. The circuit in Figure
16 is an example of a very stable reference appropriate for
use with the device.
+
The difference in the voltages applied to the VREF and
VREF− defines the analog input span (the difference between
the voltage applied between two multiplexer inputs or the
voltage applied to one of the multiplexer inputs and analog
ground), over which 4095 positive and 4096 negative codes
exist. The voltage sources driving VREF+ or VREF− must have
33
www.national.com
Application Hints (Continued)
DS011354-42
*
Tantalum
FIGURE 16. Low Drift Extremely
Stable Reference Circuit
The ADC 12030/2/4/8 can be used in either ratiometric or ab-
solute reference applications. In ratiometric systems, the
analog input voltage is proportional to the voltage used for
the ADC’s reference voltage. When this voltage is the sys-
+
+
DS011354-45
tem power supply, the VREF pin is connected to VA and
−
VREF is connected to ground. This technique relaxes the
FIGURE 17. VREF Operating Range
system reference stability requirements because the analog
input voltage and the ADC reference voltage move together.
This maintains the same output code for given input condi-
tions. For absolute accuracy, where the analog input voltage
varies between very specific voltage limits, a time and tem-
perature stable voltage source can be connected to the ref-
erence inputs. Typically, the reference voltage’s magnitude
will require an initial adjustment to null reference voltage in-
duced full-scale errors.
4.0 ANALOG INPUT VOLTAGE RANGE
The ADC12030/2/4/8’s fully differential ADC generate
two’s complement output that is found by using the equa-
tions shown below:
a
=
for (12-bit) resolution the Output Code
Below are recommended references along with some key
specifications.
=
for (8-bit) resolution the Output Code
Output
Voltage
Temperature
Coefficient
Part Number
Tolerance
±
±
±
±
LM4041CI-Adj
0.5%
0.1%
100ppm/˚C
100ppm/˚C
Round off to the nearest integer value between −4096 to
4095 for 12-bit resolution and between −256 to 255 for 8-bit
resolution if the result of the above equation is not a whole
number.
LM4040AI-4.1
±
2ppm/˚C
Circuit of Figure 16
Adjustable
The reference voltage inputs are not fully differential. The
ADC12030/2/4/8 will not generate correct conversions or
comparisons if VREF+ is taken below VREF−. Correct conver-
sions result when VREF+ and VREF− differ by 1V and remain,
at all times, between ground and VA+. The VREF common
mode range, (VREF+ + VREF−)/2 is restricted to (0.1 x VA+) to
Examples are shown in the table below:
Digital
+
−
+
−
VREF
VREF
VIN
VIN
Output
Code
+
(0.6 x VA+). Therefore, with VA
5V the center of the refer-
=
+2.5V
+4.096V
+4.096V
+4.096V
+1V
0V
+1.5V
+3V
0V
0V
0,1111,1111,1111
0,1011,1011,1000
ence ladder should not go below 0.5V or above 3.0V. Figure
17 is a graphic representation of the voltage restrictions on
+
−
0V
+2.499V +2.500V 1,1111,1111,1111
0V +4.096V 1,0000,0000,0000
VREF and VREF
.
0V
5.0 INPUT CURRENT
At the start of the acquisition window (tA) a charging current
flows into or out of the analog input pins (A/DIN1 and
A/DIN2) depending on the input voltage polarity. The analog
input pins are CH0–CH7 and COM when A/DIN1 is tied to
MUXOUT1 and A/DIN2 is tied to MUXOUT2. The peak value
of this input current will depend on the actual input voltage
applied, the source impedance and the internal multiplexer
switch on resistance. With MUXOUT1 tied to A/DIN1 and
www.national.com
34
8.0 NOISE
Application Hints (Continued)
The leads to each of the analog multiplexer input pins should
be kept as short as possible. This will minimize input noise
and clock frequency coupling that can cause conversion er-
rors. Input filtering can be used to reduce the effects of the
noise sources.
MUXOUT2 tied to A/DIN2 the internal multiplexer switch on
resistance is typically 1.6 kΩ. The A/DIN1 and A/DIN2 mux
on resistance is typically 750Ω.
6.0 INPUT SOURCE RESISTANCE
<
For low impedance voltage sources ( 600Ω), the input
charging current will decay, before the end of the S/H’s ac-
9.0 POWER SUPPLIES
+
+
Noise spikes on the VA and VD supply lines can cause
conversion errors; the comparator will respond to the noise.
The ADC is especially sensitive to any power supply spikes
that occur during the auto-zero or linearity correction. The
minimum power supply bypassing capacitors recommended
are low inductance tantalum capacitors of 10 µF or greater
paralleled with 0.1 µF monolithic ceramic capacitors. More or
different bypassing may be necessary depending on the
overall system requirements. Separate bypass capacitors
=
quisition time of 2 µs (10 CCLK periods with fC 5 MHz), to
a value that will not introduce any conversion errors. For high
source impedances, the S/H’s acquisition time can be in-
creased to 18 or 34 CCLK periods. For less ADC resolution
and/or slower CCLK frequencies the S/H’s acquisition time
may be decreased to 6 CCLK periods. To determine the
number of clock periods (Nc) required for the acquisition time
with a specific source impedance for the various resolutions
the following equations can be used:
+
+
should be used for the VA and VD supplies and placed as
close as possible to these pins.
=
12 Bit + Sign NC [RS + 2.3] x fC x 0.824
=
8 Bit + Sign NC [RS + 2.3] x fC x 0.57
10.0 GROUNDING
Where fC is the conversion clock (CCLK) frequency in MHz
and RS is the external source resistance in kΩ. As an ex-
ample, operating with a resolution of 12 Bits+sign, a 5 MHz
clock frequency and maximum acquistion time of 34 conver-
sion clock periods the ADC’s analog inputs can handle a
source impedance as high as 6 kΩ. The acquisition time may
also be extended to compensate for the settling or response
time of external circuitry connected between the MUXOUT
and A/DIN pins.
The ADC12030/2/4/8’s performance can be maximized
through proper grounding techniques. These include the use
of separate analog and digital ground planes. The digital
ground plane is placed under all components that handle
digital signals, while the analog ground plane is placed under
all components that handle analog signals. The digital and
analog ground planes are connected together at only one
point, either the power supply ground or at the pins of the
ADC. This greatly reduces the occurence of ground loops
and noise.
The acquisition time tA is started by a falling edge of SCLK
and ended by a rising edge of CCLK (see timing diagrams).
If SCLK and CCLK are asynchronous one extra CCLK clock
period may be inserted into the programmed acquisition time
for synchronization. Therefore with asnychronous SCLK and
CCLKs the acquisition time will change from conversion to
conversion.
Shown in Figure 18 is the ideal ground plane layout for the
ADC12038 along with ideal placement of the bypass capaci-
tors. The circuit board layout shown in Figure 18 uses three
bypass capacitors: 0.01 µF (C1) and 0.1 µF (C2) surface
mount capacitors and 10 µF (C3) tantalum capacitor.
7.0 INPUT BYPASS CAPACITANCE
External capacitors (0.01 µF–0.1 µF) can be connected be-
tween the analog input pins, CH0–CH7, and analog ground
to filter any noise caused by inductive pickup associated with
long input leads. These capacitors will not degrade the con-
version accuracy.
35
www.national.com
Application Hints (Continued)
DS011354-43
FIGURE 18. Ideal Ground Plane
11.0 CLOCK SIGNAL LINE ISOLATION
specifications for AC applications reflect the converter’s abil-
ity to digitize AC signals without significant spectral errors
and without adding noise to the digitized signal. Dynamic
characteristics such as signal-to-noise (S/N), signal-tonoise
+ distortion ratio (S/(N + D)), effective bits, full power band-
width, aperture time and aperture jitter are quantitative mea-
sures of the A/D converter’s capability.
The ADC12030/2/4/8’s performance is optimized by routing
the analog input/output and reference signal conductors as
far as possible from the conductors that carry the clock sig-
nals to the CCLK and SCLK pins. Ground traces parallel to
the clock signal traces can be used on printed circuit boards
to reduce clock signal interference on the analog input/
output pins.
An A/D converter’s AC performance can be measured using
Fast Fourier Transform (FFT) methods. A sinusoidal wave-
form is applied to the A/D converter’s input, and the trans-
form is then performed on the digitized waveform. S/(N + D)
and S/N are calculated from the resulting FFT data, and a
spectral plot may also be obtained. Typical values for S/N
are shown in the table of Electrical Characteristics, and
spectral plots of S/(N + D) are included in the typical perfor-
mance curves.
12.0 THE CALIBRATION CYCLE
A calibration cycle needs to be started after the power sup-
plies, reference, and clock have been given enough time to
stabilize after initial turn-on. During the calibration cycle, cor-
rection values are determined for the offset voltage of the
sampled data comparator and any linearity and gain errors.
These values are stored in internal RAM and used during an
analog-to-digital conversion to bring the overall full-scale,
offset, and linearity errors down to the specified limits.
The A/D converter’s noise and distortion levels will change
with the frequency of the input signal, with more distortion
and noise occurring at higher signal frequencies. This can be
seen in the S/(N + D) versus frequency curves. These curves
will also give an indication of the full power bandwidth (the
frequency at which the S/(N + D) or S/N drops 3 dB).
±
Full-scale error typically changes 0.4 LSB over tempera-
ture and linearity error changes even less; therefore it should
be necessary to go through the calibration cycle only once
after power up if the Power Supply Voltage and the ambient
temperature do not change significantly (see the curves in
the Typical Performance Characteristics).
Effective number of bits can also be useful in describing the
A/D’s noise performance. An ideal A/D converter will have
some amount of quantization noise, determined by its reso-
lution, which will yield an optimum S/N ratio given by the fol-
lowing equation:
13.0 THE AUTO-ZERO CYCLE
To correct for any change in the zero (offset) error of the A/D,
the auto-zero cycle can be used. It may be necessary to do
an auto-zero cycle whenever the ambient temperature or the
power supply voltage change significantly. (See the curves
titled “Zero Error Change vs Ambient Temperature” and
“Zero Error Change vs Supply Voltage” in the Typical Perfor-
mance Characteristics.)
=
S/N (6.02 x n + 1.76) dB
where n is the A/D’s resolution in bits.
The effective bits of a real A/D converter, therefore, can be
found by:
14.0 DYNAMIC PERFORMANCE
Many applications require the A/D converter to digitize AC
signals, but the standard DC integral and differential nonlin-
earity specifications will not accurately predict the A/D con-
verter’s performance with AC input signals. The important
As an example, this device with a differential signed 5V,
10 kHz sine wave input signal will typically have a S/N of
78 dB, which is equivalent to 12.6 effective bits.
www.national.com
36
and connected to the ADC12038’s DI, SCLK, and DO pins,
respectively. The D flip flop drives the CS control line.
Application Hints (Continued)
15.0 AN RS232 SERIAL INTERFACE
Shown on the following page is a schematic for an RS232 in-
terface to any IBM and compatible PCs. The DTR, RTS, and
CTS RS232 signal lines are buffered via level translators
DS011354-44
+
+
+
Note: V , V , and V
REF
on the ADC12038 each have 0.01 µF and 0.1 µF chip caps, and 10 µF tantalum caps. All logic devices are bypassed with 0.1 µF
A
D
caps.
The assignment of the RS232 port is shown below
B7
X
B6
X
B5
X
B4
CTS
0
B3
X
B2
X
B1
B0
COM1 Input Address
Output Address
3FE
3FC
X
X
X
X
X
X
X
RTS DTR
A sample program, written in Microsoft QuickBasic, is shown
on the next page. The program prompts for data mode select
instruction to be sent to the A/D. This can be found from the
Mode Programming table shown earlier. The data should be
entered in “1”s and “0”s as shown in the table with DI0 first.
Next the program prompts for the number of SCLKs required
for the programmed mode select instruction. For instance, to
send all “0”s to the A/D, selects CH0 as the +input, CH1 as
the −input, 12-bit conversion, and 13-bit MSB first data out-
put format (if the sign bit was not turned off by a previous in-
struction). This would require 13 SCLK periods since the out-
put data format is 13 bits. The part powers up with No Auto
Cal, No Auto Zero, 10 CCLK Acquisition Time, 12-bit conver-
sion, data out with sign, power up, 12- or 13-bit MSB first,
and user mode. Auto Cal, Auto Zero, Power Up and Power
Down instructions do not change these default settings. The
following power up sequence should be followed:
1. Run the program
2. Prior to responding to the prompt apply the power to the
ADC12038
3. Respond to the program prompts
It is recommended that the first instruction issued to the
ADC12038 be Auto Cal (see Section 1.1).
37
www.national.com
Application Hints (Continued)
=
=
’variables DOL Data Out word length, DI Data string for A/D DI input,
=
’
DO A/D result string
’SET CS# HIGH
OUT
OUT
OUT
OUT
10
<&>H3FC, (<&>H2 OR INP (<&>H3FC))
’set RTS HIGH
’set DTR LOW
’set RTS LOW
’set B4 low
<&>H3FC, (<&>HFE AND INP(<&>H3FC))
<&>H3FC, (<&>HFD AND INP(<&>H3FC))
<&>H3FC, (<&>HEF AND INP(<&>H3FC))
LINE INPUT <&ldquo>DI data for ADC12038 (see Mode Table on data sheet)<&rdquo>; DI$
INPUT <&ldquo>ADC12038 output word length (8,9,12,13,16 or 17)<&rdquo>; DOL
20
’SET CS# HIGH
OUT
OUT
OUT
<&>H3FC, (<&>H2 OR INP (<&>H3FC))
<&>H3FC, (<&>HFE AND INP(<&>H3FC))
<&>H3FC, (<&>HFD AND INP(<&>H3FC))
’set RTS HIGH
’set DTR LOW
’set RTS LOW
’SET CS# LOW
OUT
OUT
OUT
DO$
<&>H3FC, (<&>H2 OR INP (<&>H3FC))
’set RTS HIGH
’set DTR HIGH
’set RTS LOW
’reset DO variable
’SET DTR HIGH
’SCLK low
<&>H3FC, (<&>H1 OR INP(<&>H3FC))
<&>H3FC, (<&>HFD AND INP(<&>H3FC))
<&ldquo> <&rdquo>
=
OUT <&>H3FC, (<&>H1 OR INP(<&>H3FC))
OUT <&>H3FC, (<&>HFD AND INP(<&>H3FC))
=
FOR N 1 TO 8
=
Temp$ MID$(DI$,N,1)
=
IF Temp$ <&ldquo>0<&rdquo> THEN
OUT <&>H3FC,(<&>H1 OR INP(<&>H3FC))
ELSE OUT <&>H3FC, (<&>HFE AND INP(<&>H3FC))
END IF
’out DI
OUT <&>H3FC, (<&>H2 OR INP(<&>H3FC))
’SCLK high
=
IF (INP(<&>H3FE) AND 16) 16 THEN
=
DO$ DO$+<&ldquo>0<&rdquo>
ELSE
=
DO$ DO$+<&ldquo>1<&rdquo>
END IF
’input DO
OUT <&>H3FC, (<&>H1 OR INP(<&>H3FC))
OUT <&>H3FC, (<&>HFD AND INP(<&>H3FC))
’SET DTR HIGH
’SCLK low
NEXT N
IF DOL>8 THEN
=
FOR N 9 TO DOL
OUT <&>H3FC, (<&>H1 OR INP(<&>H3FC))
OUT <&>H3FC, (<&>HFD AND INP(<&>H3FC))
OUT <&>H3FC, (<&>H2 OR INP(<&>H3FC))
’SET DTR HIGH
’SCLK low
’SCLK high
=
IF (INP(<&>H3FE) AND <&>H10) <&>H10 THEN
=
DO$ DO$+<&ldquo>0<&rdquo>
ELSE
=
DO$ DO$+<&ldquo>1<&rdquo>
END IF
NEXT N
END IF
OUT <&>H3FC, (<&>HFA AND INP(<&>H3FC))
’SCLK low and DI high
=
FOR N 1 TO 500
NEXT N
PRINT DO$
INPUT <&ldquo>Enter <&ldquo>C<&rdquo> to convert else <&ldquo>RETURN<&rdquo> to alter DI
data<&rdquo>; s$
=
=
IF s$ <&ldquo>C<&rdquo> OR s$ <&ldquo>c<&rdquo> THEN
GOTO 20
ELSE
GOTO 10
END IF
END
www.national.com
38
Physical Dimensions inches (millimeters) unless otherwise noted
Order Number ADC12030CIWM or ADC12H030CIWM
NS Package Number M16B
Order Number ADC12032CIWM or ADC12H032CIWM
NS Package Number M20B
39
www.national.com
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
Order Number ADC12034CIWM or ADC12H034CIWM
NS Package Number M24B
Order Number ADC12038CIWM or ADC12H038CIWM
NS Package Number M28B
www.national.com
40
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
Order Number ADC12034CIN or ADC12H034CIN
NS Package Number N24C
LIFE SUPPORT POLICY
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL
COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:
1. Life support devices or systems are devices or
systems which, (a) are intended for surgical implant
into the body, or (b) support or sustain life, and
whose failure to perform when properly used in
accordance with instructions for use provided in the
labeling, can be reasonably expected to result in a
significant injury to the user.
2. A critical component is any component of a life
support device or system whose failure to perform
can be reasonably expected to cause the failure of
the life support device or system, or to affect its
safety or effectiveness.
National Semiconductor
Corporation
Americas
Tel: 1-800-272-9959
Fax: 1-800-737-7018
Email: support@nsc.com
National Semiconductor
Europe
National Semiconductor
Asia Pacific Customer
Response Group
Tel: 65-2544466
Fax: 65-2504466
National Semiconductor
Japan Ltd.
Tel: 81-3-5639-7560
Fax: 81-3-5639-7507
Fax: +49 (0) 1 80-530 85 86
Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 1 80-530 85 85
English Tel: +49 (0) 1 80-532 78 32
Français Tel: +49 (0) 1 80-532 93 58
Italiano Tel: +49 (0) 1 80-534 16 80
Email: sea.support@nsc.com
www.national.com
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.
ADC12030CIWM/NOPB 替代型号
型号 | 制造商 | 描述 | 替代类型 | 文档 |
ADC12030CIWMX/NOPB | TI | Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converters with MUX and Sample/Hold 16-SO | 类似代替 |
ADC12030CIWM/NOPB 相关器件
型号 | 制造商 | 描述 | 价格 | 文档 |
ADC12030CIWMX | NSC | Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converters with MUX and Sample/Hold | 获取价格 | |
ADC12030CIWMX/NOPB | TI | Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converters with MUX and Sample/Hold 16-SOIC -40 to 85 | 获取价格 | |
ADC12030MDC | TI | IC,DATA ACQ SYSTEM,2-CHANNEL,13-BIT,DIE | 获取价格 | |
ADC12030MWC | TI | IC,DATA ACQ SYSTEM,2-CHANNEL,13-BIT,DIE | 获取价格 | |
ADC12030_07 | NSC | Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converters with MUX and Sample/Hold | 获取价格 | |
ADC12032 | NSC | Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converters with MUX and Sample/Hold | 获取价格 | |
ADC12032CIWM | NSC | Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converters with MUX and Sample/Hold | 获取价格 | |
ADC12032CIWM/NOPB | TI | 2-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO20 | 获取价格 | |
ADC12032CIWMX | ETC | Single-Ended Data Acquisition System | 获取价格 | |
ADC12034 | NSC | Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converters with MUX and Sample/Hold | 获取价格 |
ADC12030CIWM/NOPB 相关文章
- 2024-09-20
- 6
- 2024-09-20
- 9
- 2024-09-20
- 8
- 2024-09-20
- 6