74ABT373ADB 概述
Octal transparent latch 3-State 八路透明锁存器三态 触发器 总线驱动器/收发器
74ABT373ADB 规格参数
是否无铅: | 不含铅 | 是否Rohs认证: | 符合 |
生命周期: | Obsolete | 零件包装代码: | SSOP1 |
包装说明: | SSOP, SSOP20,.3 | 针数: | 20 |
Reach Compliance Code: | compliant | HTS代码: | 8542.39.00.01 |
风险等级: | 5.11 | Is Samacsys: | N |
系列: | ABT | JESD-30 代码: | R-PDSO-G20 |
JESD-609代码: | e4 | 长度: | 7.2 mm |
负载电容(CL): | 50 pF | 逻辑集成电路类型: | BUS DRIVER |
最大I(ol): | 0.064 A | 湿度敏感等级: | 1 |
位数: | 8 | 功能数量: | 1 |
端口数量: | 2 | 端子数量: | 20 |
最高工作温度: | 85 °C | 最低工作温度: | -40 °C |
输出特性: | 3-STATE | 输出极性: | TRUE |
封装主体材料: | PLASTIC/EPOXY | 封装代码: | SSOP |
封装等效代码: | SSOP20,.3 | 封装形状: | RECTANGULAR |
封装形式: | SMALL OUTLINE, SHRINK PITCH | 峰值回流温度(摄氏度): | 260 |
电源: | 5 V | 最大电源电流(ICC): | 30 mA |
Prop。Delay @ Nom-Sup: | 5.1 ns | 传播延迟(tpd): | 5.1 ns |
认证状态: | Not Qualified | 座面最大高度: | 2 mm |
子类别: | FF/Latches | 最大供电电压 (Vsup): | 5.5 V |
最小供电电压 (Vsup): | 4.5 V | 标称供电电压 (Vsup): | 5 V |
表面贴装: | YES | 技术: | BICMOS |
温度等级: | INDUSTRIAL | 端子面层: | NICKEL PALLADIUM GOLD |
端子形式: | GULL WING | 端子节距: | 0.65 mm |
端子位置: | DUAL | 处于峰值回流温度下的最长时间: | 30 |
宽度: | 5.3 mm | Base Number Matches: | 1 |
74ABT373ADB 数据手册
通过下载74ABT373ADB数据手册来全面了解它。这个PDF文档包含了所有必要的细节,如产品概述、功能特性、引脚定义、引脚排列图等信息。
PDF下载INTEGRATED CIRCUITS
74ABT373A
Octal transparent latch (3-State)
Product specification
IC23 Data Handbook
1995 Feb 17
Philips
Semiconductors
Philips Semiconductors
Product specification
Octal transparent latch (3-State)
74ABT373A
FEATURES
• 8-bit transparent latch
DESCRIPTION
The 74ABT373A high-performance BiCMOS device combines low
static and dynamic power dissipation with high speed and high
output drive.
• 3-State output buffers
• Output capability: +64mA/–32mA
The 74ABT373A device is an octal transparent latch coupled to
eight 3-State output buffers. The two sections of the device are
controlled independently by Enable (E) and Output Enable (OE)
control gates.
• Latch-up protection exceeds 500mA per JEDEC Std 17
• ESD protection exceeds 2000 V per MIL STD 883 Method 3015
and 200 V per Machine Model
The data on the D inputs are transferred to the latch outputs when
the Latch Enable (E) input is High. The latch remains transparent to
the data inputs while E is High, and stores the data that is present
one setup time before the High-to-Low enable transition.
• Power-up 3-State
• Power-up reset
• Live insertion/extraction permitted
The 3-State output buffers are designed to drive heavily loaded
3-State buses, MOS memories, or MOS microprocessors. The
active-Low Output Enable (OE) controls all eight 3-State buffers
independent of the latch operation.
When OE is Low, the latched or transparent data appears at the
outputs. When OE is High, the outputs are in the High-impedance
“OFF” state, which means they will neither drive nor load the bus.
QUICK REFERENCE DATA
CONDITIONS
= 25°C; GND = 0V
SYMBOL
PARAMETER
TYPICAL
UNIT
T
amb
t
t
Propagation delay
Dn to Qn
3.2
3.6
PLH
PHL
C = 50pF; V = 5V
ns
L
CC
C
Input capacitance
Output capacitance
Total supply current
V = 0V or V
CC
4
7
pF
pF
µA
IN
I
C
Outputs disabled; V = 0V or V
O CC
OUT
CCZ
I
Outputs disabled; V =5.5V
100
CC
ORDERING INFORMATION
PACKAGES
TEMPERATURE RANGE OUTSIDE NORTH AMERICA
NORTH AMERICA
74ABT373A N
DWG NUMBER
SOT146-1
20-Pin Plastic DIP
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
74ABT373A N
74ABT373A D
74ABT373A DB
74ABT373A PW
20-Pin plastic SO
74ABT373A D
SOT163-1
20-Pin Plastic SSOP Type II
20-Pin Plastic TSSOP Type I
74ABTD373A B
7ABT373APW DH
SOT339-1
SOT360-1
PIN CONFIGURATION
PIN DESCRIPTION
PIN NUMBER SYMBOL
FUNCTION
1
OE
Output enable input (active-Low)
Data inputs
20
3, 4, 7, 8, 13,
14, 17, 18
OE
Q0
D0
D1
Q1
Q2
D2
D3
Q3
1
2
3
4
5
6
7
8
9
V
CC
D0-D7
19 Q7
18 D7
17 D6
16 Q6
15 Q5
14 D5
13 D4
12 Q4
2, 5, 6, 9, 12,
15, 16, 19
Q0-Q7
Data outputs
11
10
20
E
Enable input (active-High)
Ground (0V)
GND
V
CC
Positive supply voltage
GND 10
11
E
SA00059
2
1995 Feb 17
853-1454 14852
Philips Semiconductors
Product specification
Octal transparent latch (3-State)
74ABT373A
LOGIC SYMBOL
LOGIC SYMBOL (IEEE/IEC)
3
4
7
8
13 14 17 18
1
EN
11
C1
D0 D1 D2 D3 D4 D5 D6 D7
11
1
E
3
2
5
1D
OE
4
7
8
6
9
Q0 Q1 Q2 Q3 Q4 Q5 Q6 Q7
13
14
12
15
2
5
6
9
12 15 16 19
17
18
16
19
SA00060
FUNCTION TABLE
SA00061
INPUTS
INTERNAL
REGISTER
OUTPUTS
Q0 – Q7
OPERATING
MODE
OE
E
Dn
L
L
H
H
L
H
L
H
L
H
Enable and read
register
L
L
↓
↓
l
h
L
H
L
H
Latch and read
register
L
L
X
NC
NC
Hold
H
H
L
H
X
Dn
NC
Dn
Z
Z
Disable outputs
H
h
= High voltage level
=
High voltage level one set-up time prior to the High-to-Low E
transition
L
l
=
=
Low voltage level
Low voltage level one set-up time prior to the High-to-Low E
transition
NC= No change
X
Z
↓
=
=
=
Don’t care
High impedance “off” state
High-to-Low E transition
LOGIC DIAGRAM
D0
3
D1
D2
D3
D4
13
D5
14
D6
17
D7
18
4
7
8
D
E
D
E
D
E
D
E
D
D
D
D
Q
Q
Q
Q
E
Q
E
Q
E
Q
E
Q
11
E
1
OE
2
5
6
9
12
Q4
15
Q5
16
Q6
19
Q7
Q0
Q1
Q2
Q3
SA00062
3
1995 Feb 17
Philips Semiconductors
Product specification
Octal transparent latch (3-State)
74ABT373A
1, 2
ABSOLUTE MAXIMUM RATINGS
SYMBOL
PARAMETER
DC supply voltage
CONDITIONS
RATING
UNIT
V
CC
I
IK
–0.5 to +7.0
–18
V
mA
V
DC input diode current
V < 0
I
3
V
I
DC input voltage
–1.2 to +7.0
–50
I
DC output diode current
V
O
< 0
mA
V
OK
3
V
DC output voltage
output in Off or High state
output in Low state
–0.5 to +5.5
128
OUT
OUT
I
DC output current
mA
°C
T
stg
Storage temperature range
–65 to 150
NOTES:
1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability.
2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction
temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.
3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
RECOMMENDED OPERATING CONDITIONS
LIMITS
SYMBOL
PARAMETER
UNIT
Min
4.5
0
Max
V
CC
DC supply voltage
5.5
V
V
V
I
Input voltage
V
CC
V
High-level input voltage
Low-level input voltage
High-level output current
Low-level output current
Input transition rise or fall rate
2.0
V
IH
V
0.8
–32
64
V
IL
I
mA
mA
ns/V
°C
OH
I
OL
∆t/∆v
0
5
T
amb
Operating free-air temperature range
–40
+85
4
1995 Feb 17
Philips Semiconductors
Product specification
Octal transparent latch (3-State)
74ABT373A
DC ELECTRICAL CHARACTERISTICS
LIMITS
T
= –40°C
to +85°C
amb
SYMBOL
PARAMETER
TEST CONDITIONS
T
amb
= +25°C
UNIT
Min
Typ
Max
Min
Max
V
Input clamp voltage
V
V
V
V
V
= 4.5V; I = –18mA
–0.9
2.9
3.4
2.4
0.3
–1.2
–1.2
V
V
V
V
V
IK
CC
CC
CC
CC
CC
IK
= 4.5V; I = –3mA; V = V or V
2.5
3.0
2.0
2.5
3.0
2.0
OH
I
IL
IH
IH
V
OH
High-level output voltage
= 5.0V; I = –3mA; V = V or V
OH I IL
= 4.5V; I = –32mA; V = V or V
IH
OH
I
IL
V
OL
Low-level output voltage
Power-up output low
= 4.5V; I = 64mA; V = V or V
IH
0.55
0.55
0.55
0.55
OL
I
IL
V
RST
V
CC
= 5.5V; I = 1mA; V = GND or V
CC
0.13
V
O
I
3
voltage
I
Input leakage current
V
V
V
= 5.5V; V = GND or 5.5V
±0.01
±5.0
±1.0
±1.0
µA
µA
I
CC
CC
CC
I
I
Power-off leakage current
= 0.0V; V or V ≤ 4.5V
±100
±100
OFF
O
I
Power-up/down 3-State
output current
= 2.0V; V = 0.5V; V = Don’t Care V
O OE 1
I
/I
±5.0
±50
±50
µA
PU PD
= GND or V
CC
I
3-State output High current
3-State output Low current
Output High leakage current
V
V
V
V
V
V
V
= 5.5V; V = 2.7V; V = V or V
0.1
–0.1
5.0
50
–50
50
50
–50
50
µA
µA
µA
mA
µA
mA
OZH
CC
CC
CC
CC
CC
CC
CC
O
I
IL
IH
IH
I
= 5.5V; V = 0.5V; V = V or V
O I IL
OZL
I
= 5.5V; V = 5.5V; V = GND or V
O I CC
CEX
1
I
O
Output current
= 5.5V; V = 2.5V
–50
–100
100
24
–180
250
30
–50
–180
250
30
O
I
= 5.5V; Outputs High, V = GND or V
I CC
CCH
I
= 5.5V; Outputs Low, V = GND or V
CCL
I
CC
Quiescent supply current
= 5.5V; Outputs 3-State;
I
100
0.5
250
1.5
250
1.5
µA
CCZ
V = GND or V
I
CC
Additional supply current per
V
CC
= 5.5V; one input at 3.4V,
∆I
mA
CC
2
input pin
other inputs at V or GND
CC
NOTES:
1. Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
2. This is the increase in supply current for each input at 3.4V.
3. For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power.
AC CHARACTERISTICS
GND = 0V, t = t = 2.5ns, C = 50pF, R = 500Ω
R
F
L
L
LIMITS
Max
T
= -40 to
+85 C
= +5.0V ±0.5V
amb
o
T
V
= +25 C
amb
CC
o
SYMBOL
PARAMETER
WAVEFORM
UNIT
= +5.0V
V
CC
Min
Typ
Min
Max
t
t
Propagation delay
Dn to Qn
1.4
1.4
3.2
3.6
4.2
4.7
1.4
1.4
4.7
5.1
PLH
PHL
2
1
ns
ns
ns
ns
t
t
Propagation delay
E to Qn
1.4
1.9
3.2
3.7
4.2
4.8
1.4
1.9
4.8
5.1
PLH
PHL
t
t
Output enable time
to High and Low level
4
5
1.2
2.1
3.1
4.2
4.2
5.2
1.2
2.1
5.1
5.7
PZH
PZL
t
t
Output disable time
from High and Low level
4
5
1.3
1.2
3.4
3.0
4.6
4.1
1.3
1.2
5.1
4.3
PHZ
PLZ
5
1995 Feb 17
Philips Semiconductors
Product specification
Octal transparent latch (3-State)
74ABT373A
AC SETUP REQUIREMENTS
GND = 0V, t = t = 2.5ns, C = 50pF, R = 500Ω
R
F
L
L
LIMITS
o
o
T
V
= +25 C
T
V
= -40 to +85 C
amb
CC
amb
CC
SYMBOL
PARAMETER
WAVEFORM
UNIT
= +5.0V
= +5.0V ±0.5V
Min
Typ
Min
t (H)
t (L)
s
Setup time, High or Low
Dn to E
1.5
1.0
0.7
0.4
1.5
1.0
s
3
3
1
ns
ns
ns
t (H)
Hold time, High or Low
Dn to E
1.0
1.0
0.0
–0.5
1.0
1.0
h
t (L)
h
E pulse width
High
t (H)
w
2.5
1.7
2.5
AC WAVEFORMS
V
M
= 1.5V, V = GND to 3.0V
IN
V
V
V
E
M
M
M
V
V
OE
Qn
M
t
M
t
(H)
t
w
PZH
PHZ
t
t
PLH
PHL
V
–0.3V
OH
V
M
V
V
M
Qn
M
0V
SA00063
SA00066
Waveform 1. Propagation Delay, Enable to Output, and Enable
Pulse Width
Waveform 4. 3-State Output Enable Time to High Level and
Output Disable Time from High Level
OE
V
V
M
Dn
M
V
V
M
t
M
t
t
t
PLZ
PZL
PLH
PHL
V
Qn
M
V
V
M
Qn
M
V
+0.3V
0V
OL
SA00064
SA00067
Waveform 2. Propagation Delay for Data to Outputs
Waveform 5. 3-State Output Enable Time to Low Level and
Output Disable Time from Low Level
V
V
V
V
M
Dn
M
M
M
t (H)
s
t (L)
s
t (H)
h
t (L)
h
E
V
V
M
M
NOTE: The shaded areas indicate when the input is permitted
to change for predictable output performance.
SA00065
Waveform 3. Data Setup and Hold Times
6
1995 Feb 17
Philips Semiconductors
Product specification
Octal transparent latch (3-State)
74ABT373A
TEST CIRCUIT AND WAVEFORM
V
t
W
AMP (V)
90%
CC
90%
7.0V
NEGATIVE
PULSE
V
V
M
M
10%
10%
90%
R
L
L
0V
(t
V
V
OUT
IN
PULSE
GENERATOR
D.U.T.
t
t
(t
(t
)
t
t
)
THL
F
TLH
R
)
(t )
F
R
R
C
TLH
R
THL
T
L
AMP (V)
90%
M
POSITIVE
PULSE
V
V
M
Test Circuit for 3-State Outputs
10%
10%
t
W
0V
SWITCH POSITION
V
= 1.5V
M
TEST
SWITCH
closed
closed
open
Input Pulse Definition
t
t
PLZ
PZL
All other
INPUT PULSE REQUIREMENTS
DEFINITIONS
R = Load resistor; see AC CHARACTERISTICS for value.
L
FAMILY
Amplitude
3.0V
Rep. Rate
1MHz
t
t
t
F
W
R
C = Load capacitance includes jig and probe capacitance;
L
see AC CHARACTERISTICS for value.
74ABT
500ns 2.5ns 2.5ns
R = Termination resistance should be equal to Z
T
of
OUT
pulse generators.
SA00012
7
1995 Feb 17
Philips Semiconductors
Product specification
Octal transparent latch (3-State)
74ABT373A
DIP20: plastic dual in-line package; 20 leads (300 mil)
SO20: plastic small outline package; 20 leads; body width 7.5 mm
SOT146-1
SOT163-1
8
1995 Feb 17
Philips Semiconductors
Product specification
Octal transparent latch (3-State)
74ABT373A
SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm
SOT339-1
9
1995 Feb 17
Philips Semiconductors
Product specification
Octal transparent latch (3-State)
74ABT373A
TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm
SOT360-1
10
1995 Feb 17
Philips Semiconductors
Product specification
Octal transparent latch (3-State)
74ABT373A
DEFINITIONS
Data Sheet Identification
Product Status
Definition
This data sheet contains the design target or goal specifications for product development. Specifications
may change in any manner without notice.
Objective Specification
Formative or in Design
This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips
Semiconductors reserves the right to make changes at any time without notice in order to improve design
and supply the best possible product.
Preliminary Specification
Product Specification
Preproduction Product
Full Production
This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes
at any time without notice, in order to improve design and supply the best possible product.
Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products,
including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips
Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright,
or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask
work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes
only. PhilipsSemiconductorsmakesnorepresentationorwarrantythatsuchapplicationswillbesuitableforthespecifiedusewithoutfurthertesting
or modification.
LIFE SUPPORT APPLICATIONS
Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices,
orsystemswheremalfunctionofaPhilipsSemiconductorsandPhilipsElectronicsNorthAmericaCorporationProductcanreasonablybeexpected
to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips
Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully
indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.
Philips Semiconductors
811 East Arques Avenue
P.O. Box 3409
Sunnyvale, California 94088–3409
Telephone 800-234-7381
Philips Semiconductors and Philips Electronics North America Corporation
register eligible circuits under the Semiconductor Chip Protection Act.
Copyright Philips Electronics North America Corporation 1995
All rights reserved. Printed in U.S.A.
74ABT373ADB 替代型号
型号 | 制造商 | 描述 | 替代类型 | 文档 |
74ABT373APW,112 | NXP | 74ABT373A - Octal transparent latch (3-State) TSSOP2 20-Pin | 完全替代 | |
74ABT373CMTC | FAIRCHILD | Octal Transparent Latch with 3-STATE Outputs | 类似代替 |
74ABT373ADB 相关器件
型号 | 制造商 | 描述 | 价格 | 文档 |
74ABT373ADB,112 | NXP | 74ABT373A - Octal transparent latch (3-State) SSOP2 20-Pin | 获取价格 | |
74ABT373ADB,118 | NXP | 74ABT373A - Octal transparent latch (3-State) SSOP2 20-Pin | 获取价格 | |
74ABT373ADB-T | ETC | 8-Bit D-Type Latch | 获取价格 | |
74ABT373AN | NXP | Octal transparent latch 3-State | 获取价格 | |
74ABT373APW | NXP | Octal transparent latch 3-State | 获取价格 | |
74ABT373APW,112 | NXP | 74ABT373A - Octal transparent latch (3-State) TSSOP2 20-Pin | 获取价格 | |
74ABT373APW-T | ETC | 8-Bit D-Type Latch | 获取价格 | |
74ABT373APWDH | NXP | IC ABT SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20, PLASTIC, SOT-360-1, TSSOP1-20, Bus Driver/Transceiver | 获取价格 | |
74ABT373APWDH-T | NXP | IC ABT SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20, PLASTIC, SOT-360-1, TSSOP1-20, Bus Driver/Transceiver | 获取价格 | |
74ABT373CDCQB | NSC | Octal Transparent Latch with TRI-STATE Outputs | 获取价格 |
74ABT373ADB 相关文章
- 2024-09-20
- 5
- 2024-09-20
- 8
- 2024-09-20
- 8
- 2024-09-20
- 6