74ALVT162823DGGS [NXP]

74ALVT162823 - 18-bit bus-interface D-type flip-flop TSSOP 56-Pin;
74ALVT162823DGGS
型号: 74ALVT162823DGGS
厂家: NXP    NXP
描述:

74ALVT162823 - 18-bit bus-interface D-type flip-flop TSSOP 56-Pin

触发器
文件: 总14页 (文件大小:104K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
INTEGRATED CIRCUITS  
74ALVT162823  
18-bit bus-interface D-type flip-flop  
with reset and enable  
with 30termination resistors (3-State)  
Product specification  
IC24 Data Handbook  
1998 Aug 27  
Philips  
Semiconductors  
Philips Semiconductors  
Product specification  
2.5V/3.3V 18-bit bus-interface D-type flip-flop with reset  
and enable with 30termination resistors (3-State)  
74ALVT162823  
FEATURES  
DESCRIPTION  
The 74ALVT162823 18-bit bus interface register is designed to  
eliminate the extra packages required to buffer existing registers and  
provide extra data width for wider data/address paths of buses  
carrying parity.  
Two sets of high speed parallel registers with positive  
edge-triggered D-type flip-flops  
5V I/O Compatible  
Ideal where high speed, light loading, or increased fan-in are  
The 74ALVT162823 has two 9-bit wide buffered registers with Clock  
Enable (nCE) and Master Reset (nMR) which are ideal for parity bus  
interfacing in high microprogrammed systems.  
required with MOS microprocessors  
Live insertion/extraction permitted  
Power-up 3-State  
The registers are fully edge-triggered. The state of each D input, one  
set-up time before the Low-to-High clock transition is transferred to  
the corresponding flip-flop’s Q output.  
Power-up Reset  
The 74ALVT162823 is designed with 30series resistance in both  
the pull-up and pull-down output structures. This design reduces line  
noise in applications such as memory address drivers, clock drivers,  
and bus receivers/transmitters.  
Output capability: +12mA/–12mA  
Latch-up protection exceeds 500mA per Jedec Std 17  
ESD protection exceeds 2000 V per MIL STD 883 Method 3015  
and 200 V per Machine Model  
Bus hold data inputs eliminate the need for external pull-up  
resistors to hold unused inputs  
Outputs include series resistance of 30making external  
termination resistors unnecessary  
QUICK REFERENCE DATA  
TYPICAL  
CONDITIONS  
= 25°C; GND = 0V  
SYMBOL  
PARAMETER  
UNIT  
T
amb  
2.5V  
3.3V  
t
t
Propagation delay  
nCP to nQx  
4.2  
3.4  
3.0  
2.8  
PLH  
PHL  
C = 50pF  
L
ns  
C
Input capacitance  
Output capacitance  
Total supply current  
V = 0V or V  
CC  
3
9
3
9
pF  
pF  
µA  
IN  
I
C
V
I/O  
= 0V or 3.0V  
OUT  
CCZ  
I
Outputs disabled  
40  
70  
ORDERING INFORMATION  
PACKAGES  
TEMPERATURE RANGE OUTSIDE NORTH AMERICA  
NORTH AMERICA  
AV162823 DL  
DWG NUMBER  
SOT371–1  
56-Pin Plastic SSOP Type III  
56-Pin Plastic TSSOP Type II  
–40°C to +85°C  
–40°C to +85°C  
74ALVT162823 DL  
74ALVT162823 DGG  
AV162823 DGG  
SOT364–1  
PIN DESCRIPTION  
PIN NUMBER  
2, 27  
SYMBOL  
FUNCTION  
1OE, 2OE  
Output enable input (active-Low)  
Data inputs  
54, 52, 51, 49, 48, 47, 45, 44, 43  
42, 41, 40, 38, 37, 36, 34, 33, 31  
1D0-1D8  
2D0-2D8  
3, 5, 6, 8, 9, 10, 12, 13, 14  
15, 16, 17, 19, 20, 21, 23, 24, 26  
1Q0-1Q8  
2Q0-2Q8  
Data outputs  
56, 29  
55, 30  
1CP, 2CP  
1CE, 2CE  
1MR, 2MR  
GND  
Clock pulse input (active rising edge)  
Clock enable input (active-Low)  
Master reset input (active-Low)  
Ground (0V)  
1, 28  
4, 11, 18, 25, 32, 39, 46, 53  
7, 22, 35, 50  
V
CC  
Positive supply voltage  
2
1998 Aug 27  
853-2114 19927  
Philips Semiconductors  
Product specification  
2.5V/3.3V 18-bit bus-interface D-type flip-flop with reset  
and enable with 30termination resistors (3-State)  
74ALVT162823  
PIN CONFIGURATION  
LOGIC SYMBOL (IEEE/IEC)  
1MR  
1OE  
1Q0  
GND  
1Q1  
1Q2  
1
2
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
1CP  
1CE  
1D0  
GND  
1D1  
1D2  
2
1
1OE  
1MR  
1CE  
1CP  
2OE  
2MR  
2CE  
2CP  
EN1  
R2  
3
55  
56  
27  
28  
30  
29  
G3  
4
3C4  
5
EN5  
R6  
6
V
7
V
G7  
CC  
CC  
1Q3  
1Q4  
1Q5  
GND  
1Q6  
1Q7  
1Q8  
2Q0  
2Q1  
2Q2  
GND  
2Q3  
2Q4  
2Q5  
8
1D3  
1D4  
1D5  
GND  
1D6  
1D7  
1D8  
2D0  
2D1  
2D2  
GND  
2D3  
2D4  
2D5  
7C8  
9
54  
52  
51  
49  
48  
47  
45  
44  
43  
42  
3
4D  
1, 2  
1D0  
1D1  
1D2  
1D3  
1D4  
1D5  
1D6  
1D7  
1D8  
1Q0  
1Q1  
1Q2  
1Q3  
1Q4  
1Q5  
1Q6  
1Q7  
1Q8  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
5
6
8
9
10  
12  
13  
14  
15  
16  
17  
19  
20  
21  
23  
24  
25  
2D0  
2D1  
2D2  
2D3  
2D4  
2D5  
2D6  
2D7  
2D8  
2Q0  
2Q1  
2Q2  
2Q3  
2Q4  
2Q5  
2Q6  
2Q7  
2Q8  
8D  
5, 6  
41  
40  
38  
37  
36  
34  
33  
31  
V
V
CC  
CC  
2Q6  
2Q7  
GND  
2Q8  
2OE  
2MR  
2D6  
2D7  
GND  
2D8  
2CE  
2CP  
SH00015  
SH00014  
LOGIC DIAGRAM  
nCE  
nD0  
nD1  
nD2  
nD3  
nD4  
nD5  
nD6  
nD7  
nD8  
nCP  
CP  
nD  
CP  
Q
CP  
CP  
Q
CP  
Q
CP  
Q
CP  
CP  
Q
CP  
nD  
nD  
R
nD  
nD  
R
nD  
R
nD  
R
nD  
R
nD  
R
R
R
R
Q
Q
Q
Q
nMR  
nOE  
nQ0  
nQ1  
nQ2  
nQ3  
nQ4  
nQ5  
nQ6  
nQ7  
nQ8  
SH00016  
n = 1 or 2  
3
1998 Aug 27  
Philips Semiconductors  
Product specification  
2.5V/3.3V 18-bit bus-interface D-type flip-flop with reset  
and enable with 30termination resistors (3-State)  
74ALVT162823  
FUNCTION TABLE  
INPUTS  
nCE  
OUTPUTS  
nQ0 – nQ8  
OPERATING MODE  
nOE  
nMR  
nCP  
nDx  
L
L
L
L
H
L
H
H
H
X
X
L
X
X
h
l
L
H
Clear  
Load and read data  
L
L
H
X
X
X
NC  
Z
Hold  
X
High impedance  
H = High voltage level  
h
L
l
=
=
=
High voltage level one set-up time prior to the Low-to-High clock transition  
Low voltage level  
Low voltage level one set-up time prior to the Low-to-High clock transition  
NC= No change  
X
Z
=
=
=
=
Don’t care  
High impedance “off” state  
Low to High clock transition  
Not a Low-to-High clock transition  
SCHEMATIC OF EACH OUTPUT  
BUS HOLD CIRCUIT  
V
CC  
V
CC  
V
CC  
Data Input  
To internal circuit  
27  
27Ω  
OUTPUT  
SW00007  
SW00044  
1, 2  
ABSOLUTE MAXIMUM RATINGS  
SYMBOL  
PARAMETER  
CONDITIONS  
RATING  
-0.5 to +4.6  
-50  
UNIT  
V
CC  
I
IK  
DC supply voltage  
V
mA  
V
DC input diode current  
V < 0  
I
3
V
I
DC input voltage  
-0.5 to +7.0  
-50  
I
DC output diode current  
V
O
< 0  
mA  
V
OK  
3
V
OUT  
DC output voltage  
Output in Off or High state  
Output in Low state  
-0.5 to +7.0  
128  
I
DC output current  
mA  
OUT  
Output in High state  
-64  
T
stg  
Storage temperature range  
-65 to +150  
°C  
NOTES:  
1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the  
device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to  
absolute-maximum-rated conditions for extended periods may affect device reliability.  
2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction  
temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.  
3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.  
4
1998 Aug 27  
Philips Semiconductors  
Product specification  
2.5V/3.3V 18-bit bus-interface D-type flip-flop with reset  
and enable with 30termination resistors (3-State)  
74ALVT162823  
RECOMMENDED OPERATING CONDITIONS  
2.5V RANGE LIMITS 3.3V RANGE LIMITS  
SYMBOL  
PARAMETER  
UNIT  
MIN  
2.3  
0
MAX  
2.7  
MIN  
3.0  
0
MAX  
3.6  
V
CC  
DC supply voltage  
Input voltage  
V
V
V
I
5.5  
5.5  
V
High-level input voltage  
Input voltage  
1.7  
2.0  
V
IH  
V
0.7  
–8  
0.8  
–12  
12  
V
IL  
I
High-level output current  
Low-level output current  
mA  
mA  
ns/V  
°C  
OH  
I
OL  
12  
t/v  
Input transition rise or fall rate; Outputs enabled  
Operating free-air temperature range  
10  
10  
T
amb  
–40  
+85  
–40  
+85  
DC ELECTRICAL CHARACTERISTICS (3.3V "0.3V RANGE)  
LIMITS  
SYMBOL  
PARAMETER  
TEST CONDITIONS  
Temp = -40°C to +85°C  
UNIT  
1
MIN  
TYP  
–0.85  
2.3  
MAX  
V
Input clamp voltage  
V
CC  
V
CC  
V
CC  
= 3.0V; I = –18mA  
–1.2  
V
V
V
IK  
IK  
V
OH  
High-level output voltage  
Low-level output voltage  
= 3.0V; I = –12mA  
2.0  
OH  
V
OL  
= 3.0V; I = 12mA  
0.5  
0.8  
OL  
6
V
Power-up output low voltage  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
= 3.6V; I = 1mA; V = V or GND  
0.55  
±1  
V
RST  
O
I
CC  
= 3.6V; V = V or GND  
0.1  
0.1  
µA  
I
CC  
Control pins  
= 0 or 3.6V; V = 5.5V  
10  
I
Input leakage current  
= 3.6V; V = 5.5V  
0.1  
10  
µA  
I
I
I
4
= 3.6V; V = V  
Data pins  
0.5  
1
I
CC  
= 3.6V; V = 0  
0.1  
-5  
I
I
Off current  
= 0V; V or V = 0 to 4.5V  
0.1  
±100  
µA  
µA  
OFF  
I
O
= 3V; V = 0.8V  
75  
130  
–140  
I
Bus Hold current  
= 3V; V = 2.0V  
–75  
I
I
HOLD  
7
D inputs  
= 0V to 3.6V; V = 3.6V  
±500  
CC  
Current into an output in the  
I
V
= 5.5V; V = 3.0V  
10  
1
125  
µA  
µA  
EX  
O
CC  
High state when V > V  
O
CC  
Power up/down 3-State output  
V
CC  
1.2V; V = 0.5V to V ; V = GND or V  
O CC I CC  
I
±100  
PU/PD  
3
current  
OE/OE = Don’t care  
I
3-State output High current  
3-State output Low current  
V
V
V
V
V
V
= 3.6V; V = 3.0V; V = V or V  
0.5  
0.5  
5
µA  
µA  
OZH  
CC  
CC  
CC  
CC  
CC  
CC  
O
I
IL  
IH  
IH  
I
= 3.6V; V = 0.5V; V = V or V  
–5  
OZL  
O
I
IL  
I
= 3.6V; Outputs High, V = GND or V I 0  
CC, O =  
0.05  
3.9  
0.1  
5.5  
0.1  
CCH  
I
I
Quiescent supply current  
= 3.6V; Outputs Low, V = GND or V I 0  
CC, O =  
mA  
mA  
CCL  
CCZ  
I
5
I
= 3.6V; Outputs Disabled; V = GND or V  
I 0  
CC, O =  
0.06  
I
Additional supply current per  
= 3V to 3.6V; One input at V –0.6V,  
CC  
I  
0.04  
0.4  
CC  
2
input pin  
Other inputs at V or GND  
CC  
NOTES:  
1. All typical values are at V = 3.3V and T  
= 25°C.  
amb  
CC  
2. This is the increase in supply current for each input at the specified voltage level other than V or GND  
CC  
3. This parameter is valid for any V between 0V and 1.2V with a transition time of up to 10msec. From V = 1.2V to V = 3.3V ± 0.3V a  
CC  
CC  
CC  
transition time of 100µsec is permitted. This parameter is valid for T  
= 25°C only.  
amb  
4. Unused pins at V or GND.  
CC  
5. I  
is measured with outputs pulled up to V or pulled down to ground.  
CCZ  
CC  
6. For valid test results, data must not be loaded into the flip-flops (or latches) after applying power.  
7. This is the bus hold overdrive current required to force the input to the opposite logic state.  
5
1998 Aug 27  
Philips Semiconductors  
Product specification  
2.5V/3.3V 18-bit bus-interface D-type flip-flop with reset  
and enable with 30termination resistors (3-State)  
74ALVT162823  
AC CHARACTERISTICS (3.3V "0.3V RANGE)  
GND = 0V, t = t = 2.5ns, C = 50pF, R = 500Ω  
R
F
L
L
LIMITS  
= –40°C  
T
amb  
to +85°C  
= +3.3V ±0.3V  
SYMBOL  
PARAMETER  
WAVEFORM  
UNIT  
V
CC  
MIN  
TYP  
MAX  
f
Maximum clock frequency  
1
1
MHz  
ns  
MAX  
t
t
Propagation delay  
nCP to nQx  
1.8  
1.8  
3.0  
2.8  
4.7  
4.0  
PLH  
PHL  
Propagation delay  
nMR to nQx  
t
2
1.8  
2.8  
4.0  
ns  
ns  
ns  
PHL  
t
t
Output enable time  
to High and Low level  
4
5
1.9  
1.6  
3.5  
2.6  
5.7  
3.8  
PZH  
PZL  
t
t
Output disable time  
from High and Low level  
4
5
1.9  
1.5  
3.4  
2.5  
5.2  
3.8  
PHZ  
PLZ  
AC SETUP REQUIREMENTS (3.3V "0.3V RANGE)  
GND = 0V, t = t = 2.5ns, C = 50pF, R = 500Ω  
R
F
L
L
LIMITS  
o
T
V
= -40 to +85 C  
amb  
CC  
SYMBOL  
PARAMETER  
WAVEFORM  
UNIT  
= +3.3V ±0.3V  
MIN  
TYP  
t (H)  
t (L)  
s
Setup time, High or Low  
nDx to nCP  
1.0  
1.2  
0.6  
0.7  
s
3
3
1
3
ns  
ns  
ns  
ns  
t (H)  
Hold time, High or Low  
nDx to nCP  
0.1  
0.1  
–0.8  
–0.6  
h
t (L)  
h
t (H)  
nCP pulse width  
High or Low  
1.5  
2.5  
0.7  
1.7  
w
t (L)  
w
t (H)  
Setup time, High or Low  
nCE to nCP  
1.0  
0.5  
0.2  
–0.5  
s
t (L)  
s
t (H)  
t (L)  
h
Hold time, High or Low  
nCE to nCP  
1.0  
1.0  
0.5  
–0.1  
h
3
2
2
ns  
ns  
ns  
t (L)  
w
nMR pulse width, Low  
2.0  
2.0  
1.5  
1.4  
Recovery time  
nMR to nCP  
t
rec  
6
1998 Aug 27  
Philips Semiconductors  
Product specification  
2.5V/3.3V 18-bit bus-interface D-type flip-flop with reset  
and enable with 30termination resistors (3-State)  
74ALVT162823  
DC ELECTRICAL CHARACTERISTICS (2.5V "0.2V RANGE)  
LIMITS  
SYMBOL  
PARAMETER  
TEST CONDITIONS  
Temp = -40°C to +85°C  
UNIT  
1
MIN  
TYP  
–0.85  
2.5  
MAX  
V
Input clamp voltage  
V
CC  
V
CC  
V
CC  
= 2.3V; I = –18mA  
–1.2  
V
V
V
IK  
IK  
V
OH  
High-level output voltage  
Low-level output voltage  
= 2.3V; I = –8mA  
1.7  
OH  
V
OL  
= 2.3V; I = 12mA  
0.3  
0.5  
OL  
7
V
Power-up output low voltage  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
= 2.7V; I = 1mA; V = V or GND  
0.2  
0.1  
0.1  
0.1  
0.5  
0.1  
0.1  
100  
–70  
0.55  
±1  
V
RST  
O
I
CC  
= 2.7V; V = GND  
µA  
I
Control pins  
= 2.7V; V = 5.5V  
10  
I
Input leakage current  
= 3.6V; V = 5.5V  
10  
µA  
I
I
I
4
= 3.6V; V = V  
Data pins  
1
I
CC  
= 3.6V; V = 0  
-5  
I
I
Off current  
= 0V; V or V = 0 to 4.5V  
±100  
µA  
µA  
µA  
OFF  
I
O
Bus Hold current  
= 2.5V; V = 0.7V  
I
I
HOLD  
6
D inputs  
= 2.5V; V = 1.7V  
I
Current into an output in the  
I
V
= 5.5V; V = 2.5V  
10  
1
125  
µA  
µA  
EX  
O
CC  
High state when V > V  
O
CC  
Power up/down 3-State output  
V
CC  
1.2V; V = 0.5V to V ; V = GND or V  
;
CC  
O
CC  
I
I
±100  
PU/PD  
3
current  
OE/OE = Don’t care  
I
3-State output High current  
3-State output Low current  
V
V
V
V
V
V
= 2.7V; V = 2.3V; V = V or V  
0.5  
0.5  
5
µA  
µA  
OZH  
CC  
CC  
CC  
CC  
CC  
CC  
O
I
IL  
IH  
IH  
I
= 2.7V; V = 0.5V; V = V or V  
–5  
OZL  
O
I
IL  
I
= 2.7V; Outputs High, V = GND or V I 0  
CC, O =  
0.04  
2.7  
0.1  
4.5  
0.1  
CCH  
I
I
Quiescent supply current  
= 2.7V; Outputs Low, V = GND or V I 0  
CC, O =  
mA  
mA  
CCL  
CCZ  
I
5
I
= 2.7V; Outputs Disabled; V = GND or V  
I 0  
CC, O =  
0.04  
I
Additional supply current per  
= 2.3V to 2.7V; One input at V –0.6V,  
CC  
I  
0.04  
0.4  
CC  
2
input pin  
Other inputs at V or GND  
CC  
NOTES:  
1. All typical values are at V = 2.5V and T  
= 25°C.  
amb  
CC  
2. This is the increase in supply current for each input at the specified voltage level other than V or GND  
CC  
3. This parameter is valid for any V between 0V and 1.2V with a transition time of up to 10msec. From V = 1.2V to V = 2.5V ± 0.2V a  
CC  
CC  
CC  
transition time of 100µsec is permitted. This parameter is valid for T  
= 25°C only.  
amb  
4. Unused pins at V or GND.  
CC  
5. I  
is measured with outputs pulled up to V or pulled down to ground.  
CCZ  
CC  
6. Not guaranteed.  
7. For valid test results, data must not be loaded into the flip-flops (or latches) after applying power.  
7
1998 Aug 27  
Philips Semiconductors  
Product specification  
2.5V/3.3V 18-bit bus-interface D-type flip-flop with reset  
and enable with 30termination resistors (3-State)  
74ALVT162823  
AC CHARACTERISTICS (2.5V "0.2V RANGE)  
GND = 0V, t = t = 2.5ns, C = 50pF, R = 500Ω  
R
F
L
L
LIMITS  
= –40°C  
T
amb  
to +85°C  
= +2.5V ±0.2V  
SYMBOL  
PARAMETER  
WAVEFORM  
UNIT  
V
CC  
MIN  
TYP  
MAX  
f
Maximum clock frequency  
1
1
MHz  
ns  
MAX  
t
t
Propagation delay  
nCP to nQx  
2.5  
2.0  
4.2  
3.4  
6.3  
5.0  
PLH  
PHL  
Propagation delay  
nMR to nQx  
t
2
2.0  
3.4  
4.6  
ns  
ns  
ns  
PHL  
t
t
Output enable time  
to High and Low level  
4
5
3.0  
2.0  
4.8  
3.2  
7.6  
5.2  
PZH  
PZL  
t
t
Output disable time  
from High and Low level  
4
5
2.5  
2.0  
4.4  
3.3  
6.7  
5.2  
PHZ  
PLZ  
AC SETUP REQUIREMENTS (2.5V "0.2V RANGE)  
GND = 0V, t = t = 2.5ns, C = 50pF, R = 500Ω  
R
F
L
L
LIMITS  
o
T
V
= -40 to +85 C  
amb  
CC  
SYMBOL  
PARAMETER  
WAVEFORM  
UNIT  
= +2.5V ±0.2V  
MIN  
TYP  
t (H)  
t (L)  
s
Setup time, High or Low  
nDx to nCP  
1.0  
2.0  
0.6  
1.4  
s
3
3
1
3
ns  
ns  
ns  
ns  
t (H)  
Hold time, High or Low  
nDx to nCP  
0.1  
0.1  
–1.5  
–0.6  
h
t (L)  
h
t (H)  
nCP pulse width  
High or Low  
2.0  
3.0  
0.8  
2.1  
w
t (L)  
w
t (H)  
Setup time, High or Low  
nCE to nCP  
1.0  
0.5  
0.2  
–0.2  
s
t (L)  
s
t (H)  
t (L)  
h
Hold time, High or Low  
nCE to nCP  
1.0  
1.0  
0.2  
–0.1  
h
3
2
2
ns  
ns  
ns  
t (L)  
w
nMR pulse width, Low  
2.5  
2.3  
1.6  
1.7  
Recovery time  
nMR to nCP  
t
rec  
8
1998 Aug 27  
Philips Semiconductors  
Product specification  
2.5V/3.3V 18-bit bus-interface D-type flip-flop with reset  
and enable with 30termination resistors (3-State)  
74ALVT162823  
AC WAVEFORMS  
For all waveforms, V = 1.5V or V /2 whichever is less  
M
CC  
The shaded areas indicate when the input is permitted to change for predictable output performance.  
3.0V or V  
whichever  
is less  
CC  
1/f  
MAX  
nOE  
3.0V or V  
whichever  
is less  
CC  
V
V
M
M
t
nCP  
nQn  
0V  
V
t
V
M
M
t
PHZ  
0V  
t
PZH  
w
t
PLH  
V
V
OH  
–0.3V  
PHL  
V
OH  
OH  
V
M
V
V
nQx  
M
M
0V  
0V  
SH00020  
SH00017  
Waveform 4. 3-State Output Enable Time to High Level  
and Output Disable Time from High Level  
Waveform 1. Propagation Delay, Clock Input to Output,  
Clock Pulse Width, and Maximum Clock Frequency  
3.0V or V  
CC  
whichever  
is less  
3.0V or V  
whichever  
is less  
CC  
V
V
M
M
nOE  
nQx  
V
V
M
nMR  
M
0V  
3.0V or V  
0V  
3.0V or V  
whichever  
is less  
t
t
PLZ  
PZL  
t
CC  
REC  
t
w
whichever  
is less  
CC  
V
V
M
nCP  
nQn  
M
V
V
+0.3V  
OL  
OL  
0V  
t
PHL  
V
OH  
SH00021  
V
M
Waveform 5. 3-State Output Enable Time to Low Level  
and Output Disable Time from Low Level  
0V  
SH00018  
Waveform 2. Master Reset Pulse WIdth, Master Reset to  
Output Delay and Master Reset to Clock Recovery Time  
3.0V or V  
CC  
whichever  
is less  
nDx,  
nCE  
V
V
V
V
V
M
M
M
M
0V  
3.0V or V  
t (H)  
t
(H)  
t (L)  
t (L)  
h
CC  
s
h
s
whichever  
is less  
nCP  
V
M
M
0V  
SH00019  
Waveform 3. Data Setup and Hold Times  
9
1998 Aug 27  
Philips Semiconductors  
Product specification  
2.5V/3.3V 18-bit bus-interface D-type flip-flop with reset  
and enable with 30termination resistors (3-State)  
74ALVT162823  
TEST CIRCUIT AND WAVEFORM  
6V or  
V
t
W
V
x 2  
CC  
AMP (V)  
90%  
CC  
90%  
OPEN  
NEGATIVE  
PULSE  
V
V
M
10%  
M
10%  
GND  
V
V
OUT  
IN  
R
R
L
L
0V  
PULSE  
GENERATOR  
D.U.T.  
t
t
(t  
(t  
)
t
t
(t  
)
R
THL  
F
TLH  
)
(t  
)
F
R
C
TLH  
R
THL  
T
L
AMP (V)  
90%  
M
90%  
POSITIVE  
PULSE  
V
V
M
Test Circuit for 3-State Outputs  
10%  
10%  
t
W
0V  
SWITCH POSITION  
V
M
= 1.5V or V / 2, whichever is less  
CC  
TEST  
SWITCH  
Input Pulse Definition  
t
/t  
GND  
PHZ PZH  
t
/t  
6V or V x 2  
PLZ PZL  
CC  
t
/t  
open  
PLH PHL  
INPUT PULSE REQUIREMENTS  
DEFINITIONS  
FAMILY  
R = Load resistor; see AC CHARACTERISTICS for value.  
Amplitude  
3.0V or V  
whichever  
is less  
Rep. Rate  
t
t
t
L
W
R
F
C = Load capacitance includes jig and probe capacitance;  
L
CC  
see AC CHARACTERISTICS for value.  
74ALVT16  
10MHz  
500ns 2.5ns 2.5ns  
R = Termination resistance should be equal to Z  
T
of  
OUT  
pulse generators.  
SW00162  
10  
1998 Aug 27  
Philips Semiconductors  
Product specification  
18-bit bus-interface D-type flip-flop with reset and  
enable with 30termination resistors (3-State)  
74ALVT162823  
SSOP56: plastic shrink small outline package; 56 leads; body width 7.5 mm  
SOT371-1  
11  
1998 Aug 27  
Philips Semiconductors  
Product specification  
18-bit bus-interface D-type flip-flop with reset and  
enable with 30termination resistors (3-State)  
74ALVT162823  
TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6.1mm  
SOT364-1  
12  
1998 Aug 27  
Philips Semiconductors  
Product specification  
18-bit bus-interface D-type flip-flop with reset and  
enable with 30termination resistors (3-State)  
74ALVT162823  
NOTES  
13  
1998 Aug 27  
Philips Semiconductors  
Product specification  
18-bit bus-interface D-type flip-flop with reset and  
enable with 30termination resistors (3-State)  
74ALVT162823  
Data sheet status  
[1]  
Data sheet  
status  
Product  
status  
Definition  
Objective  
specification  
Development  
This data sheet contains the design target or goal specifications for product development.  
Specification may change in any manner without notice.  
Preliminary  
specification  
Qualification  
This data sheet contains preliminary data, and supplementary data will be published at a later date.  
Philips Semiconductors reserves the right to make chages at any time without notice in order to  
improve design and supply the best possible product.  
Product  
specification  
Production  
This data sheet contains final specifications. Philips Semiconductors reserves the right to make  
changes at any time without notice in order to improve design and supply the best possible product.  
[1] Please consult the most recently issued datasheet before initiating or completing a design.  
Definitions  
Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For  
detailed information see the relevant data sheet or data handbook.  
Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one  
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or  
at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended  
periods may affect device reliability.  
Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips  
Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or  
modification.  
Disclaimers  
Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can  
reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications  
do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.  
RighttomakechangesPhilipsSemiconductorsreservestherighttomakechanges, withoutnotice, intheproducts, includingcircuits,standard  
cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no  
responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these  
products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless  
otherwise specified.  
Philips Semiconductors  
811 East Arques Avenue  
P.O. Box 3409  
Copyright Philips Electronics North America Corporation 1998  
All rights reserved. Printed in U.S.A.  
Sunnyvale, California 94088–3409  
Telephone 800-234-7381  
print code  
Date of release: 05-96  
9397-750-03577  
Document order number:  
Philips  
Semiconductors  

相关型号:

74ALVT162823DL

18-bit bus-interface D-type flip-flop with reset and enable with 30ohm termination resistors (3-State)
NXP

74ALVT162823DL,112

74ALVT162823DLSOT371-1
NXP

74ALVT162823DL,118

74ALVT162823DLSOT371-1
NXP

74ALVT162823DL-T

IC ALVT SERIES, DUAL 9-BIT DRIVER, TRUE OUTPUT, PDSO56, Bus Driver/Transceiver
NXP

74ALVT162827

20-bit buffer/line driver, non-inverting, with 30ohm termination resistors 3-State
NXP

74ALVT162827DGG

20-bit buffer/line driver, non-inverting, with 30ohm termination resistors 3-State
NXP

74ALVT162827DGG

20-bit buffer/line driver, non-inverting,with 30Ohm termination resistors (3-State)Production
NEXPERIA

74ALVT162827DGG-T

IC ALVT SERIES, DUAL 10-BIT DRIVER, TRUE OUTPUT, PDSO56, Bus Driver/Transceiver
NXP

74ALVT162827DGGS

暂无描述
NXP

74ALVT162827DGGY

暂无描述
NXP

74ALVT162827DL

20-bit buffer/line driver, non-inverting, with 30ohm termination resistors 3-State
NXP

74ALVT162827DL,518

74ALVT162827 - 20-bit buffer/line driver, non-inverting,with 30Ohm termination resistors (3-State) SSOP 56-Pin
NXP