74HC4024D/T3 [NXP]
IC HC/UH SERIES, ASYN NEGATIVE EDGE TRIGGERED 7-BIT UP BINARY COUNTER, PDSO14, 3.90 MM, PLASTIC, MS-012, SOT-108-1, SOP-14, Counter;型号: | 74HC4024D/T3 |
厂家: | NXP |
描述: | IC HC/UH SERIES, ASYN NEGATIVE EDGE TRIGGERED 7-BIT UP BINARY COUNTER, PDSO14, 3.90 MM, PLASTIC, MS-012, SOT-108-1, SOP-14, Counter 光电二极管 逻辑集成电路 触发器 |
文件: | 总18页 (文件大小:99K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
74HC4024
7-stage binary ripple counter
Rev. 03 — 12 November 2004
Product data sheet
1. General description
The 74HC4024 is a high-speed Si-gate CMOS device and is pin compatible with the 4024
of the 4000B series. The 74HC4024 is specified in compliance with JEDEC
standard no. 7A.
The 74HC4024 is a 7-stage binary ripple counter with a clock input (CP), an overriding
asynchronous master reset input (MR) and seven fully buffered parallel outputs (Q0 to
Q6).
The counter advances on the HIGH-to-LOW transition of CP.
A HIGH on MR clears all counter stages and forces all outputs LOW, independent of the
state of CP.
Each counter stage is a static toggle flip-flop.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock
rise and fall times.
2. Features
■ Low-power dissipation
■ Complies with JEDEC standard no. 7A
■ ESD protection:
◆ HBM EIA/JESD22-A114-B exceeds 2000 V
◆ MM EIA/JESD22-A115-A exceeds 200 V.
■ Multiple package options
■ Specified from −40 °C to +80 °C and from −40 °C to +125 °C.
3. Applications
■ Frequency dividing circuits
■ Time delay circuits.
74HC4024
Philips Semiconductors
7-stage binary ripple counter
4. Quick reference data
Table 1:
Quick reference data
GND = 0 V; Tamb = 25 °C; tr = tf = 6 ns.
Symbol
Parameter
propagation delay CP to CL = 15 pF;
Q0 CC = 5 V
maximum clock frequency CL = 15 pF;
CC = 5 V
Conditions
Min
Typ
Max
Unit
tPHL, tPLH
-
14
-
ns
V
fmax
-
90
-
MHz
V
CI
input capacitance
-
-
3.5
25
-
-
pF
pF
[1]
CPD
power dissipation
capacitance
VI = GND to VCC
[1] CPD is used to determine the dynamic power dissipation (PD in µW).
PD = CPD × VCC2 × fi × N + ∑(CL × VCC2 × fo) where:
fi = input frequency in MHz;
fo = output frequency in MHz;
CL = output load capacitance in pF;
VCC = supply voltage in V;
N = number of inputs switching;
∑(CL × VCC2 × fo) = sum of outputs.
5. Ordering information
Table 2:
Ordering information
Type number
Package
Temperature range
−40 °C to +125 °C
−40 °C to +125 °C
Name
DIP14
SO14
Description
Version
74HC4024N
74HC4024D
plastic dual in-line package; 14 leads (300 mil) SOT27-1
plastic small outline package; 14 leads;
body width 3.9 mm
SOT108-1
74HC4024DB
74HC4024PW
−40 °C to +125 °C
−40 °C to +125 °C
SSOP14
plastic shrink small outline package; 14 leads; SOT337-1
body width 5.3 mm
TSSOP14
plastic thin shrink small outline package;
14 leads; body width 4.4 mm
SOT402-1
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
2 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
6. Functional diagram
Q6
Q5
Q4
Q3
Q2
3
4
5
6
9
12
Q0
7-STAGE
COUNTER
1
2
11
9
Q1
Q2
Q3
Q4
Q5
Q6
CP
6
5
MR
Q1 11
Q0 12
4
3
001aab906
CP
1
MR
2
001aab908
Fig 1. Functional diagram
Fig 2. Logic symbol
CTR7
12
11
9
0
1
2
+
6
CT
5
CT = 0
4
3
6
001aab907
Fig 3. IEC logic symbol
Q
Q
Q
Q
Q
Q
Q
Q
Q
Q
Q
Q
Q
Q
FF
1
FF
2
FF
3
FF
4
FF
5
FF
6
FF
7
CP
T
T
T
T
T
T
T
RD
RD
RD
RD
RD
RD
RD
MR
Q0
Q1
Q2
Q3
Q4
Q5
Q6
001aab909
Fig 4. Logic diagram
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
3 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
7. Pinning information
7.1 Pinning
1
2
3
4
5
6
7
14
13
12
11
10
9
CP
MR
Q6
V
CC
n.c.
Q0
Q5
4024
Q1
Q4
n.c.
Q2
Q3
8
GND
n.c.
001aab905
Fig 5. Pin configuration
7.2 Pin description
Table 3:
Symbol
CP
Pin description
Pin
1
Description
clock input (HIGH-to-LOW, edge-triggered)
master reset input (active HIGH)
parallel output 6
MR
2
Q6
3
Q5
4
parallel output 5
Q4
5
parallel output 4
Q3
6
parallel output 3
GND
n.c.
7
ground (0 V)
8
not connected
Q2
9
parallel output 2
n.c.
10
11
12
13
14
not connected
Q1
parallel output 1
Q0
parallel output 0
n.c.
not connected
VCC
positive supply voltage
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
4 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
8. Functional description
8.1 Function table
Table 4:
Input
MR
Function table[1]
Output
Qn
CP
X
H
L
L
↑
no change
count
↓
[1] H = HIGH voltage level;
L = LOW voltage level;
X = don’t care;
↑ = LOW-to-HIGH clock transition;
↓ = HIGH-to-LOW clock transition.
9. Limiting values
Table 5:
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to
GND (ground = 0 V).
Symbol Parameter
Conditions
Min
Max Unit
VCC
IIK
supply voltage
−0.5 +7
V
input diode current
output diode current
VI < −0.5 V or VI > VCC + 0.5 V
-
-
±20
mA
mA
IOK
VO < −0.5 V or
VO > VCC + 0.5 V
±20
±25
±50
IO
output source or sink
current
VO = −0.5 V to VCC + 0.5 V
-
mA
ICC, IGND VCC or GND current
-
mA
Tstg
Ptot
storage temperature
power dissipation
DIP14 package
−65
+150 °C
[1]
[2]
-
-
750
500
mW
mW
SO14, SSOP14 and
TSSOP14 packages
[1] Above 70 °C: Ptot derates linearly with 12 mW/K.
[2] Above 70 °C: Ptot derates linearly with 8 mW/K.
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
5 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
10. Recommended operating conditions
Table 6:
Symbol
VCC
Recommended operating conditions
Parameter
Conditions
Min
Typ
Max
6.0
Unit
V
supply voltage
input voltage
output voltage
2.0
5.0
VI
0
-
VCC
VCC
1000
500
V
VO
0
-
V
tr, tf
input rise and fall times VCC = 2.0 V
-
-
ns
ns
ns
°C
except CP
VCC = 4.5 V
-
6.0
VCC = 6.0 V
-
-
-
400
Tamb
ambient temperature
−40
+125
11. Static characteristics
Table 7:
Static characteristics
At recommended operating conditions; voltages are referenced to GND (ground = 0 V).
Symbol
Tamb = 25 °C
VIH
Parameter
Conditions
Min
Typ
Max
Unit
HIGH-level input voltage
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
1.5
1.2
2.4
3.2
0.8
2.1
2.8
-
V
V
V
V
V
V
3.15
-
4.2
-
VIL
LOW-level input voltage
-
-
-
0.5
1.35
1.8
VOH
HIGH-level output voltage VI = VIH or VIL
IO = −20 µA; VCC = 2.0 V
1.9
2.0
-
-
-
-
-
V
V
V
V
V
IO = −20 µA; VCC = 4.5 V
IO = −20 µA; VCC = 6.0 V
IO = −4 mA; VCC = 4.5 V
IO = −5.2 mA; VCC = 6.0 V
4.4
4.5
5.9
6.0
3.98
5.48
4.32
5.81
VOL
LOW-level output voltage VI = VIH or VIL
IO = 20 µA; VCC = 2.0 V
IO = 20 µA; VCC = 4.5 V
-
-
-
-
-
-
-
-
0
0.1
0.1
0.1
0.26
0.26
±0.1
8.0
-
V
0
V
IO = 20 µA; VCC = 6.0 V
0
V
IO = 4 mA; VCC = 4.5 V
0.15
0.16
-
V
IO = 5.2 mA; VCC = 6.0 V
VI = VCC or GND; VCC = 6.0 V
VI = VCC or GND; IO = 0 A; VCC = 6.0 V
V
ILI
input leakage current
quiescent supply current
input capacitance
µA
µA
pF
ICC
CI
-
3.5
Tamb = −40 °C to +85 °C
VIH
HIGH-level input voltage
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
1.5
-
-
-
-
-
-
V
V
V
3.15
4.2
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
6 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
Table 7:
Static characteristics …continued
At recommended operating conditions; voltages are referenced to GND (ground = 0 V).
Symbol
Parameter
Conditions
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
Min
Typ
Max
0.5
Unit
V
VIL
LOW-level input voltage
-
-
-
-
-
-
1.35
1.8
V
V
VOH
HIGH-level output voltage VI = VIH or VIL
IO = −20 µA; VCC = 2.0 V
1.9
-
-
-
-
-
-
-
-
-
-
V
V
V
V
V
IO = −20 µA; VCC = 4.5 V
IO = −20 µA; VCC = 6.0 V
IO = −4 mA; VCC = 4.5 V
IO = −5.2 mA; VCC = 6.0 V
4.4
5.9
3.84
5.34
VOL
LOW-level output voltage VI = VIH or VIL
IO = 20 µA; VCC = 2.0 V
IO = 20 µA; VCC = 4.5 V
-
-
-
-
-
-
-
-
-
-
-
-
-
-
0.1
V
0.1
V
IO = 20 µA; VCC = 6.0 V
0.1
V
IO = 4 mA; VCC = 4.5 V
0.33
0.33
±1.0
80
V
IO = 5.2 mA; VCC = 6.0 V
VI = VCC or GND; VCC = 6.0 V
VI = VCC or GND; IO = 0 A; VCC = 6.0 V
V
ILI
input leakage current
µA
µA
ICC
quiescent supply current
Tamb = −40 °C to +125 °C
VIH HIGH-level input voltage
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
1.5
-
-
-
-
-
-
-
V
V
V
V
V
V
3.15
-
4.2
-
VIL
LOW-level input voltage
-
-
-
0.5
1.35
1.8
VOH
HIGH-level output voltage VI = VIH or VIL
IO = −20 µA; VCC = 2.0 V
1.9
4.4
5.9
3.7
5.2
-
-
-
-
-
-
-
-
-
-
V
V
V
V
V
IO = −20 µA; VCC = 4.5 V
IO = −20 µA; VCC = 6.0 V
IO = −4 mA; VCC = 4.5 V
IO = −5.2 mA; VCC = 6.0 V
VOL
LOW-level output voltage VI = VIH or VIL
IO = 20 µA; VCC = 2.0 V
IO = 20 µA; VCC = 4.5 V
-
-
-
-
-
-
-
-
-
-
-
-
-
-
0.1
0.1
0.1
0.4
0.4
±1.0
160
V
V
IO = 20 µA; VCC = 6.0 V
V
IO = 4 mA; VCC = 4.5 V
V
IO = 5.2 mA; VCC = 6.0 V
VI = VCC or GND; VCC = 6.0 V
VI = VCC or GND; IO = 0 A; VCC = 6.0 V
V
ILI
input leakage current
µA
µA
ICC
quiescent supply current
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
7 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
12. Dynamic characteristics
Table 8:
Dynamic characteristics
GND = 0 V; tr = tf = 6 ns; CL = 50 pF; see Figure 7.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
Tamb = 25 °C
tPHL, tPLH propagation delay CP to Q0
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
VCC = 5.0 V; CL = 15 pF
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
VCC = 5.0 V; CL = 15 pF
VI = GND to VCC
-
-
-
-
47
17
14
14
175
35
30
-
ns
ns
ns
ns
propagation delay Qn to Qn+1
-
-
-
25
9
80
16
14
ns
ns
ns
7
tPHL
propagation delay MR to Q0
-
-
-
63
23
18
200
40
ns
ns
ns
34
tTHL, tTLH output transition time
-
-
-
19
7
75
15
13
ns
ns
ns
6
tW
CP clock pulse width HIGH or
LOW
80
16
14
17
6
-
-
-
ns
ns
ns
5
MR master reset pulse width
HIGH
80
16
14
22
8
-
-
-
ns
ns
ns
6
trem
removal time MR to CP
50
10
9
6
2
2
-
-
-
ns
ns
ns
fmax
maximum clock frequency
6.0
30
35
-
27
82
98
90
25
-
-
-
-
-
MHz
MHz
MHz
MHz
pF
[1]
CPD
power dissipation capacitance
-
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
8 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
Table 8:
Dynamic characteristics …continued
GND = 0 V; tr = tf = 6 ns; CL = 50 pF; see Figure 7.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
Tamb = −40 °C to +85 °C
tPHL, tPLH propagation delay CP to Q0
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
-
-
-
-
-
-
220
44
ns
ns
ns
37
propagation delay Qn to Qn+1
-
-
-
-
-
-
100
20
ns
ns
ns
17
tPHL
propagation delay MR to Q0
-
-
-
-
-
-
250
50
ns
ns
ns
43
tTHL, tTLH output transition time
-
-
-
-
-
-
95
19
16
ns
ns
ns
tW
CP clock pulse width HIGH or
LOW
100
20
-
-
-
-
-
-
ns
ns
ns
17
MR master reset pulse width
HIGH
100
20
-
-
-
-
-
-
ns
ns
ns
17
trem
removal time MR to CP
65
13
11
-
-
-
-
-
-
ns
ns
ns
fmax
maximum clock frequency
4.8
24
28
-
-
-
-
-
-
MHz
MHz
MHz
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
9 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
Table 8:
Dynamic characteristics …continued
GND = 0 V; tr = tf = 6 ns; CL = 50 pF; see Figure 7.
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
Tamb = −40 °C to +125 °C
tPHL, tPLH propagation delay CP to Q0
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
see Figure 6
VCC = 2.0 V
VCC = 4.5 V
VCC = 6.0 V
-
-
-
-
-
-
265
53
ns
ns
ns
45
propagation delay Qn to Qn+1
-
-
-
-
-
-
120
24
ns
ns
ns
20
tPHL
propagation delay MR to Q0
-
-
-
-
-
-
300
60
ns
ns
ns
51
tTHL, tTLH output transition time
-
-
-
-
-
-
110
22
ns
ns
ns
19
tW
CP clock pulse width HIGH or
LOW
120
24
-
-
-
-
-
-
ns
ns
ns
20
MR master reset pulse width
HIGH
120
24
-
-
-
-
-
-
ns
ns
ns
20
trem
removal time MR to CP
75
15
13
-
-
-
-
-
-
ns
ns
ns
fmax
maximum clock frequency
4.0
20
24
-
-
-
-
-
-
MHz
MHz
MHz
[1] CPD is used to determine the dynamic power dissipation (PD in µW).
PD = CPD × VCC2 × fi × N + ∑(CL × VCC2 × fo) where:
fi = input frequency in MHz;
fo = output frequency in MHz;
CL = output load capacitance in pF;
VCC = supply voltage in V;
N = number of inputs switching;
∑(CL × VCC2 × fo) = sum of outputs.
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
10 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
13. Waveforms
MR input
CP input
V
M
t
1/f
W
max
t
rem
V
M
t
W
t
t
t
PHL
PHL
PLH
Q0 or Qn
output
V
M
t
t
TLH
THL
001aab910
Also showing the master reset (MR) pulse width, the master reset to output (Qn) propagation
delays and the master reset to clock (CP) removal time.
VM = 0.5 × VI.
Fig 6. Waveforms showing the clock (CP) to output (Qn) propagation delays, the clock
pulse width, the output transition times and the maximum clock frequency
V
CC
V
V
O
I
PULSE
GENERATOR
D.U.T.
C
L
R
T
mna101
Test data is given in Table 9.
Definitions for test circuit:
RT = Termination resistance should be equal to output impedance Zo of the pulse generator.
CL = Load capacitance including jig and probe capacitance.
Fig 7. Load circuitry for switching times
Table 9:
Supply
VCC
Test data
Input
VI
Load
CL
tr, tf
6 ns
6 ns
6 ns
6 ns
2.0 V
VCC
VCC
VCC
VCC
50 pF
50 pF
50 pF
15 pF
4.5 V
6.0 V
5.0 V
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
11 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
14. Package outline
DIP14: plastic dual in-line package; 14 leads (300 mil)
SOT27-1
D
M
E
A
2
A
A
1
L
c
e
w M
Z
b
1
(e )
1
b
M
H
14
8
pin 1 index
E
1
7
0
5
10 mm
scale
DIMENSIONS (inch dimensions are derived from the original mm dimensions)
(1)
A
A
A
2
(1)
(1)
Z
1
UNIT
mm
b
b
c
D
E
e
e
L
M
M
H
w
1
1
E
max.
min.
max.
max.
1.73
1.13
0.53
0.38
0.36
0.23
19.50
18.55
6.48
6.20
3.60
3.05
8.25
7.80
10.0
8.3
4.2
0.51
3.2
2.54
0.1
7.62
0.3
0.254
0.01
2.2
0.068
0.044
0.021
0.015
0.014
0.009
0.77
0.73
0.26
0.24
0.14
0.12
0.32
0.31
0.39
0.33
inches
0.17
0.02
0.13
0.087
Note
1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
99-12-27
03-02-13
SOT27-1
050G04
MO-001
SC-501-14
Fig 8. Package outline SOT27-1 (DIP14)
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
12 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
SO14: plastic small outline package; 14 leads; body width 3.9 mm
SOT108-1
D
E
A
X
c
y
H
v
M
A
E
Z
8
14
Q
A
2
A
(A )
3
A
1
pin 1 index
θ
L
p
L
1
7
e
detail X
w
M
b
p
0
2.5
scale
5 mm
DIMENSIONS (inch dimensions are derived from the original mm dimensions)
A
(1)
(1)
(1)
UNIT
A
A
A
b
c
D
E
e
H
L
L
p
Q
v
w
y
Z
θ
1
2
3
p
E
max.
0.25
0.10
1.45
1.25
0.49
0.36
0.25
0.19
8.75
8.55
4.0
3.8
6.2
5.8
1.0
0.4
0.7
0.6
0.7
0.3
mm
1.75
1.27
0.05
1.05
0.25
0.01
0.25
0.1
0.25
0.01
8o
0o
0.010 0.057
0.004 0.049
0.019 0.0100 0.35
0.014 0.0075 0.34
0.16
0.15
0.244
0.228
0.039 0.028
0.016 0.024
0.028
0.012
inches
0.041
0.01 0.004
0.069
Note
1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
99-12-27
03-02-19
SOT108-1
076E06
MS-012
Fig 9. Package outline SOT108-1 (SO14)
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
13 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm
SOT337-1
D
E
A
X
c
y
H
v
M
A
E
Z
8
14
Q
A
2
A
(A )
3
A
1
pin 1 index
θ
L
p
L
7
1
detail X
w
M
b
p
e
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
A
(1)
(1)
(1)
UNIT
A
A
A
b
c
D
E
e
H
L
L
Q
v
w
y
Z
θ
p
p
1
2
3
E
max.
8o
0o
0.21
0.05
1.80
1.65
0.38
0.25
0.20
0.09
6.4
6.0
5.4
5.2
7.9
7.6
1.03
0.63
0.9
0.7
1.4
0.9
mm
2
0.25
0.65
1.25
0.2
0.13
0.1
Note
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
99-12-27
03-02-19
SOT337-1
MO-150
Fig 10. Package outline SOT337-1 (SSOP14)
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
14 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm
SOT402-1
D
E
A
X
c
y
H
v
M
A
E
Z
8
14
Q
(A )
3
A
2
A
A
1
pin 1 index
θ
L
p
L
1
7
detail X
w
M
b
p
e
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
A
(1)
(2)
(1)
UNIT
A
A
A
b
c
D
E
e
H
L
L
Q
v
w
y
Z
θ
1
2
3
p
E
p
max.
8o
0o
0.15
0.05
0.95
0.80
0.30
0.19
0.2
0.1
5.1
4.9
4.5
4.3
6.6
6.2
0.75
0.50
0.4
0.3
0.72
0.38
mm
1.1
0.65
0.25
1
0.2
0.13
0.1
Notes
1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
99-12-27
03-02-18
SOT402-1
MO-153
Fig 11. Package outline SOT402-1 (TSSOP14)
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
15 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
15. Revision history
Table 10: Revision history
Document ID
Release
date
Data sheet status
Change
notice
Doc. number
Supersedes
74HC4024_3
Modifications:
20041112 Product data sheet
-
9397 750 13813 74HC_HCT4024_CNV_2
• The format of this data sheet has been redesigned to comply with the current presentation
and information standard of Philips Semiconductors.
• Removed type number 74HCT4024.
• Inserted family specification.
74HC_HCT4024_CNV_2 19970901 Product specification
-
-
-
74HC_HCT4024_1
-
74HC_HCT4024_1
19901201 Product specification
-
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
16 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
16. Data sheet status
Level Data sheet status[1] Product status[2] [3]
Definition
I
Objective data
Development
This data sheet contains data from the objective specification for product development. Philips
Semiconductors reserves the right to change the specification in any manner without notice.
II
Preliminary data
Qualification
This data sheet contains data from the preliminary specification. Supplementary data will be published
at a later date. Philips Semiconductors reserves the right to change the specification without notice, in
order to improve the design and supply the best possible product.
III
Product data
Production
This data sheet contains data from the product specification. Philips Semiconductors reserves the
right to make changes at any time in order to improve the design, manufacturing and supply. Relevant
changes will be communicated via a Customer Product/Process Change Notification (CPCN).
[1]
[2]
Please consult the most recently issued data sheet before initiating or completing a design.
The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at
URL http://www.semiconductors.philips.com.
[3]
For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.
17. Definitions
18. Disclaimers
Short-form specification — The data in a short-form specification is
extracted from a full data sheet with the same type number and title. For
detailed information see the relevant data sheet or data handbook.
Life support — These products are not designed for use in life support
appliances, devices, or systems where malfunction of these products can
reasonably be expected to result in personal injury. Philips Semiconductors
customers using or selling these products for use in such applications do so
at their own risk and agree to fully indemnify Philips Semiconductors for any
damages resulting from such application.
Limiting values definition — Limiting values given are in accordance with
the Absolute Maximum Rating System (IEC 60134). Stress above one or
more of the limiting values may cause permanent damage to the device.
These are stress ratings only and operation of the device at these or at any
other conditions above those given in the Characteristics sections of the
specification is not implied. Exposure to limiting values for extended periods
may affect device reliability.
Right to make changes — Philips Semiconductors reserves the right to
make changes in the products - including circuits, standard cells, and/or
software - described or contained herein in order to improve design and/or
performance. When the product is in full production (status ‘Production’),
relevant changes will be communicated via a Customer Product/Process
Change Notification (CPCN). Philips Semiconductors assumes no
responsibility or liability for the use of any of these products, conveys no
license or title under any patent, copyright, or mask work right to these
products, and makes no representations or warranties that these products are
free from patent, copyright, or mask work right infringement, unless otherwise
specified.
Application information — Applications that are described herein for any
of these products are for illustrative purposes only. Philips Semiconductors
make no representation or warranty that such applications will be suitable for
the specified use without further testing or modification.
19. Contact information
For additional information, please visit: http://www.semiconductors.philips.com
For sales office addresses, send an email to: sales.addresses@www.semiconductors.philips.com
9397 750 13813
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
Product data sheet
Rev. 03 — 12 November 2004
17 of 18
74HC4024
Philips Semiconductors
7-stage binary ripple counter
20. Contents
1
2
3
4
5
6
General description . . . . . . . . . . . . . . . . . . . . . . 1
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Quick reference data . . . . . . . . . . . . . . . . . . . . . 2
Ordering information. . . . . . . . . . . . . . . . . . . . . 2
Functional diagram . . . . . . . . . . . . . . . . . . . . . . 3
7
7.1
7.2
Pinning information. . . . . . . . . . . . . . . . . . . . . . 4
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 4
8
8.1
9
Functional description . . . . . . . . . . . . . . . . . . . 5
Function table . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 5
Recommended operating conditions. . . . . . . . 6
Static characteristics. . . . . . . . . . . . . . . . . . . . . 6
Dynamic characteristics . . . . . . . . . . . . . . . . . . 8
Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Package outline . . . . . . . . . . . . . . . . . . . . . . . . 12
Revision history. . . . . . . . . . . . . . . . . . . . . . . . 16
Data sheet status . . . . . . . . . . . . . . . . . . . . . . . 17
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Disclaimers. . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Contact information . . . . . . . . . . . . . . . . . . . . 17
10
11
12
13
14
15
16
17
18
19
© Koninklijke Philips Electronics N.V. 2004
All rights are reserved. Reproduction in whole or in part is prohibited without the prior
written consent of the copyright owner. The information presented in this document does
not form part of any quotation or contract, is believed to be accurate and reliable and may
be changed without notice. No liability will be accepted by the publisher for any
consequence of its use. Publication thereof does not convey nor imply any license under
patent- or other industrial or intellectual property rights.
Date of release: 12 November 2004
Document number: 9397 750 13813
Published in The Netherlands
相关型号:
74HC4024DB-T
IC HC/UH SERIES, ASYN NEGATIVE EDGE TRIGGERED 7-BIT UP BINARY COUNTER, PDSO14, 5.30 MM, PLASTIC, MO-150, SOT-337-1, SSOP-14, Counter
NXP
74HC4024NB
IC HC/UH SERIES, ASYN NEGATIVE EDGE TRIGGERED 7-BIT UP BINARY COUNTER, PDIP14, Counter
NXP
©2020 ICPDF网 联系我们和版权申明