934058543118 [NXP]
75A, 55V, 0.0044ohm, N-CHANNEL, Si, POWER, MOSFET, PLASTIC, D2PAK-3;型号: | 934058543118 |
厂家: | NXP |
描述: | 75A, 55V, 0.0044ohm, N-CHANNEL, Si, POWER, MOSFET, PLASTIC, D2PAK-3 开关 脉冲 晶体管 |
文件: | 总13页 (文件大小:206K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
PHB191NQ06LT
N-channel TrenchMOS logic level FET
Rev. 02 — 13 January 2010
Product data sheet
1. Product profile
1.1 General description
Logic level N-channel enhancement mode Field-Effect Transistor (FET) in a plastic
package using TrenchMOS technology. This product is designed and qualified for use in
computing, communications, consumer and industrial applications only.
1.2 Features and benefits
Low conduction losses due to low
Suitable for logic level gate drive
on-state resistance
sources
1.3 Applications
DC-to-DC convertors
Motors, lamps and solenoids
Uninterruptible power supplies
General industrial applications
1.4 Quick reference data
Table 1.
Quick reference
Symbol Parameter
Conditions
drain-source voltage Tj ≥ 25 °C; Tj ≤ 175 °C
Min
Typ
Max Unit
VDS
ID
-
-
-
-
55
75
V
A
drain current
Tmb = 25 °C; VGS = 10 V;
see Figure 1 and 3
Ptot
total power
dissipation
Tmb = 25 °C; see Figure 2
-
-
-
300
-
W
Dynamic characteristics
QGD gate-drain charge
VGS = 5 V; ID = 25 A;
VDS = 44 V; Tj = 25 °C;
see Figure 11
37.6
nC
Static characteristics
RDSon
drain-source
on-state resistance
VGS = 10 V; ID = 25 A;
Tj = 25 °C;
-
3.1
3.7
mΩ
see Figure 10 and 9
PHB191NQ06LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
2. Pinning information
Table 2.
Pinning information
Pin
1
Symbol Description
Simplified outline
Graphic symbol
G
D
S
D
gate
mb
D
[1]
2
drain
source
3
G
mb
mounting base; connected to
drain
mbb076
S
2
1
3
SOT404 (D2PAK)
[1] It is not possible to make connection to pin 2.
3. Ordering information
Table 3.
Ordering information
Type number
Package
Name
Description
Version
PHB191NQ06LT D2PAK
plastic single-ended surface-mounted package (D2PAK); 3 leads (one
lead cropped)
SOT404
4. Limiting values
Table 4.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol
VDS
Parameter
Conditions
Min
Max
Unit
drain-source voltage
drain-gate voltage
gate-source voltage
drain current
Tj ≥ 25 °C; Tj ≤ 175 °C
Tj ≥ 25 °C; Tj ≤ 175 °C; RGS = 20 kΩ
-
55
V
VDGR
VGS
-
55
V
-15
15
V
ID
VGS = 10 V; Tmb = 100 °C; see Figure 1
VGS = 10 V; Tmb = 25 °C; see Figure 1 and 3
tp ≤ 10 µs; pulsed; Tmb = 25 °C; see Figure 3
-
75
A
-
75
A
IDM
Ptot
Tstg
Tj
peak drain current
-
240
300
175
175
A
total power dissipation Tmb = 25 °C; see Figure 2
storage temperature
-
W
°C
°C
-55
-55
junction temperature
Source-drain diode
IS
source current
peak source current
Tmb = 25 °C
-
-
75
A
A
ISM
tp ≤ 10 µs; pulsed; Tmb = 25 °C
240
Avalanche ruggedness
EDS(AL)S
non-repetitive
VGS = 10 V; Tj(init) = 25 °C; ID = 75 A; Vsup ≤ 55 V;
-
560
mJ
drain-source avalanche unclamped; RGS = 50 Ω; tp ≤ 0.21 ms
energy
PHB191NQ06LT_2
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 02 — 13 January 2010
2 of 13
PHB191NQ06LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
03aq99
03aa16
120
120
I
P
(%)
der
der
(%)
80
80
40
40
0
0
0
50
100
150
200
(°C)
0
50
100
150
200
T
mb
T
mb
(°C)
Fig 1. Normalized continuous drain current as a
function of mounting base temperature
Fig 2. Normalized total power dissipation as a
function of mounting base temperature
03ar01
3
10
Limit R
= V /I
DS D
DSon
I
D
(A)
t
= 10 μs
p
2
10
100 μs
1 ms
DC
10 ms
10
100 ms
1
2
1
10
10
V
DS
(V)
Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage
PHB191NQ06LT_2
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 02 — 13 January 2010
3 of 13
PHB191NQ06LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
5. Thermal characteristics
Table 5.
Symbol
Rth(j-mb)
Thermal characteristics
Parameter
Conditions
Min
Typ
Max
Unit
thermal resistance from see Figure 4
junction to mounting
base
-
-
0.5
K/W
Rth(j-a)
thermal resistance from mounted on a printed-circuit board;
-
50
-
K/W
junction to ambient
vertical in still air; minimum footprint
03ar00
1
Z
th(j-mb)
(K/W)
= 0.5
δ
0.2
−1
10
0.1
0.05
t
p
P
δ =
0.02
T
single pulse
t
t
p
T
p
−2
10
10
−4
−3
−2
−1
10
10
10
1
t
(s)
Fig 4. Transient thermal impedance from junction to mounting base as a function of pulse duration
PHB191NQ06LT_2
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 02 — 13 January 2010
4 of 13
PHB191NQ06LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
6. Characteristics
Table 6.
Symbol
Characteristics
Parameter
Conditions
Min
Typ
Max
Unit
Static characteristics
V(BR)DSS
drain-source
breakdown voltage
ID = 250 µA; VGS = 0 V; Tj = -55 °C
ID = 250 µA; VGS = 0 V; Tj = 25 °C
50
55
-
-
-
-
-
V
V
V
-
VGS(th)
gate-source threshold ID = 1 mA; VDS = VGS; Tj = -55 °C;
2.2
voltage
see Figure 7 and 8
ID = 1 mA; VDS = VGS; Tj = 175 °C;
see Figure 7 and 8
0.5
1
-
-
V
V
ID = 1 mA; VDS = VGS; Tj = 25 °C;
see Figure 7 and 8
1.5
2
IDSS
drain leakage current
gate leakage current
VDS = 55 V; VGS = 0 V; Tj = 25 °C
VDS = 55 V; VGS = 0 V; Tj = 175 °C
VGS = 15 V; VDS = 0 V; Tj = 25 °C
VGS = -15 V; VDS = 0 V; Tj = 25 °C
-
-
-
-
-
-
1
µA
µA
nA
nA
mΩ
-
500
100
100
4.4
IGSS
2
2
-
RDSon
drain-source on-state
resistance
VGS = 4.5 V; ID = 25 A; Tj = 25 °C;
see Figure 9
VGS = 5 V; ID = 25 A; Tj = 25 °C;
see Figure 10 and 9
-
-
-
3.5
-
4.2
7.4
3.7
mΩ
mΩ
mΩ
VGS = 10 V; ID = 25 A; Tj = 175 °C;
see Figure 10 and 9
VGS = 10 V; ID = 25 A; Tj = 25 °C;
see Figure 10 and 9
3.1
Dynamic characteristics
QG(tot)
QGS
QGD
Ciss
total gate charge
gate-source charge
gate-drain charge
input capacitance
output capacitance
ID = 25 A; VDS = 44 V; VGS = 5 V;
Tj = 25 °C; see Figure 11
-
-
-
-
-
-
95.6
17.2
37.6
7665
1045
465
-
-
-
-
-
-
nC
nC
nC
pF
pF
pF
VDS = 25 V; VGS = 0 V; f = 1 MHz;
Tj = 25 °C; see Figure 12
Coss
Crss
reverse transfer
capacitance
td(on)
tr
td(off)
tf
turn-on delay time
rise time
VDS = 30 V; RL = 1.2 Ω; VGS = 5 V;
RG(ext) = 10 Ω; Tj = 25 °C
-
-
-
-
63
-
-
-
-
ns
ns
ns
ns
232
273
178
turn-off delay time
fall time
Source-drain diode
VSD
source-drain voltage
IS = 25 A; VGS = 0 V; Tj = 25 °C;
see Figure 13
-
0.79
1.2
V
trr
reverse recovery time
recovered charge
IS = 20 A; dIS/dt = -100 A/µs; VGS = 0 V;
VDS = 25 V; Tj = 25 °C
-
-
78
-
-
ns
Qr
171
nC
PHB191NQ06LT_2
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 02 — 13 January 2010
5 of 13
PHB191NQ06LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
03ar02
03ar04
240
80
D
10 V 4 V 3.6 V
T = 25 °C
j
V
> I x R
DSon
I
DS
D
I
D
(A)
3.2 V
(A)
5 V
60
160
40
2.8 V
80
20
0
T = 175 °C
25 °C
j
V
= 2.4 V
GS
0
0
0.5
1
1.5
2
0
1
2
3
V
(V)
GS
V
(V)
DS
Fig 5. Output characteristics: drain current as a
function of drain-source voltage; typical values
Fig 6. Transfer characteristics: drain current as a
function of gate-source voltage; typical values
03aa33
03aa36
2.5
10-1
ID
(A)
VGS(th)
(V)
2
10-2
10-3
max
1.5
typ
min
typ
max
10-4
10-5
10-6
min
1
0.5
0
-60
0
60
120
180
0
1
2
3
T ( C)
VGS (V)
°
j
Fig 7. Gate-source threshold voltage as a function of
junction temperature
Fig 8. Sub-threshold drain current as a function of
gate-source voltage
PHB191NQ06LT_2
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 02 — 13 January 2010
6 of 13
PHB191NQ06LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
03ne89
03ar03
2
a
10
T = 25 °C
V
= 3.2 V
GS
R
j
DSon
(mΩ)
8
6
4
2
0
1.5
3.6 V
1
4 V
5 V
10 V
0.5
0
0
80
160
240
-60
0
60
120
180
I
(A)
D
T ( C)
°
j
Fig 9. Normalized drain-source on-state resistance
factor as a function of junction temperature
Fig 10. Drain-source on-state resistance as a function
of drain current; typical values
03ar07
03ar06
5
10
10
V
I
= 25 A
GS
D
C
(pF)
(V)
T = 25 C
°
j
8
6
4
2
0
4
10
C
iss
14 V
V
= 44 V
DD
3
C
C
10
10
oss
rss
2
−1
2
0
50
100
150
200
10
1
10
10
Q
(nC)
V
(V)
DS
G
Fig 11. Gate-source voltage as a function of gate
charge; typical values
Fig 12. Sub-threshold drain current as a function of
gate-source voltage
PHB191NQ06LT_2
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 02 — 13 January 2010
7 of 13
PHB191NQ06LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
03ar05
80
V
= 0 V
GS
I
S
(A)
60
40
175 °C
T = 25 °C
j
20
0
0
0.3
0.6
0.9
1.2
V
(V)
SD
Fig 13. Source current as a function of source-drain voltage; typical values
PHB191NQ06LT_2
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 02 — 13 January 2010
8 of 13
PHB191NQ06LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
7. Package outline
Plastic single-ended surface-mounted package (D2PAK); 3 leads (one lead cropped)
SOT404
A
A
E
1
mounting
base
D
1
D
H
D
2
L
p
1
3
c
b
e
e
Q
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
D
E
A
A
b
UNIT
c
D
e
L
H
Q
1
1
p
D
max.
4.50
4.10
1.40
1.27
0.85
0.60
0.64
0.46
1.60
1.20
10.30
9.70
2.90 15.80 2.60
2.10 14.80 2.20
mm
11
2.54
REFERENCES
JEDEC JEITA
EUROPEAN
PROJECTION
OUTLINE
VERSION
ISSUE DATE
IEC
05-02-11
06-03-16
SOT404
Fig 14. Package outline SOT404 (D2PAK)
PHB191NQ06LT_2
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 02 — 13 January 2010
9 of 13
PHB191NQ06LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
8. Revision history
Table 7.
Revision history
Document ID
Release date
Data sheet status
Change notice
Supersedes
PHB191NQ06LT_2
Modifications:
20100113
Product data sheet
-
PHP_PHB191NQ06LT-01
• The format of this data sheet has been redesigned to comply with the new identity
guidelines of NXP Semiconductors.
• Legal texts have been adapted to the new company name where appropriate.
• Type number PHB191NQ06LT separated from data sheet PHP_PHB191NQ06LT-01.
PHP_PHB191NQ06LT-01 20040505
(9397 750 13168)
Product data
-
-
PHB191NQ06LT_2
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 02 — 13 January 2010
10 of 13
PHB191NQ06LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
9. Legal information
9.1 Data sheet status
Document status [1][2]
Product status[3]
Development
Definition
Objective [short] data sheet
This document contains data from the objective specification for product development.
This document contains data from the preliminary specification.
This document contains the product specification.
Preliminary [short] data sheet Qualification
Product [short] data sheet Production
[1]
[2]
[3]
Please consult the most recently issued document before initiating or completing a design.
The term 'short data sheet' is explained in section "Definitions".
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product
status information is available on the Internet at URL http://www.nxp.com.
Suitability for use — NXP Semiconductors products are not designed,
9.2 Definitions
authorized or warranted to be suitable for use in medical, military, aircraft,
space or life support equipment, nor in applications where failure or
malfunction of an NXP Semiconductors product can reasonably be expected
to result in personal injury, death or severe property or environmental
damage. NXP Semiconductors accepts no liability for inclusion and/or use of
NXP Semiconductors products in such equipment or applications and
therefore such inclusion and/or use is at the customer’s own risk.
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
NXP Semiconductors does not accept any liability related to any default,
damage, costs or problem which is based on a weakness or default in the
customer application/use or the application/use of customer’s third party
customer(s) (hereinafter both referred to as “Application”). It is customer’s
sole responsibility to check whether the NXP Semiconductors product is
suitable and fit for the Application planned. Customer has to do all necessary
testing for the Application in order to avoid a default of the Application and the
product. NXP Semiconductors does not accept any liability in this respect.
Product specification — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
NXP Semiconductors and its customer, unless NXP Semiconductors and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the NXP Semiconductors product is
deemed to offer functions and qualities beyond those described in the
Product data sheet.
Quick reference data — The Quick reference data is an extract of the
product data given in the Limiting values and Characteristics sections of this
document, and as such is not complete, exhaustive or legally binding.
9.3 Disclaimers
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
Limited warranty and liability — Information in this document is believed to
be accurate and reliable. However, NXP Semiconductors does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information.
In no event shall NXP Semiconductors be liable for any indirect, incidental,
punitive, special or consequential damages (including - without limitation - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Terms and conditions of commercial sale — NXP Semiconductors
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nxp.com/profile/terms, unless otherwise
agreed in a valid written individual agreement. In case an individual
agreement is concluded only the terms and conditions of the respective
agreement shall apply. NXP Semiconductors hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of NXP Semiconductors products by customer.
Notwithstanding any damages that customer might incur for any reason
whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of NXP Semiconductors.
No offer to sell or license — Nothing in this document may be interpreted or
construed as an offer to sell products that is open for acceptance or the grant,
conveyance or implication of any license under any copyrights, patents or
other industrial or intellectual property rights.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
PHB191NQ06LT_2
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 02 — 13 January 2010
11 of 13
PHB191NQ06LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
Export control — This document as well as the item(s) described herein may
be subject to export control regulations. Export might require a prior
authorization from national authorities.
customer uses the product for automotive applications beyond NXP
Semiconductors’ specifications such use shall be solely at customer’s own
risk, and (c) customer fully indemnifies NXP Semiconductors for any liability,
damages or failed product claims resulting from customer design and use of
the product for automotive applications beyond NXP Semiconductors’
standard warranty and NXP Semiconductors’ product specifications.
Non-automotive qualified products — Unless the data sheet of an NXP
Semiconductors product expressly states that the product is automotive
qualified, the product is not suitable for automotive use. It is neither qualified
nor tested in accordance with automotive testing or application requirements.
NXP Semiconductors accepts no liability for inclusion and/or use of
non-automotive qualified products in automotive equipment or applications. In
the event that customer uses the product for design-in and use in automotive
applications to automotive specifications and standards, customer (a) shall
use the product without NXP Semiconductors’ warranty of the product for
such automotive applications, use and specifications, and (b) whenever
9.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
TrenchMOS — is a trademark of NXP B.V.
10. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
PHB191NQ06LT_2
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 02 — 13 January 2010
12 of 13
PHB191NQ06LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
11. Contents
1
Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . .1
1.1
1.2
1.3
1.4
General description . . . . . . . . . . . . . . . . . . . . . .1
Features and benefits. . . . . . . . . . . . . . . . . . . . .1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . .1
Quick reference data . . . . . . . . . . . . . . . . . . . . .1
2
3
4
5
6
7
8
Pinning information. . . . . . . . . . . . . . . . . . . . . . .2
Ordering information. . . . . . . . . . . . . . . . . . . . . .2
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . .2
Thermal characteristics . . . . . . . . . . . . . . . . . . .4
Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . .5
Package outline . . . . . . . . . . . . . . . . . . . . . . . . . .9
Revision history. . . . . . . . . . . . . . . . . . . . . . . . .10
9
Legal information. . . . . . . . . . . . . . . . . . . . . . . .11
Data sheet status . . . . . . . . . . . . . . . . . . . . . . .11
Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . .11
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . .11
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . .12
9.1
9.2
9.3
9.4
10
Contact information. . . . . . . . . . . . . . . . . . . . . .12
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP B.V. 2010.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 13 January 2010
Document identifier: PHB191NQ06LT_2
相关型号:
934058638115
100mA, 50V, 2 CHANNEL, NPN AND PNP, Si, SMALL SIGNAL TRANSISTOR, PLASTIC, SC-74, 6 PIN
NXP
934058639115
100mA, 50V, 2 CHANNEL, NPN AND PNP, Si, SMALL SIGNAL TRANSISTOR, PLASTIC, SMD, SC-74, 6 PIN
NXP
934058646115
100mA, 50V, 2 CHANNEL, NPN AND PNP, Si, SMALL SIGNAL TRANSISTOR, PLASTIC, SC-88, 6 PIN
NXP
934058647115
100mA, 50V, 2 CHANNEL, NPN AND PNP, Si, SMALL SIGNAL TRANSISTOR, PLASTIC, SC-88, 6 PIN
NXP
934058648115
100mA, 50V, 2 CHANNEL, NPN AND PNP, Si, SMALL SIGNAL TRANSISTOR, PLASTIC, SC-88, 6 PIN
NXP
©2020 ICPDF网 联系我们和版权申明