BUK9840-55,115 [NXP]

N-channel TrenchMOS logic level FET SC-73 4-Pin;
BUK9840-55,115
型号: BUK9840-55,115
厂家: NXP    NXP
描述:

N-channel TrenchMOS logic level FET SC-73 4-Pin

开关 脉冲 光电二极管 晶体管
文件: 总12页 (文件大小:134K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
BUK9840-55  
T223  
SO  
N-channel TrenchMOS logic level FET  
Rev. 03 — 20 April 2011  
Product data sheet  
1. Product profile  
1.1 General description  
Logic level N-channel enhancement mode Field-Effect Transistor (FET) in a plastic  
package using TrenchMOS technology. This product has been designed and qualified to  
the appropriate AEC standard for use in automotive critical applications.  
1.2 Features and benefits  
AEC Q101 compliant  
Low conduction losses due to low  
on-state resistance  
Electrostatically robust due to  
integrated protection diodes  
1.3 Applications  
Automotive and general purpose  
power switching  
1.4 Quick reference data  
Table 1.  
Symbol  
VDS  
Quick reference data  
Parameter  
Conditions  
Min  
Typ  
Max  
55  
Unit  
V
drain-source voltage  
drain current  
Tj 25 °C; Tj 150 °C  
Tsp = 25 °C  
-
-
-
-
-
-
ID  
10.7  
1.8  
A
Ptot  
total power dissipation Tamb = 25 °C  
W
Static characteristics  
RDSon drain-source on-state  
resistance  
Avalanche ruggedness  
EDS(AL)S non-repetitive  
VGS = 5 V; ID = 5 A; Tj = 25 °C  
-
-
30  
-
40  
60  
mΩ  
ID = 3.6 A; Vsup 25 V; RGS = 50 ;  
mJ  
drain-source  
VGS = 5 V; Tj(init) = 25 °C; unclamped  
avalanche energy  
 
 
 
 
 
BUK9840-55  
NXP Semiconductors  
N-channel TrenchMOS logic level FET  
2. Pinning information  
Table 2.  
Pinning information  
Symbol Description  
Pin  
1
Simplified outline  
Graphic symbol  
G
D
S
D
gate  
D
4
2
drain  
source  
drain  
3
G
4
1
2
3
SOT223 (SOT223)  
S
sym116  
3. Ordering information  
Table 3.  
Ordering information  
Type number  
Package  
Name  
Description  
Version  
BUK9840-55  
SOT223  
plastic surface-mounted package with increased heatsink; 4  
leads  
SOT223  
4. Marking  
Table 4.  
Marking codes  
Type number  
BUK9840-55  
Marking code[1]  
94055  
[1] % = placeholder for manufacturing site code  
BUK9840-55  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2011. All rights reserved.  
Product data sheet  
Rev. 03 — 20 April 2011  
2 of 12  
 
 
 
 
BUK9840-55  
NXP Semiconductors  
N-channel TrenchMOS logic level FET  
5. Limiting values  
Table 5.  
Limiting values  
In accordance with the Absolute Maximum Rating System (IEC 60134).  
Symbol  
VDS  
Parameter  
Conditions  
Min  
Max  
55  
Unit  
V
drain-source voltage  
drain-gate voltage  
gate-source voltage  
drain current  
Tj 25 °C; Tj 150 °C  
RGS = 20 kΩ  
-
VDGR  
VGS  
-
55  
V
-10  
10  
V
ID  
Tsp = 25 °C  
-
10.7  
5
A
Tamb = 25 °C  
Tamb = 100 °C  
Tsp = 25 °C; pulsed  
Tamb = 25 °C  
Tsp = 25 °C  
-
A
-
3.1  
40  
A
IDM  
Ptot  
peak drain current  
-
A
total power dissipation  
-
1.8  
8.3  
150  
150  
W
W
°C  
°C  
-
Tstg  
Tj  
storage temperature  
junction temperature  
-55  
-55  
Source-drain diode  
IS  
source current  
peak source current  
Tsp = 25 °C  
-
-
10.7  
40  
A
A
ISM  
pulsed; Tsp = 25 °C  
Avalanche ruggedness  
EDS(AL)S non-repetitive drain-source  
avalanche energy  
Electrostatic discharge  
ID = 3.6 A; Vsup 25 V; RGS = 50 ;  
VGS = 5 V; Tj(init) = 25 °C; unclamped  
-
-
60  
mJ  
kV  
Vesd  
electrostatic discharge voltage HBM; C = 100 pF; R = 1.5 kΩ  
2
003aaf253  
003aaf254  
100  
100  
P
der  
I
D
(%)  
80  
(%)  
80  
60  
40  
20  
0
60  
40  
20  
0
0
40  
80  
120  
160  
0
40  
80  
120  
160  
T
mb  
(°C)  
T
mb  
(°C)  
VGS 10 V  
Fig 1. Normalized total power dissipation as a  
function of solder point temperature  
Fig 2. Normalized continuous drain current as a  
function of solder point temperature  
BUK9840-55  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2011. All rights reserved.  
Product data sheet  
Rev. 03 — 20 April 2011  
3 of 12  
 
BUK9840-55  
NXP Semiconductors  
N-channel TrenchMOS logic level FET  
003aaf255  
003aaf267  
2
10  
100  
WDSS  
(%)  
R
DS(on)  
= V / I  
DS D  
I
DM  
(A)  
80  
t
= 1 μs  
p
10 μs  
10  
100 μs  
60  
40  
20  
0
1 ms  
D.C.  
10 ms  
100 ms  
1
1  
10  
10  
1  
2
1
10  
10  
20  
40  
60  
80  
100  
120  
140  
T
160  
(°C)  
V
(V)  
DS  
(mb)  
Tsp = 25 °C; IDM is single pulse  
ID = 3.6 A  
Fig 3. Safe operating area; continuous and peak drain  
currents as a function of drain-source voltage  
Fig 4. Normalised drain-source non-repetitive  
avalanche energy rating; avalanche energy as a  
function of mounting base temperature  
6. Thermal characteristics  
Table 6.  
Symbol  
Rth(j-sp)  
Thermal characteristics  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
thermal resistance from  
junction to solder point  
Mounted on any printed-circuit board  
-
12  
15  
K/W  
Rth(j-a)  
thermal resistance from  
junction to ambient  
Mounted on a printed-circuit  
-
-
70  
K/W  
003aaf256  
2
10  
Z
th(j-mb)  
(K/W)  
δ = 0.5  
10  
0.2  
0.1  
0.05  
t
1
p
P
δ =  
0.02  
T
1  
10  
0
t
t
p
T
2  
10  
10  
6  
5  
4  
3  
2  
1  
10  
10  
10  
10  
10  
1
10  
(s)  
t
p
Fig 5. Transient thermal impedance from junction to solder point as a function of pulse duration  
BUK9840-55  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2011. All rights reserved.  
Product data sheet  
Rev. 03 — 20 April 2011  
4 of 12  
 
BUK9840-55  
NXP Semiconductors  
N-channel TrenchMOS logic level FET  
7. Characteristics  
Table 7.  
Symbol  
Characteristics  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
Static characteristics  
V(BR)DSS drain-source  
breakdown voltage  
ID = 0.25 mA; VGS = 0 V; Tj = 25 °C  
ID = 0.25 mA; VGS = 0 V; Tj = -55 °C  
55  
50  
0.6  
-
-
-
V
-
-
V
VGS(th)  
gate-source threshold ID = 1 mA; VDS = VGS; Tj = 150 °C  
-
-
V
voltage  
ID = 1 mA; VDS = VGS; Tj = -55 °C  
-
2.3  
2
V
ID = 1 mA; VDS = VGS; Tj = 25 °C  
1
1.5  
V
IDSS  
drain leakage current  
gate leakage current  
VDS = 55 V; VGS = 0 V; Tj = 150 °C  
VDS = 55 V; VGS = 0 V; Tj = 25 °C  
VGS = 5 V; VDS = 0 V; Tj = 25 °C  
VGS = -5 V; VDS = 0 V; Tj = 25 °C  
VGS = 5 V; VDS = 0 V; Tj = 150 °C  
VGS = -5 V; VDS = 0 V; Tj = 150 °C  
VGS = 5 V; ID = 5 A; Tj = 150 °C  
VGS = 5 V; ID = 5 A; Tj = 25 °C  
VDS = 0 V; Tj = 25 °C; IG = 1 mA  
VDS = 0 V; Tj = 25 °C; IG = -1 mA  
-
-
100  
10  
1
µA  
µA  
µA  
µA  
µA  
µA  
mΩ  
mΩ  
V
-
0.05  
IGSS  
-
0.02  
-
0.02  
1
-
-
5
-
-
5
RDSon  
drain-source on-state  
resistance  
-
-
74  
40  
-
-
30  
-
V(BR)GSS  
gate-source  
breakdown voltage  
10  
10  
-
-
V
Dynamic characteristics  
Ciss  
Coss  
Crss  
input capacitance  
VGS = 0 V; VDS = 25 V; f = 1 MHz;  
Tj = 25 °C  
-
-
-
1050 1400 pF  
output capacitance  
205  
110  
245  
150  
pF  
pF  
reverse transfer  
capacitance  
td(on)  
tr  
td(off)  
tf  
turn-on delay time  
rise time  
VDS = 30 V; RL = 3.3 ; VGS = 5 V;  
RG(ext) = 10 ; Tj = 25 °C; ID = 9 A  
-
17  
65  
70  
70  
19  
25  
ns  
ns  
ns  
ns  
S
-
100  
105  
105  
-
turn-off delay time  
fall time  
-
-
gfs  
transfer conductance  
VDS = 25 V; ID = 5 A; Tj = 25 °C  
11  
Source-drain diode  
VSD  
trr  
source-drain voltage  
IS = 5 A; VGS = 0 V; Tj = 25 °C  
-
-
-
0.85  
45  
1.1  
V
reverse recovery time IS = 5 A; dIS/dt = -100 A/µs;  
-
-
ns  
µC  
VGS = -10 V; VDS = 30 V; Tj = 25 °C  
Qr  
recovered charge  
0.3  
BUK9840-55  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2011. All rights reserved.  
Product data sheet  
Rev. 03 — 20 April 2011  
5 of 12  
 
BUK9840-55  
NXP Semiconductors  
N-channel TrenchMOS logic level FET  
003aaf257  
003aaf258  
20  
80  
V
(V) = 3.4  
GS  
V
(V) = 3.0  
GS  
I
D
R
(mΩ)  
DS(on)  
(A)  
10  
5
4
15  
3.2  
60  
3.2  
3.6  
3.0  
2.8  
10  
5
3.4  
3.6  
4.0  
5.0  
40  
20  
2.2  
2.6  
2.4  
0
0
2
4
6
8
10  
(V)  
0
5
10  
15  
20  
25  
V
I (A)  
D
DS  
Tj = 25 °C  
Tj = 25 °C  
Fig 6. Output characteristics: drain current as a  
function of drain-source voltage; typical values  
Fig 7. Drain-source on-state resistance as a function  
of drain current; typical values  
003aaf259  
003aaf260  
20  
25  
I
g
fs  
D
(A)  
(S)  
15  
20  
10  
5
15  
10  
5
T = 150 °C  
T = 25 °C  
j
j
0
0
1
2
3
4
0
4
8
12  
16  
20  
V
(V)  
I (A)  
D
GS  
VDS > ID x RDSon  
Fig 8. Transfer characteristics: drain current as a  
function of gate-source voltage; typical values  
Fig 9. Forward transconductance as a function of  
drain current; typical values  
003aaf261  
003aaf262  
2.0  
2.5  
V
GS(th)  
(V)  
a
maximum  
2.0  
1.5  
1.0  
0.5  
1.5  
typical  
1.0  
minimum  
0.5  
100  
0
100  
200  
100  
0
100  
200  
T (°C)  
j
T
(°C)  
mb  
ID = 1 mA; VDS = VGS  
Fig 10. Normalized drain-source on-state resistance  
factor as a function of junction temperature  
Fig 11. Gate-source threshold voltage as a function of  
junction temperature  
BUK9840-55  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2011. All rights reserved.  
Product data sheet  
Rev. 03 — 20 April 2011  
6 of 12  
BUK9840-55  
NXP Semiconductors  
N-channel TrenchMOS logic level FET  
003aaf263  
003aaf264  
1  
10  
D
(A)  
2.5  
C
(nF)  
2.0  
I
C
iss  
2  
10  
C
oss  
3  
10  
1.5  
1.0  
0.5  
0
C
rss  
2 %  
typical  
98 %  
4  
5  
6  
10  
10  
10  
2  
1  
2
0.5  
1.0  
1.5  
2.0  
2.5  
10  
10  
1
10  
10  
V
(V)  
V
(V)  
DS  
GS  
Tj = 25 °C; VDS = VGS  
VGS = 0 V; f = 1 MHz  
Fig 12. Sub-threshold drain current as a function of  
gate-source voltage  
Fig 13. Input, output and reverse transfer capacitances  
as a function of drain-source voltage; typical  
values  
003aaf265  
003aaf266  
6
20  
I
F
V
(V)  
GS  
(A)  
15  
4
2
0
V
= 14 V  
V
= 44 V  
DS  
DS  
10  
5
T = 150 °C  
T = 25 °C  
j
j
0
0
5
10  
15  
20  
0
0.4  
0.8  
1.2  
Q
G
(nC)  
V
(V)  
SDS  
Tj = 25 °C; ID = 9 A  
VGS = 0 V  
Fig 14. Gate-source voltage as a function of gate  
charge; typical values  
Fig 15. Source (diode forward) current as a function of  
source-drain (diode forward) voltage; typical  
values  
BUK9840-55  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2011. All rights reserved.  
Product data sheet  
Rev. 03 — 20 April 2011  
7 of 12  
BUK9840-55  
NXP Semiconductors  
N-channel TrenchMOS logic level FET  
8. Package outline  
Plastic surface-mounted package with increased heatsink; 4 leads  
SOT223  
D
B
E
A
X
c
y
H
v
M
A
E
b
1
4
Q
A
A
1
L
1
2
3
p
e
b
p
w
M
B
detail X  
1
e
0
2
4 mm  
scale  
DIMENSIONS (mm are the original dimensions)  
A
UNIT  
A
b
b
c
D
E
e
e
H
L
p
Q
v
w
y
p
1
1
1
E
1.8  
1.5  
0.10 0.80  
0.01 0.60  
3.1  
2.9  
0.32  
0.22  
6.7  
6.3  
3.7  
3.3  
7.3  
6.7  
1.1  
0.7  
0.95  
0.85  
mm  
4.6  
2.3  
0.2  
0.1  
0.1  
REFERENCES  
JEDEC JEITA  
EUROPEAN  
PROJECTION  
OUTLINE  
VERSION  
ISSUE DATE  
IEC  
04-11-10  
06-03-16  
SOT223  
SC-73  
Fig 16. Package outline SOT223 (SOT223)  
BUK9840-55  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2011. All rights reserved.  
Product data sheet  
Rev. 03 — 20 April 2011  
8 of 12  
 
BUK9840-55  
NXP Semiconductors  
N-channel TrenchMOS logic level FET  
9. Revision history  
Table 8.  
Revision history  
Document ID  
BUK9840-55 v.3  
Modifications:  
Release date  
Data sheet status  
Change notice  
Supersedes  
20110420  
Product data sheet  
-
BUK9840-55 v.2  
The format of this data sheet has been redesigned to comply with the new identity guidelines  
of NXP Semiconductors.  
Legal texts have been adapted to the new company name where appropriate.  
Various changes to content.  
BUK9840-55 v.2  
19980101  
Product specification  
-
BUK9840-55 v.1  
BUK9840-55  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2011. All rights reserved.  
Product data sheet  
Rev. 03 — 20 April 2011  
9 of 12  
 
BUK9840-55  
NXP Semiconductors  
N-channel TrenchMOS logic level FET  
10. Legal information  
10.1 Data sheet status  
Document status [1] [2]  
Product status [3]  
Development  
Definition  
Objective [short] data sheet  
This document contains data from the objective specification for product development.  
This document contains data from the preliminary specification.  
This document contains the product specification.  
Preliminary [short] data sheet Qualification  
Product [short] data sheet Production  
[1]  
[2]  
[3]  
Please consult the most recently issued document before initiating or completing a design.  
The term 'short data sheet' is explained in section "Definitions".  
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product  
status information is available on the Internet at URL http://www.nxp.com.  
Right to make changes — NXP Semiconductors reserves the right to make  
10.2 Definitions  
changes to information published in this document, including without  
limitation specifications and product descriptions, at any time and without  
notice. This document supersedes and replaces all information supplied prior  
to the publication hereof.  
Preview — The document is a preview version only. The document is still  
subject to formal approval, which may result in modifications or additions.  
NXP Semiconductors does not give any representations or warranties as to  
the accuracy or completeness of information included herein and shall have  
no liability for the consequences of use of such information.  
Suitability for use in automotive applications — This NXP  
Semiconductors product has been qualified for use in automotive  
applications. The product is not designed, authorized or warranted to be  
suitable for use in medical, military, aircraft, space or life support equipment,  
nor in applications where failure or malfunction of an NXP Semiconductors  
product can reasonably be expected to result in personal injury, death or  
severe property or environmental damage. NXP Semiconductors accepts no  
liability for inclusion and/or use of NXP Semiconductors products in such  
equipment or applications and therefore such inclusion and/or use is at the  
customer’s own risk.  
Draft — The document is a draft version only. The content is still under  
internal review and subject to formal approval, which may result in  
modifications or additions. NXP Semiconductors does not give any  
representations or warranties as to the accuracy or completeness of  
information included herein and shall have no liability for the consequences of  
use of such information.  
Short data sheet — A short data sheet is an extract from a full data sheet  
with the same product type number(s) and title. A short data sheet is intended  
for quick reference only and should not be relied upon to contain detailed and  
full information. For detailed and full information see the relevant full data  
sheet, which is available on request via the local NXP Semiconductors sales  
office. In case of any inconsistency or conflict with the short data sheet, the  
full data sheet shall prevail.  
Quick reference data — The Quick reference data is an extract of the  
product data given in the Limiting values and Characteristics sections of this  
document, and as such is not complete, exhaustive or legally binding.  
Applications — Applications that are described herein for any of these  
products are for illustrative purposes only. NXP Semiconductors makes no  
representation or warranty that such applications will be suitable for the  
specified use without further testing or modification.  
Product specification — The information and data provided in a Product  
data sheet shall define the specification of the product as agreed between  
NXP Semiconductors and its customer, unless NXP Semiconductors and  
customer have explicitly agreed otherwise in writing. In no event however,  
shall an agreement be valid in which the NXP Semiconductors product is  
deemed to offer functions and qualities beyond those described in the  
Product data sheet.  
Customers are responsible for the design and operation of their applications  
and products using NXP Semiconductors products, and NXP Semiconductors  
accepts no liability for any assistance with applications or customer product  
design. It is customer’s sole responsibility to determine whether the NXP  
Semiconductors product is suitable and fit for the customer’s applications and  
products planned, as well as for the planned application and use of  
customer’s third party customer(s). Customers should provide appropriate  
design and operating safeguards to minimize the risks associated with their  
applications and products.  
10.3 Disclaimers  
Limited warranty and liability — Information in this document is believed to  
be accurate and reliable. However, NXP Semiconductors does not give any  
representations or warranties, expressed or implied, as to the accuracy or  
completeness of such information and shall have no liability for the  
consequences of use of such information.  
NXP Semiconductors does not accept any liability related to any default,  
damage, costs or problem which is based on any weakness or default in the  
customer’s applications or products, or the application or use by customer’s  
third party customer(s). Customer is responsible for doing all necessary  
testing for the customer’s applications and products using NXP  
Semiconductors products in order to avoid a default of the applications and  
the products or of the application or use by customer’s third party  
customer(s). NXP does not accept any liability in this respect.  
In no event shall NXP Semiconductors be liable for any indirect, incidental,  
punitive, special or consequential damages (including - without limitation - lost  
profits, lost savings, business interruption, costs related to the removal or  
replacement of any products or rework charges) whether or not such  
damages are based on tort (including negligence), warranty, breach of  
contract or any other legal theory.  
Limiting values — Stress above one or more limiting values (as defined in  
the Absolute Maximum Ratings System of IEC 60134) will cause permanent  
damage to the device. Limiting values are stress ratings only and (proper)  
operation of the device at these or any other conditions above those given in  
the Recommended operating conditions section (if present) or the  
Notwithstanding any damages that customer might incur for any reason  
whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards  
customer for the products described herein shall be limited in accordance  
with the Terms and conditions of commercial sale of NXP Semiconductors.  
BUK9840-55  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2011. All rights reserved.  
Product data sheet  
Rev. 03 — 20 April 2011  
10 of 12  
 
 
 
 
 
 
 
BUK9840-55  
NXP Semiconductors  
N-channel TrenchMOS logic level FET  
Characteristics sections of this document is not warranted. Constant or  
repeated exposure to limiting values will permanently and irreversibly affect  
the quality and reliability of the device.  
Export control — This document as well as the item(s) described herein may  
be subject to export control regulations. Export might require a prior  
authorization from national authorities.  
Terms and conditions of commercial sale — NXP Semiconductors  
products are sold subject to the general terms and conditions of commercial  
sale, as published at http://www.nxp.com/profile/terms, unless otherwise  
agreed in a valid written individual agreement. In case an individual  
agreement is concluded only the terms and conditions of the respective  
agreement shall apply. NXP Semiconductors hereby expressly objects to  
applying the customer’s general terms and conditions with regard to the  
purchase of NXP Semiconductors products by customer.  
10.4 Trademarks  
Notice: All referenced brands, product names, service names and trademarks  
are the property of their respective owners.  
Adelante, Bitport, Bitsound, CoolFlux, CoReUse, DESFire, EZ-HV,  
FabKey, GreenChip, HiPerSmart, HITAG, I²C-bus logo, ICODE, I-CODE,  
ITEC, Labelution, MIFARE, MIFARE Plus, MIFARE Ultralight, MoReUse,  
QLPAK, Silicon Tuner, SiliconMAX, SmartXA, STARplug, TOPFET,  
TrenchMOS, TriMedia and UCODE — are trademarks of NXP B.V.  
No offer to sell or license — Nothing in this document may be interpreted or  
construed as an offer to sell products that is open for acceptance or the grant,  
conveyance or implication of any license under any copyrights, patents or  
other industrial or intellectual property rights.  
HD Radio and HD Radio logo — are trademarks of iBiquity Digital  
Corporation.  
11. Contact information  
For more information, please visit: http://www.nxp.com  
For sales office addresses, please send an email to: salesaddresses@nxp.com  
BUK9840-55  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2011. All rights reserved.  
Product data sheet  
Rev. 03 — 20 April 2011  
11 of 12  
 
 
BUK9840-55  
NXP Semiconductors  
N-channel TrenchMOS logic level FET  
12. Contents  
1
Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . .1  
1.1  
1.2  
1.3  
1.4  
General description . . . . . . . . . . . . . . . . . . . . . .1  
Features and benefits. . . . . . . . . . . . . . . . . . . . .1  
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . .1  
Quick reference data . . . . . . . . . . . . . . . . . . . . .1  
2
3
4
5
6
7
8
9
Pinning information. . . . . . . . . . . . . . . . . . . . . . .2  
Ordering information. . . . . . . . . . . . . . . . . . . . . .2  
Marking. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .2  
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . .3  
Thermal characteristics . . . . . . . . . . . . . . . . . . .4  
Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . .5  
Package outline . . . . . . . . . . . . . . . . . . . . . . . . . .8  
Revision history. . . . . . . . . . . . . . . . . . . . . . . . . .9  
10  
Legal information. . . . . . . . . . . . . . . . . . . . . . . .10  
Data sheet status . . . . . . . . . . . . . . . . . . . . . . .10  
Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . .10  
Disclaimers. . . . . . . . . . . . . . . . . . . . . . . . . . . .10  
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . .11  
10.1  
10.2  
10.3  
10.4  
11  
Contact information. . . . . . . . . . . . . . . . . . . . . .11  
Please be aware that important notices concerning this document and the product(s)  
described herein, have been included in section ‘Legal information’.  
© NXP B.V. 2011.  
All rights reserved.  
For more information, please visit: http://www.nxp.com  
For sales office addresses, please send an email to: salesaddresses@nxp.com  
Date of release: 20 April 2011  
Document identifier: BUK9840-55  

相关型号:

BUK9840-55/CU

POWER, FET
NXP

BUK9840-55T/R

TRANSISTOR | MOSFET | N-CHANNEL | 55V V(BR)DSS | 10.7A I(D) | SOT-223
ETC

BUK9875-100A

TrenchMOS logic level FET
NXP

BUK9875-100A

N-channel TrenchMOS logic level FETProduction
NEXPERIA

BUK9875-100A,115

N-channel TrenchMOS logic level FET SC-73 4-Pin
NXP
NXP

BUK9875-100ATRL

7A, 100V, 0.084ohm, N-CHANNEL, Si, POWER, MOSFET, PLASTIC, SC-73, 3 PIN
NXP

BUK9875-100ATRL13

7A, 100V, 0.084ohm, N-CHANNEL, Si, POWER, MOSFET, PLASTIC, SC-73, 3 PIN
NXP

BUK9880-55

TrenchMOS transistor Logic level FET
NXP

BUK9880-55,115

3.5A, 55V, 0.08ohm, N-CHANNEL, Si, POWER, MOSFET
NXP

BUK9880-55,135

N-channel TrenchMOS logic level FET SC-73 4-Pin
NXP

BUK9880-55-T

3.5A, 55V, 0.08ohm, N-CHANNEL, Si, POWER, MOSFET, PLASTIC, SC-73, 4 PIN
NXP