MC9S12A32CFU [NXP]
16-BIT, FLASH, 25MHz, MICROCONTROLLER, PQFP80, PLASTIC, QFP-80;型号: | MC9S12A32CFU |
厂家: | NXP |
描述: | 16-BIT, FLASH, 25MHz, MICROCONTROLLER, PQFP80, PLASTIC, QFP-80 时钟 微控制器 外围集成电路 |
文件: | 总128页 (文件大小:1805K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
DOCUMENT NUMBER
9S12DJ64DGV1/D
MC9S12DJ64
Device User Guide
V01.20
Covers also
MC9S12D64, MC9S12A64, MC9S12D32,
MC9S12A32
Original Release Date: 19 Nov. 2001
Revised: 6 April 2005
Freescale Semiconductor, Inc.
Freescale reserves the right to make changes without further notice to any products herein to improve reliability, function or
design. Freescale does not assume any liability arising out of the application or use of any product or circuit described herein;
neither does it convey any license under its patent rights nor the rights of others. Freescale products are not designed, intended,
or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to
support or sustain life, or for any other application in which the failure of the Freescale product could create a situation where
personal injury or death may occur. Should Buyer purchase or use Freescale products for any such unintended or unauthorized
application, Buyer shall indemnify and hold Freescale and its officers, employees, subsidiaries, affiliates, and distributors harmless
against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of
personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale was
negligent regarding the design or manufacture of the part.
1
Revision History
Version Revision Effective
Author
Description of Changes
Number
Date
Date
16 NOV
2001
19 NOV
2001
V01.00
Initial version based on MC9SDP256-2.09 Version.
In table 7 I/O Characteristics" of the electrical characteristics
replaced tPULSE with tpign and tpval in lines "Port ... Interrupt Input
Pulse filtered" and "Port ... Interrupt Input Pulse passed"
respectively.
18 FEB
2002
18 FEB
2002
V01.01
V01.02
Table "Oscillator Characteristics": removed "Oscillator start-up time
from POR or STOP" row
Table "5V I/O Characteristics": Updated
Partial Drive IOH = +–2mA and Full Drive IOH = –10mA
Table "ATD Operating Characteristics": Distinguish IREFfor 1 and 2
6 MAR
2002
6 MAR
2002
ATD blocks on
Table "ATD Electrical Characteristics": Update CINS to 22 pF
Table "Operating Conditions": Changed VDD and VDDPLL to 2.35 V
(min)
Removed Document number except from Cover Sheet
Updated Table "Document References"
Table "5V I/O Characteristics" : Corrected Input Capacitance to 6pF
Section: "Device Pinout" (112-pin and 80-pin): added in diagrams
RXCAN0 to PJ6 and TXCAN0 to PJ7
Table "PLL Characteristics": Updated parameters K1 and f1
4 June
2002
4 June
2002
V01.03
Figure "Basic PLL functional diagram": Inserted XFC pin in diagram
Enhanced section "XFC Component Selection"
Added to Sections ATD, ECT and PWM: freeze mode = active BDM
mode
Added 1L86D to Table "Assigned Part ID numbers"
Corrected MEMSIZ1 value in Table "Memory size registers"
Subsection "Device Memory Map: Removed Flash mapping from
$0000 to $3FFF.
Table "Signal Properties": Added column "Internal Pull Resistor".
Preface Table "Document References": Changed to full naming for
each block.
4 July
2002
4 July
2002
V01.04
Table "Interrupt Vector Locations", Column "Local Enable":
Corrected several register and bit names.
Figure "Recommended PCB Layout for 80QFP: Corrected
VREGEN pin position
Thermal values for junction to board and package
BGND pin pull-up
30 July
2002
30 July
2002
Part Order Information
Global Register Table
V01.05
Chip Configuration Summary
Modified mode of Operations chapter
Section "Printed Circuit Board Layout Proposals": added Pierce
Oscillator examples for 112LQFP and 80QFP
MC9S12DJ64 Device User Guide — V01.20
Description of Changes
Version Revision Effective
Author
Number
Date
Date
NVM electricals updated
20 Aug.
2002
20 Aug.
2002
Subsection "Detailed Register Map: Address corrections
Preface, Table "Document references": added OSC User Guide
New section "Oscillator (OSC) Block Description"
V01.06
Electrical Characteristics:
-> Section "General": removed preliminary disclaimer
->Table "Supply Current Characteristics":
changed max Run IDD from 65mA to 50mA
changes max Wait IDD from 40mA to 30mA
changed max Stop IDD from 50uA to 100uA
Section HCS12 Core Block Description: mentioned alternate clock
of BDM to be equivalent to oscillator clock
20 Sept.
2002
20 Sept.
2002
V01.07
Table "5V I/O Characteristics": Corrected Input Leakage Current to
25 Sept.
2002
25 Sept.
2002
+/- 1 uA
V01.08
V01.09
Section "Part ID assignment": Located on start of next page for
better readability
Added MC9S12A64 derivative to cover sheet and "Derivative
Differences" Table
Corrected in footnote of Table "PLL Characteristics": fOSC = 4MHz
10 Oct.
2002
10 Oct.
2002
Renamed "Preface" section to "Derivative Differences and
Document references". Added details for derivatives missing CAN0
and/or BDLC
Table "ESD and Latch-up Test Conditions": changed pulse numbers
from 3 to 1
Table "ESD and Latch-Up Protection Characteristics": changed
parameter classification from C to T
8 Nov.
2002
8 Nov.
2002
V01.10
Table "5V I/O Characteristics": removed foot note from "Input
Leakage Current"
Table " Supply Current Characteristics": updated Stop and Pseudo
Stop currents
Subsection "Detailed Register Map": Corrected several entries
Subsection "Unsecuring the Microcontroller": Added more details
Table "Operating Conditions": improved footnote 1 wording, applied
footnote 1 to PLL Supply Voltage.
24 Jan.
2003
24 Jan.
2003
V01.11
V01.12
Tables "SPI Master/Slave Mode Timing Characteristics: Corrected
Operating Frequency
Appendix ’NVM, Flash and EEPROM’: Replaced ’burst
programming’ by ’row programming
Table "Operating Conditions": corrected minimum bus frequency to
0.25MHz
31 Mar.
2003
31 Mar.
2003
Section "Feature List": ECT features changed to "Four pulse
accumulators ..."
Replaced references to HCS12 Core Guide by the individual
HCS12 Block guides
20 May
2003
20 May
2003
Table "Signal Properties" corrected pull resistor reset state for PE7
and PE4-PE2.
Table "Absolute Maximum Ratings" corrected footnote on clamp of
TEST pin.
V01.13
V01.14
Added cycle definition to "CPU 12 Block Description".
Added register reset values to MMC and MEBI block descriptions.
Diagram "Clock Connections": Connect Bus Clock to HCS12 Core
10 June
2003
10 June
2003
3
MC9S12DJ64 Device User Guide — V01.20
Version Revision Effective
Author
Description of Changes
Number
Date
Date
Mentioned "S12 LRAE" bootloader in Flash section
Section Document References: corrected S12 CPU document
reference
22 July
2003
22 July
2003
V01.15
24 Feb.
2004
24 Feb.
2004
Added 3L86D maskset with corresponding Part ID
Table Oscillator Characteristics: Added more details for EXTAL pin
V01.16
V01.17
V01.18
V01.19
Added 4L86D maskset with corresponding Part ID
Table "MC9S12DJ64 Memory Map out of Reset": corrected $1000 -
$3fff memory in single chip modes to "unimplemented".
21 May
2004
21 May
2004
13 July
2004
13 July
2004
Added MC9S12D32 and MC9S12A32
Appendix, Table "Oscillator Characteristics": changed
item 13 VIH,EXTAL min value from 0.7*VDDPLL to 0.75*VDDPLL
item 14 VIL,EXTAL max value from 0.3*VDDPLL to 0.25*VDDPLL
2 Sept.
2004
2 Sept.
2004
Table "Assigned Part ID Numbers": added mask set number
6 April
2005
6 April
2005
0M89C
V01.20
Table "NVM Reliability Characteristics": added footnote concerning
data retention
4
MC9S12DJ64 Device User Guide — V01.20
Table of Contents
Section 1 Introduction
1.1
1.2
1.3
1.4
1.5
1.5.1
1.6
Overview. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .19
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .19
Modes of Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .21
Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .22
Device Memory Map. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .25
Detailed Register Map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .30
Part ID Assignments. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .49
Section 2 Signal Description
2.1
Device Pinout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .51
Signal Properties Summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .53
Detailed Signal Descriptions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .56
EXTAL, XTAL — Oscillator Pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .56
RESET — External Reset Pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .56
TEST — Test Pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .56
VREGEN — Voltage Regulator Enable Pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .56
XFC — PLL Loop Filter Pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .56
BKGD / TAGHI / MODC — Background Debug, Tag High, and Mode Pin . . . . . . . .56
PAD15 / AN15 / ETRIG1 — Port AD Input Pin of ATD1 . . . . . . . . . . . . . . . . . . . . . .57
PAD[14:08] / AN[14:08] — Port AD Input Pins ATD1 . . . . . . . . . . . . . . . . . . . . . . . .57
PAD07 / AN07 / ETRIG0 — Port AD Input Pin of ATD0 . . . . . . . . . . . . . . . . . . . . . .57
2.2
2.3
2.3.1
2.3.2
2.3.3
2.3.4
2.3.5
2.3.6
2.3.7
2.3.8
2.3.9
2.3.10 PAD[06:00] / AN[06:00] — Port AD Input Pins of ATD0 . . . . . . . . . . . . . . . . . . . . . .57
2.3.11 PA[7:0] / ADDR[15:8] / DATA[15:8] — Port A I/O Pins . . . . . . . . . . . . . . . . . . . . . . .57
2.3.12 PB[7:0] / ADDR[7:0] / DATA[7:0] — Port B I/O Pins . . . . . . . . . . . . . . . . . . . . . . . . .57
2.3.13 PE7 / NOACC / XCLKS — Port E I/O Pin 7. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .57
2.3.14 PE6 / MODB / IPIPE1 — Port E I/O Pin 6 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .59
2.3.15 PE5 / MODA / IPIPE0 — Port E I/O Pin 5 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .59
2.3.16 PE4 / ECLK — Port E I/O Pin 4 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .59
2.3.17 PE3 / LSTRB / TAGLO — Port E I/O Pin 3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .59
2.3.18 PE2 / R/W — Port E I/O Pin 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .59
2.3.19 PE1 / IRQ — Port E Input Pin 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .59
2.3.20 PE0 / XIRQ — Port E Input Pin 0. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .59
5
MC9S12DJ64 Device User Guide — V01.20
2.3.21 PH7 / KWH7 — Port H I/O Pin 7 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .59
2.3.22 PH6 / KWH6 — Port H I/O Pin 6 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .60
2.3.23 PH5 / KWH5 — Port H I/O Pin 5 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .60
2.3.24 PH4 / KWH4 — Port H I/O Pin 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .60
2.3.25 PH3 / KWH3 — Port H I/O Pin 3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .60
2.3.26 PH2 / KWH2 — Port H I/O Pin 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .60
2.3.27 PH1 / KWH1 — Port H I/O Pin 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .60
2.3.28 PH0 / KWH0 — Port H I/O Pin 0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .60
2.3.29 PJ7 / KWJ7 / SCL / TXCAN0 — PORT J I/O Pin 7 . . . . . . . . . . . . . . . . . . . . . . . . . .60
2.3.30 PJ6 / KWJ6 / SDA / RXCAN0 — PORT J I/O Pin 6. . . . . . . . . . . . . . . . . . . . . . . . . .61
2.3.31 PJ[1:0] / KWJ[1:0] — Port J I/O Pins [1:0] . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .61
2.3.32 PK7 / ECS / ROMCTL — Port K I/O Pin 7 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .61
2.3.33 PK[5:0] / XADDR[19:14] — Port K I/O Pins [5:0] . . . . . . . . . . . . . . . . . . . . . . . . . . . .61
2.3.34 PM7 — Port M I/O Pin 7. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .61
2.3.35 PM6 — Port M I/O Pin 6. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .61
2.3.36 PM5 / TXCAN0 / SCK0 — Port M I/O Pin 5. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .61
2.3.37 PM4 / RXCAN0 / MOSI0 — Port M I/O Pin 4. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .61
2.3.38 PM3 / TXCAN0 / SS0 — Port M I/O Pin 3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .62
2.3.39 PM2 / RXCAN0 / MISO0 — Port M I/O Pin 2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .62
2.3.40 PM1 / TXCAN0 / TXB — Port M I/O Pin 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .62
2.3.41 PM0 / RXCAN0 / RXB — Port M I/O Pin 0. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .62
2.3.42 PP7 / KWP7 / PWM7 — Port P I/O Pin 7. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .62
2.3.43 PP6 / KWP6 / PWM6 — Port P I/O Pin 6. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .62
2.3.44 PP5 / KWP5 / PWM5 — Port P I/O Pin 5. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .62
2.3.45 PP4 / KWP4 / PWM4 — Port P I/O Pin 4. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .62
2.3.46 PP3 / KWP3 / PWM3 — Port P I/O Pin 3. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .63
2.3.47 PP2 / KWP2 / PWM2 — Port P I/O Pin 2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .63
2.3.48 PP1 / KWP1 / PWM1 — Port P I/O Pin 1. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .63
2.3.49 PP0 / KWP0 / PWM0 — Port P I/O Pin 0. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .63
2.3.50 PS7 / SS0 — Port S I/O Pin 7 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .63
2.3.51 PS6 / SCK0 — Port S I/O Pin 6 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .63
2.3.52 PS5 / MOSI0 — Port S I/O Pin 5 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .63
2.3.53 PS4 / MISO0 — Port S I/O Pin 4 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .63
2.3.54 PS3 / TXD1 — Port S I/O Pin 3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .63
2.3.55 PS2 / RXD1 — Port S I/O Pin 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .64
2.3.56 PS1 / TXD0 — Port S I/O Pin 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .64
6
MC9S12DJ64 Device User Guide — V01.20
2.3.57 PS0 / RXD0 — Port S I/O Pin 0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .64
2.3.58 PT[7:0] / IOC[7:0] — Port T I/O Pins [7:0] . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .64
2.4
Power Supply Pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .64
VDDX, VSSX — Power & Ground Pins for I/O Drivers . . . . . . . . . . . . . . . . . . . . . . .65
VDDR, VSSR — Power & Ground Pins for I/O Drivers & for Internal Voltage Regulator
2.4.1
2.4.2
65
2.4.3
2.4.4
2.4.5
2.4.6
2.4.7
VDD1, VDD2, VSS1, VSS2 — Internal Logic Power Supply Pins . . . . . . . . . . . . . . .65
VDDA, VSSA — Power Supply Pins for ATD0/ATD1 and VREG . . . . . . . . . . . . . . .65
VRH, VRL — ATD Reference Voltage Input Pins . . . . . . . . . . . . . . . . . . . . . . . . . . .66
VDDPLL, VSSPLL — Power Supply Pins for PLL . . . . . . . . . . . . . . . . . . . . . . . . . . .66
VREGEN — On Chip Voltage Regulator Enable . . . . . . . . . . . . . . . . . . . . . . . . . . . .66
Section 3 System Clock Description
3.1
Overview. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .67
Section 4 Modes of Operation
4.1
Overview. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .69
Chip Configuration Summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .69
Security. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .70
Securing the Microcontroller . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .70
Operation of the Secured Microcontroller . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .70
Unsecuring the Microcontroller . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .71
Low Power Modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .71
Stop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .71
Pseudo Stop. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .71
Wait . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .71
Run. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .72
4.2
4.3
4.3.1
4.3.2
4.3.3
4.4
4.4.1
4.4.2
4.4.3
4.4.4
Section 5 Resets and Interrupts
5.1
Overview. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .73
Vectors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .73
Vector Table. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .73
Effects of Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .74
I/O pins. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .74
Memory . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .75
5.2
5.2.1
5.3
5.3.1
5.3.2
Section 6 HCS12 Core Block Description
7
MC9S12DJ64 Device User Guide — V01.20
6.1
CPU12 Block Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .77
Device-specific information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .77
HCS12 Module Mapping Control (MMC) Block Description. . . . . . . . . . . . . . . . . . . . . .77
Device-specific information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .77
HCS12 Multiplexed External Bus Interface (MEBI) Block Description . . . . . . . . . . . . . .77
Device-specific information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .77
HCS12 Interrupt (INT) Block Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .78
HCS12 Background Debug (BDM) Block Description . . . . . . . . . . . . . . . . . . . . . . . . . .78
Device-specific information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .78
HCS12 Breakpoint (BKP) Block Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .78
6.1.1
6.2
6.2.1
6.3
6.3.1
6.4
6.5
6.5.1
6.6
Section 7 Clock and Reset Generator (CRG) Block Description
7.1
Device-specific information. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .78
Section 8 Oscillator (OSC) Block Description
8.1
Device-specific information. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .78
Section 9 Enhanced Capture Timer (ECT) Block Description
Section 10 Analog to Digital Converter (ATD) Block Description
Section 11 Inter-IC Bus (IIC) Block Description
Section 12 Serial Communications Interface (SCI) Block Description
Section 13 Serial Peripheral Interface (SPI) Block Description
Section 14 J1850 (BDLC) Block Description
Section 15 Pulse Width Modulator (PWM) Block Description
Section 16 Flash EEPROM 64K Block Description
Section 17 EEPROM 1K Block Description
Section 18 RAM Block Description
Section 19 MSCAN Block Description
8
MC9S12DJ64 Device User Guide — V01.20
Section 20 Port Integration Module (PIM) Block Description
Section 21 Voltage Regulator (VREG) Block Description
Section 22 Printed Circuit Board Layout Proposals
Appendix A Electrical Characteristics
A.1 General. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .87
A.1.1
A.1.2
A.1.3
A.1.4
A.1.5
A.1.6
A.1.7
A.1.8
A.1.9
Parameter Classification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .87
Power Supply. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .87
Pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .88
Current Injection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .88
Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .89
ESD Protection and Latch-up Immunity. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .90
Operating Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .90
Power Dissipation and Thermal Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . .91
I/O Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .93
A.1.10 Supply Currents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .94
A.2 ATD Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .97
A.2.1
A.2.2
A.2.3
ATD Operating Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .97
Factors influencing accuracy . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .97
ATD accuracy. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .99
A.3 NVM, Flash and EEPROM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .101
A.3.1
A.3.2
NVM timing. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .101
NVM Reliability. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .103
A.4 Voltage Regulator. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .105
A.5 Reset, Oscillator and PLL. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .107
A.5.1
A.5.2
A.5.3
Startup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .107
Oscillator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .108
Phase Locked Loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .109
A.6 MSCAN. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .113
A.7 SPI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .115
A.7.1
A.7.2
Master Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .115
Slave Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .117
A.8 External Bus Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .119
A.8.1
General Muxed Bus Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .119
9
MC9S12DJ64 Device User Guide — V01.20
Appendix B Package Information
B.1 General. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .123
B.2 112-pin LQFP package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .124
B.3 80-pin QFP package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .125
10
MC9S12DJ64 Device User Guide — V01.20
List of Figures
Figure 0-1 Order Partnumber Example. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .15
Figure 1-1 MC9S12DJ64 Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .23
Figure 1-2 MC9S12DJ64 Memory Map out of Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .27
Figure 1-3 MC9S12D32 Memory Map out of Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .29
Figure 2-1 Pin Assignments in 112-pin LQFP for MC9S12DJ64 . . . . . . . . . . . . . . . . . . . . .52
Figure 2-2 Pin Assignments in 80-pin QFP for MC9S12DJ64 and MC9S12D32 . . . . . . . . .53
Figure 2-3 PLL Loop Filter Connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .56
Figure 2-4 Colpitts Oscillator Connections (PE7=1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .58
Figure 2-5 Pierce Oscillator Connections (PE7=0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .58
Figure 2-6 External Clock Connections (PE7=0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .58
Figure 3-1 Clock Connections. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .67
Figure 22-1 Recommended PCB Layout 112LQFP Colpitts Oscillator. . . . . . . . . . . . . . . . . .82
Figure 22-2 Recommended PCB Layout for 80QFP Colpitts Oscillator . . . . . . . . . . . . . . . . .83
Figure 22-3 Recommended PCB Layout for 112LQFP Pierce Oscillator . . . . . . . . . . . . . . . .84
Figure 22-4 Recommended PCB Layout for 80QFP Pierce Oscillator . . . . . . . . . . . . . . . . . .85
Figure A-1 ATD Accuracy Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100
Figure A-2 Basic PLL functional diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 109
Figure A-3 Jitter Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 111
Figure A-4 Maximum bus clock jitter approximation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 111
Figure A-5 SPI Master Timing (CPHA = 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 115
Figure A-6 SPI Master Timing (CPHA =1). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 116
Figure A-7 SPI Slave Timing (CPHA = 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 117
Figure A-8 SPI Slave Timing (CPHA =1). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 117
Figure A-9 General External Bus Timing. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 120
Figure B-1 112-pin LQFP mechanical dimensions (case no. 987) . . . . . . . . . . . . . . . . . . 124
Figure B-2 80-pin QFP Mechanical Dimensions (case no. 841B). . . . . . . . . . . . . . . . . . . 125
11
MC9S12DJ64 Device User Guide — V01.20
12
MC9S12DJ64 Device User Guide — V01.20
List of Tables
Table 0-1 Derivative Differences . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .15
Table 0-2 Document References . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .17
Table 1-1 Device Memory Map for MC9S12DJ64 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .25
Table 1-2 Device Memory Map for MC9S12D32 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .28
$0000 - $000F MEBI map 1 of 3 (HCS12 Multiplexed External Bus Interface) ................30
$0010 - $0014 MMC map 1 of 4 (HCS12 Module Mapping Control) ...............................30
$0015 - $0016 INT map 1 of 2 (HCS12 Interrupt) ............................................................31
$0017 - $0019 Reserved ..................................................................................................31
$001A - $001B Device ID Register (Table 1-4) ................................................................31
$001C - $001D MMC map 3 of 4 (HCS12 Module Mapping Control, Table 1-5) ..............31
$001E - $001E MEBI map 2 of 3 (HCS12 Multiplexed External Bus Interface) ................31
$001F - $001F INT map 2 of 2 (HCS12 Interrupt) ............................................................32
$0020 - $0027 Reserved ..................................................................................................32
$0028 - $002F BKP (HCS12 Breakpoint) .........................................................................32
$0030 - $0031 MMC map 4 of 4 (HCS12 Module Mapping Control) ...............................32
$0032 - $0033 MEBI map 3 of 3 (HCS12 Multiplexed External Bus Interface) ................32
$0034 - $003F CRG (Clock and Reset Generator) ..........................................................33
$0040 - $007F ECT (Enhanced Capture Timer 16 Bit 8 Channels) .................................33
$0080 - $009F ATD0 (Analog to Digital Converter 10 Bit 8 Channel) ..............................36
$00A0 - $00C7 PWM (Pulse Width Modulator 8 Bit 8 Channel) .......................................37
$00C8 - $00CF SCI0 (Asynchronous Serial Interface) ......................................................39
$00D0 - $00D7 SCI1 (Asynchronous Serial Interface) ......................................................39
$00D8 - $00DF SPI0 (Serial Peripheral Interface) ............................................................40
$00E0 - $00E7 IIC (Inter IC Bus) ......................................................................................40
$00E8 - $00EF BDLC (Bytelevel Data Link Controller J1850) ..........................................41
$00F0 - $00FF Reserved ..................................................................................................41
$0100 - $010F Flash Control Register (fts64k) ................................................................41
$0110 - $011B EEPROM Control Register (eets1k) ........................................................42
$011C - $011F Reserved for RAM Control Register ........................................................42
$0120 - $013F ATD1 (Analog to Digital Converter 10 Bit 8 Channel) ..............................43
$0140 - $017F CAN0 (Freescale Scalable CAN - FSCAN) ..............................................44
Table 1-3 Detailed FSCAN Foreground Receive and Transmit Buffer Layout . . . . . . . . . . .45
$0180 - $023F Reserved ..................................................................................................46
13
MC9S12DJ64 Device User Guide — V01.20
$0240 - $027F PIM (Port Integration Module) ..................................................................46
$0280 - $03FF Reserved ..................................................................................................48
Table 1-4 Assigned Part ID Numbers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .49
Table 1-5 Memory size registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .49
Table 2-1 Signal Properties . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .54
Table 2-2 MC9S12DJ64 Power and Ground Connection Summary . . . . . . . . . . . . . . . . . . .64
Table 4-1 Mode Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .69
Table 4-2 Clock Selection Based on PE7 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .69
Table 4-3 Voltage Regulator VREGEN . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .70
Table 5-1 Interrupt Vector Locations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .73
Table 22-1 Suggested External Component Values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .81
Table A-1 Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .89
Table A-2 ESD and Latch-up Test Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .90
Table A-3 ESD and Latch-Up Protection Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . .90
Table A-4 Operating Conditions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .91
Table A-5 Thermal Package Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .93
Table A-6 5V I/O Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .94
Table A-7 Supply Current Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .95
Table A-8 ATD Operating Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .97
Table A-9 ATD Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .98
Table A-10 ATD Conversion Performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .99
Table A-11 NVM Timing Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .102
Table A-12 NVM Reliability Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .103
Table A-13 Voltage Regulator Recommended Load Capacitances . . . . . . . . . . . . . . . . . . .105
Table A-14 Startup Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .107
Table A-15 Oscillator Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .108
Table A-16 PLL Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .112
Table A-17 MSCAN Wake-up Pulse Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .113
Table A-18 SPI Master Mode Timing Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .116
Table A-19 SPI Slave Mode Timing Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .118
Table A-20 Expanded Bus Timing Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .121
14
MC9S12DJ64 Device User Guide — V01.20
Derivative Differences and Document References
Derivative Differences
Table 0-1 shows the availability of peripheral modules on the various derivatives. For details about the
compatibility within the MC9S12D-Family refer also to engineering bulletin EB386.
Table 0-1 Derivative Differences
Generic device
CAN0
MC9S12DJ64
MC9S12D64
MC9S12A64
MC9S12D32
MC9S12A32
1
1
1
0
0
0
1
0
0
J1850/BDLC
Packages
0
112LQFP, 80QFP 112LQFP, 80QFP 112LQFP, 80QFP
80QFP
L86D
M, V, C
FU
80QFP
L86D
C
Mask Set
L86D
M, V, C
PV, FU
L86D
M, V, C
PV, FU
L86D
C
Temp Options
Package Codes
PV, FU
FU
An errata exists
contact Sales
office
An errata exists
contact Sales
office
An errata exists
contact Sales
office
An errata exists
contact Sales
office
An errata exists
contact Sales
office
Note
Temperature Options
MC9S12 DJ64 C FU
Package Option
Temperature Option
Device Title
C = -40˚C to 85˚C
V = -40˚C to 105˚C
M = -40˚C to 125˚C
Package Options
Controller Family
FU =
80QFP
PV = 112LQFP
Figure 0-1 Order Partnumber Example
The following items should be considered when using a derivative.
•
Registers
– Do not write or read CAN0 registers (after reset: address range $0140 - $017F), if using a
derivative without CAN0 (see Table 0-1).
– Do not write or read BDLC registers (after reset: address range $00E8 - $00EF), if using a
derivative without BDLC (see Table 0-1).
•
Interrupts
– Fill the four CAN0 interrupt vectors ($FFB0 - $FFB7) according to your coding policies for
unused interrupts, if using a derivative without CAN0 (see Table 0-1).
– Fill the BDLC interrupt vector ($FFC2, $FFC3) according to your coding policies for unused
interrupts, if using a derivative without BDLC (see Table 0-1).
15
MC9S12DJ64 Device User Guide — V01.20
•
Ports
– The CAN0 pin functionality (TXCAN0, RXCAN0) is not available on port PJ7, PJ6, PM5,
PM4, PM3, PM2, PM1 and PM0, if using a derivative without CAN0 (see Table 0-1).
– The BDLC pin functionality (TXB, RXB) is not available on port PM1 and PM0, if using a
derivative without BDLC (see Table 0-1).
– Do not write MODRR1 and MODRR0 Bit of Module Routing Register (PIM_9DJ64 Block
User Guide), if using a derivative without CAN0 (see Table 0-1).
•
Pins not available in 80 pin QFP package
– Port H
In order to avoid floating nodes the ports should be either configured as outputs by setting the
data direction register (DDRH at Base+$0262) to $FF, or enabling the pull resistors by writing
a $FF to the pull enable register (PERH at Base+$0264).
– Port J[1:0]
Port J pull-up resistors are enabled out of reset on all four pins (7:6 and 1:0). Therefore care must
be taken not to disable the pull enables on PJ[1:0] by clearing the bits PERJ1 and PERJ0 at
Base+$026C.
– Port K
Port K pull-up resistors are enabled out of reset, i.e. Bit 7 = PUKE = 1 in the register PUCR at
Base+$000C. Therefor care must be taken not to clear this bit.
– Port M[7:6]
PM7:6 must be configured as outputs or their pull resistors must be enabled to avoid floating
inputs.
– Port P6
PP6 must be configured as output or its pull resistor must be enabled to avoid a floating input.
– Port S[7:4]
PS7:4 must be configured as outputs or their pull resistors must be enabled to avoid floating
inputs.
– PAD[15:8] (ATD1 channels)
Out of reset the ATD1 is disabled preventing current flows in the pins. Do not modify the ATD1
registers!
Document References
The Device User Guide provides information about the MC9S12DJ64 device made up of standard HCS12
blocks and the HCS12 processor core.
This document is part of the customer documentation. A complete set of device manuals also includes all
the individual Block Guides of the implemented modules. In a effort to reduce redundancy all module
specific information is located only in the respective Block Guide. If applicable, special implementation
details of the module are given in the block description sections of this document.
See Table 0-2 for names and versions of the referenced documents throughout the Device User Guide.
16
MC9S12DJ64 Device User Guide — V01.20
Table 0-2 Document References
Versi
on
User Guide
Document Order Number
HCS12 CPU Reference Manual V02
S12CPUV2/D
S12MMCV4/D
S12MEBIV3/D
S12INTV1/D
HCS12 Module Mapping Control (MMC) Block Guide V04
HCS12 Multiplexed External Bus Interface (MEBI) Block Guide V03
HCS12 Interrupt (INT) Block Guide V01
HCS12 Background Debug (BDM) Block Guide V04
S12BDMV4/D
HCS12 Breakpoint (BKP) Block Guide V01
S12BKPV1/D
Clock and Reset Generator (CRG) Block User Guide V04
Oscillator (OSC) Block User Guide V02
S12CRGV4/D
S12OSCV2/D
Enhanced Capture Timer 16 Bit 8 Channel (ECT_16B8C) Block User Guide V01
Analog to Digital Converter 10 Bit 8 Channel (ATD_10B8C) Block User Guide V02
Inter IC Bus (IIC) Block User Guide V02
S12ECT16B8CV1/D
S12ATD10B8CV2/D
S12IICV2/D
Asynchronous Serial Interface (SCI) Block User Guide V02
Serial Peripheral Interface (SPI) Block User Guide V02
Pulse Width Modulator 8 Bit 8 Channel (PWM_8B8C) Block User Guide V01
64K Byte Flash (FTS64K) Block User Guide V01
S12SCIV2/D
S12SPIV2/D
S12PWM8B8CV1/D
S12FTS64KV1/D
S12EETS1KV1/D
S12BDLCV1/D
S12MSCANV2/D
S12VREGV1/D
S12PIM9DJ64V1/D
1K Byte EEPROM (EETS1K) Block User Guide V01
Byte Level Data Link Controller -J1850 (BDLC) Block User Guide V01
Freescale Scalable CAN (MSCAN) Block User Guide V02
Voltage Regulator (VREG) Block User Guide V01
Port Integration Module (PIM_9DJ64) Block User Guide V01
17
MC9S12DJ64 Device User Guide — V01.20
18
MC9S12DJ64 Device User Guide — V01.20
Section 1 Introduction
1.1 Overview
The MC9S12DJ64 microcontroller unit (MCU) is a 16-bit device composed of standard on-chip
peripherals including a 16-bit central processing unit (HCS12 CPU), 64K bytes of Flash EEPROM, 4K
bytes of RAM, 1K bytes of EEPROM, two asynchronous serial communications interfaces (SCI), one
serial peripheral interfaces (SPI), an 8-channel IC/OC enhanced capture timer, two 8-channel, 10-bit
analog-to-digital converters (ADC), an 8-channel pulse-width modulator (PWM), a digital Byte Data Link
Controller (BDLC), 29 discrete digital I/O channels (Port A, Port B, Port K and Port E), 20 discrete digital
I/O lines with interrupt and wakeup capability, a CAN 2.0 A, B software compatible modules
(MSCAN12), and an Inter-IC Bus. The MC9S12DJ64 has full 16-bit data paths throughout. However, the
external bus can operate in an 8-bit narrow mode so single 8-bit wide memory can be interfaced for lower
cost systems. The inclusion of a PLL circuit allows power consumption and performance to be adjusted to
suit operational requirements.
1.2 Features
•
HCS12 Core
– 16-bit HCS12 CPU
i. Upward compatible with M68HC11 instruction set
ii. Interrupt stacking and programmer’s model identical to M68HC11
iii.Instruction queue
iv. Enhanced indexed addressing
– MEBI (Multiplexed External Bus Interface)
– MMC (Module Mapping Control)
– INT (Interrupt control)
– BKP (Breakpoints)
– BDM (Background Debug Mode)
•
•
CRG (low current Colpitts or Pierce oscillator, PLL, reset, clocks, COP watchdog, real time
interrupt, clock monitor)
8-bit and 4-bit ports with interrupt functionality
– Digital filtering
– Programmable rising or falling edge trigger
Memory
•
– 64K Flash EEPROM
– 1K byte EEPROM
19
MC9S12DJ64 Device User Guide — V01.20
– 4K byte RAM
•
•
Two 8-channel Analog-to-Digital Converters
– 10-bit resolution
– External conversion trigger capability
1M bit per second, CAN 2.0 A, B software compatible module
– Five receive and three transmit buffers
– Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit or 8 x 8 bit
– Four separate interrupt channels for Rx, Tx, error and wake-up
– Low-pass filter wake-up function
– Loop-back for self test operation
•
•
Enhanced Capture Timer
– 16-bit main counter with 7-bit prescaler
– 8 programmable input capture or output compare channels
– Four 8-bit or two 16-bit pulse accumulators
8 PWM channels
– Programmable period and duty cycle
– 8-bit 8-channel or 16-bit 4-channel
– Separate control for each pulse width and duty cycle
– Center-aligned or left-aligned outputs
– Programmable clock select logic with a wide range of frequencies
– Fast emergency shutdown input
– Usable as interrupt inputs
•
Serial interfaces
– Two asynchronous Serial Communications Interfaces (SCI)
– Synchronous Serial Peripheral Interface (SPI)
Byte Data Link Controller (BDLC)
•
•
– SAE J1850 Class B Data Communications Network Interface Compatible and ISO Compatible
for Low-Speed (<125 Kbps) Serial Data Communications in Automotive Applications
Inter-IC Bus (IIC)
– Compatible with I2C Bus standard
– Multi-master operation
– Software programmable for one of 256 different serial clock frequencies
112-Pin LQFP or 80 QFP package
•
20
MC9S12DJ64 Device User Guide — V01.20
– I/O lines with 5V input and drive capability
– 5V A/D converter inputs
– Operation at 50MHz equivalent to 25MHz Bus Speed
– Development support
– Single-wire background debug™ mode (BDM)
– On-chip hardware breakpoints
1.3 Modes of Operation
User modes
•
Normal and Emulation Operating Modes
– Normal Single-Chip Mode
– Normal Expanded Wide Mode
– Normal Expanded Narrow Mode
– Emulation Expanded Wide Mode
– Emulation Expanded Narrow Mode
Special Operating Modes
•
– Special Single-Chip Mode with active Background Debug Mode
– Special Test Mode (Freescale use only)
– Special Peripheral Mode (Freescale use only)
Low power modes
•
•
•
Stop Mode
Pseudo Stop Mode
Wait Mode
21
MC9S12DJ64 Device User Guide — V01.20
1.4 Block Diagram
Figure 1-1 shows a block diagram of the MC9S12DJ64 device.
22
MC9S12DJ64 Device User Guide — V01.20
Figure 1-1 MC9S12DJ64 Block Diagram
VRH
VRL
VDDA
VSSA
VRH
VRL
VDDA
VSSA
VRH
VRL
VDDA
VSSA
64K Byte Flash EEPROM
4K Byte RAM
ATD0
ATD1
AN0
AN1
AN2
AN3
AN4
AN5
AN6
AN7
PAD00
PAD01
PAD02
PAD03
PAD04
PAD05
PAD06
AN0
AN1
AN2
AN3
AN4
AN5
AN6
AN7
PAD08
PAD09
PAD10
PAD11
PAD12
PAD13
PAD14
1K Byte EEPROM
VDDR
VSSR
VREGEN
VDD1,2
VSS1,2
Voltage Regulator
PAD07
PAD15
PIX0
PK0 XADDR14
PK1 XADDR15
Single-wire Background
BKGD
PIX1
PIX2
PIX3
PIX4
PIX5
ECS
CPU12
Debug Module
PPAGE
PK2
XADDR16
XFC
VDDPLL
VSSPLL
EXTAL
XTAL
PK3 XADDR17
PK4 XADDR18
PK5 XADDR19
Clock and
Reset
Generation
Module
PLL
Periodic Interrupt
COP Watchdog
Clock Monitor
Breakpoints
PK7
ECS
IOC0
IOC1
IOC2
IOC3
IOC4
IOC5
IOC6
IOC7
PT0
PT1
PT2
PT3
PT4
PT5
RESET
PE0
PE1
PE2
PE3
PE4
PE5
PE6
PE7
XIRQ
IRQ
R/W
LSTRB
ECLK
MODA
MODB
Enhanced Capture
Timer
System
Integration
PT6
PT7
NOACC/XCLKS
RXD
TXD
RXD
TXD
PS0
PS1
PS2
PS3
PS4
PS5
PS6
PS7
SCI0
TEST
SCI1
SPI0
MISO
MOSI
SCK
SS
Multiplexed Address/Data Bus
DDRA
PTA
DDRB
PTB
BDLC
RXB
TXB
RXCAN
TXCAN
(J1850)
PM0
PM1
PM2
PM3
PM4
PM5
PM6
PM7
CAN0
Multiplexed
Wide Bus
KWJ0
KWJ1
KWJ6
KWJ7
PJ0
PJ1
PJ6
PJ7
Multiplexed
Narrow Bus
SDA
SCL
IIC
Internal Logic 2.5V
VDD1,2
VSS1,2
I/O Driver 5V
PWM0
PWM1
PWM2
PWM3
PWM4
PWM5
PWM6
PWM7
KWP0
KWP1
KWP2
KWP3
KWP4
KWP5
KWP6
KWP7
PP0
PP1
PP2
PP3
PP4
PP5
VDDX
VSSX
PWM
A/D Converter 5V &
Voltage Regulator Reference
PLL 2.5V
VDDPLL
VSSPLL
VDDA
VSSA
PP6
PP7
KWH0
KWH1
KWH2
KWH3
KWH4
KWH5
KWH6
KWH7
PH0
PH1
PH2
PH3
PH4
PH5
Voltage Regulator 5V & I/O
VDDR
VSSR
PH6
PH7
23
MC9S12DJ64 Device User Guide — V01.20
24
MC9S12DJ64 Device User Guide — V01.20
1.5 Device Memory Map
Table 1-1 and Figure 1-2 show the device memory map of the MC9S12DJ64 after reset. The 1K
EEPROM is mapped twice in a 2K address space. Note that after reset the bottom 1k of the EEPROM
($0000 - $03FF) are hidden by the register space, and the 1K $0400 - $07FF is hidden by the RAM.
Table 1-1 Device Memory Map for MC9S12DJ64
Size
(Bytes)
Address
Module
$0000 - $000F HCS12 Multiplexed External Bus Interface
$0010 - $0014 HCS12 Module Mapping Control
$0015 - $0016 HCS12 Interrupt
16
5
2
$0017 - $0019 Reserved
3
$001A - $001B Device ID register (PARTID)
$001C - $001D HCS12 Module Mapping Control
2
2
$001E
$001F
HCS12 Multiplexed External Bus Interface
HCS12 Interrupt
1
1
$0020 - $0027 Reserved
8
$0028 - $002F HCS12 Breakpoint Module
$0030 - $0031 HCS12 Module Mapping Control
$0032 - $0033 HCS12 Multiplexed External Bus Interface
$0034 - $003F Clock and Reset Generator (PLL, RTI, COP)
$0040 - $007F Enhanced Capture Timer 16-bit 8 channels
$0080 - $009F Analog to Digital Converter 10-bit 8 channels (ATD0)
$00A0 - $00C7 Pulse Width Modulator 8-bit 8 channels (PWM)
$00C8 - $00CF Serial Communications Interface 0 (SCI0)
$00D0 - $00D7 Serial Communications Interface 0 (SCI1)
$00D8 - $00DF Serial Peripheral Interface (SPI0)
$00E0 - $00E7 Inter IC Bus
8
2
2
12
64
32
40
8
8
8
8
$00E8 - $00EF Byte Data Link Controller (BDLC)
$00F0 - $00FF Reserved
8
16
16
12
4
$0100- $010F Flash Control Register
$0110 - $011B EEPROM Control Register
$011C - $011F Reserved
$0120 - $013F Analog to Digital Converter 10-bit 8 channels (ATD1)
$0140 - $017F Freescale Scalable Can (CAN0)
$0180 - $023F Reserved
32
64
192
64
$0240 - $027F Port Integration Module (PIM)
$0280 - $03FF Reserved
384
EEPROM array 1k Array mapped twice in the
$0000 - $07FF
address space
2048
4096
$0000 - $0FFF RAM array
Fixed Flash EEPROM array
$4000 - $7FFF
16384
16384
incl. 0.5K, 1K, 2K or 4K Protected Sector at start
$8000 - $BFFF Flash EEPROM Page Window
25
MC9S12DJ64 Device User Guide — V01.20
Table 1-1 Device Memory Map for MC9S12DJ64
Size
(Bytes)
Address
Module
Fixed Flash EEPROM array
$C000 - $FFFF incl. 0.5K, 1K, 2K or 4K Protected Sector at end
and 256 bytes of Vector Space at $FF80 - $FFFF
16384
26
MC9S12DJ64 Device User Guide — V01.20
Figure 1-2 MC9S12DJ64 Memory Map out of Reset
$0000
$0000
$0400
$0800
REGISTERS
(Mappable to any 2K
Boundary within the
first 32K)
$03FF
$0000
1K Bytes EEPROM
(Mappable to any 2K
Boundary; 1K mapped two
times in the 2K address
space)
$07FF
$0000
$1000
4K Bytes RAM
(Mappable to any 4K
Boundary)
$0FFF
Unimplemented
Unimplemented
$4000
$4000
16K Fixed Flash
Page $3E = 62
(This is dependant on the
state of the ROMHM bit)
$7FFF
$8000
$8000
16K Page Window
4 x 16K Flash EEPROM
pages
EXTERN
$BFFF
$C000
$C000
16K Fixed Flash
Page $3F = 63
$FFFF
$FF00
BDM
(if active)
$FF00
$FFFF
$FFFF
VECTORS
VECTORS
VECTORS
SPECIAL
SINGLE CHIP
EXPANDED
NORMAL
SINGLE CHIP
27
MC9S12DJ64 Device User Guide — V01.20
Table 1-2 Device Memory Map for MC9S12D32
Size
(Bytes)
Address
Module
$0000 - $000F HCS12 Multiplexed External Bus Interface
$0010 - $0014 HCS12 Module Mapping Control
$0015 - $0016 HCS12 Interrupt
16
5
2
$0017 - $0019 Reserved
3
$001A - $001B Device ID register (PARTID)
$001C - $001D HCS12 Module Mapping Control
2
2
$001E
$001F
HCS12 Multiplexed External Bus Interface
HCS12 Interrupt
1
1
$0020 - $0027 Reserved
8
$0028 - $002F HCS12 Breakpoint Module
$0030 - $0031 HCS12 Module Mapping Control
$0032 - $0033 HCS12 Multiplexed External Bus Interface
$0034 - $003F Clock and Reset Generator (PLL, RTI, COP)
$0040 - $007F Enhanced Capture Timer 16-bit 8 channels
$0080 - $009F Analog to Digital Converter 10-bit 8 channels (ATD0)
$00A0 - $00C7 Pulse Width Modulator 8-bit 8 channels (PWM)
$00C8 - $00CF Serial Communications Interface 0 (SCI0)
$00D0 - $00D7 Serial Communications Interface 0 (SCI1)
$00D8 - $00DF Serial Peripheral Interface (SPI0)
$00E0 - $00E7 Inter IC Bus
8
2
2
12
64
32
40
8
8
8
8
$00E8 - $00EF Byte Data Link Controller (BDLC)
$00F0 - $00FF Reserved
8
16
16
12
4
$0100- $010F Flash Control Register
$0110 - $011B EEPROM Control Register
$011C - $011F Reserved
$0120 - $013F Analog to Digital Converter 10-bit 8 channels (ATD1)
$0140 - $017F Freescale Scalable Can (CAN0)
$0180 - $023F Reserved
32
64
192
64
$0240 - $027F Port Integration Module (PIM)
$0280 - $03FF Reserved
384
EEPROM array 1k Array mapped twice in the
$0000 - $07FF
address space
2048
4096
$0000 - $0FFF RAM array, lower half ($0000-$07FF not usable)
16k Fixed Flash EEPROM array (same as array from
$4000 - $7FFF
16384
32768
$8000 - $BFFF when ROMHM=0)
$8000 - $FFFF 32K Fixed Flash EEPROM array
28
MC9S12DJ64 Device User Guide — V01.20
Figure 1-3 MC9S12D32 Memory Map out of Reset
$0000
$0000
$0400
$0800
REGISTERS
(Mappable to any 2K
Boundary within the
first 32K)
$03FF
$0000
not usable
not usable
not usable
1K Bytes EEPROM
(Mappable to any 2K
Boundary; 1K mapped two
times in the 2K address
space)
$07FF
$0000
$1000
4K Bytes RAM
lower half ($0000-$07FF)
not usable
(Mappable to any 4K
Boundary)
$0FFF
Unimplemented
Unimplemented
$4000
$4000
16K Fixed Flash
Block 1
(This is dependant on the
state of the ROMHM bit)
$7FFF
$8000
$8000
16K Fixed Flash
Block 1
(paging not usable)
EXTERN
$BFFF
$C000
$C000
16K Fixed Flash
Block 2
$FFFF
$FF00
BDM
(if active)
$FF00
$FFFF
$FFFF
VECTORS
VECTORS
VECTORS
SPECIAL
SINGLE CHIP
EXPANDED
NORMAL
SINGLE CHIP
29
MC9S12DJ64 Device User Guide — V01.20
1.5.1 Detailed Register Map
$0000 - $000F
MEBI map 1 of 3 (HCS12 Multiplexed External Bus Interface)
Address
$0000
Name
Bit 7
Bit 7
Bit 6
6
Bit 5
5
Bit 4
4
Bit 3
3
Bit 2
2
Bit 1
1
Bit 0
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
PORTA
$0001
$0002
$0003
$0004
$0005
$0006
$0007
$0008
$0009
$000A
$000B
$000C
$000D
$000E
$000F
PORTB
DDRA
Bit 7
Bit 7
6
6
5
5
4
4
3
3
2
2
1
1
Bit 0
Bit 0
DDRB
Bit 7
0
6
0
5
0
4
0
3
0
2
0
1
0
Bit 0
0
Reserved
Reserved
Reserved
Reserved
PORTE
DDRE
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit 1
0
Bit 0
0
Bit 7
Bit 7
6
5
5
4
4
3
3
2
6
0
Bit 2
0
0
PEAR
NOACCE
MODC
PUPKE
PIPOE
NECLK
0
LSTRE
RDWE
0
MODE
MODB
0
MODA
0
IVIS
0
EMK
EME
0
0
0
0
PUCR
PUPEE
PUPBE PUPAE
0
0
0
0
0
0
0
0
0
RDRIV
RDPK
0
RDPE
0
RDPB
0
RDPA
EBICTL
Reserved
ESTR
0
0
0
0
$0010 - $0014
MMC map 1 of 4 (HCS12 Module Mapping Control)
Address
$0010
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
0
Bit 1
0
Bit 0
RAMHAL
0
Read:
Write:
Read:
Write:
INITRM
RAM15 RAM14 RAM13 RAM12 RAM11
0
0
0
$0011
INITRG
REG14
REG13
REG12
REG11
30
MC9S12DJ64 Device User Guide — V01.20
$0010 - $0014
MMC map 1 of 4 (HCS12 Module Mapping Control)
Address
$0012
Name
Bit 7
EE15
0
Bit 6
EE14
0
Bit 5
EE13
0
Bit 4
EE12
0
Bit 3
Bit 2
0
Bit 1
0
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
INITEE
EE11
EEON
$0013
$0014
MISC
EXSTR1 EXSTR0 ROMHM ROMON
0
0
0
0
0
0
0
0
Reserved
$0015 - $0016
INT map 1 of 2 (HCS12 Interrupt)
Address
$0015
Name
ITCR
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Read:
Write:
Read:
Write:
WRINT
ADR3
ADR2
ADR1
ADR0
$0016
ITEST
INTE
INTC
INTA
INT8
INT6
INT4
INT2
INT0
$0017 - $0019
Reserved
Address
Name
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
0
Bit 0
0
Read:
Write:
$0017 -
$0019
Reserved
$001A - $001B
Device ID Register (Table 1-4)
Address
$001A
Name
Bit 7
ID15
Bit 6
ID14
Bit 5
ID13
Bit 4
ID12
Bit 3
ID11
Bit 2
ID10
Bit 1
ID9
Bit 0
ID8
Read:
Write:
Read:
Write:
PARTIDH
ID7
ID6
ID5
ID4
ID3
ID2
ID1
ID0
$001B
PARTIDL
$001C - $001D
MMC map 3 of 4 (HCS12 Module Mapping Control, Table 1-5)
Address
$001C
Name
Bit 7
Read: reg_sw0
Write:
Bit 6
0
Bit 5
Bit 4
Bit 3
0
Bit 2
Bit 1
Bit 0
eep_sw1 eep_sw0
ram_sw2 ram_sw1 ram_sw0
MEMSIZ0
Read: rom_sw1 rom_sw0
Write:
0
0
0
0
pag_sw1 pag_sw0
$001D
MEMSIZ1
$001E - $001E
MEBI map 2 of 3 (HCS12 Multiplexed External Bus Interface)
Address
$001E
Name
Bit 7
Bit 6
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
0
Bit 0
0
Read:
Write:
INTCR
IRQE
IRQEN
31
MC9S12DJ64 Device User Guide — V01.20
$001F - $001F
INT map 2 of 2 (HCS12 Interrupt)
Address
$001F
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0
Read:
Write:
HPRIO
PSEL7
PSEL6
PSEL5
PSEL4
PSEL3
PSEL2
PSEL1
$0020 - $0027
Reserved
Address
Name
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
0
Bit 0
0
Read:
Write:
$0020 -
$0027
Reserved
$0028 - $002F
BKP (HCS12 Breakpoint)
Address
$0028
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
0
Bit 2
0
Bit 1
0
Bit 0
0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
BKPCT0
BKEN
BKFULL BKBDM BKTAG
$0029
$002A
$002B
$002C
$002D
$002E
$002F
BKPCT1
BKP0X
BKP0H
BKP0L
BKP1X
BKP1H
BKP1L
BK0MBH BK0MBL BK1MBH BK1MBL BK0RWE BK0RW BK1RWE BK1RW
0
0
BK0V5
BK0V4
BK0V3
BK0V2
BK0V1
BK0V0
Bit 8
Bit 15
14
13
12
11
10
9
Bit 7
0
6
0
5
BK1V5
13
4
BK1V4
12
3
BK1V3
11
2
BK1V2
10
1
Bit 0
BK1V1
BK1V0
Bit 8
Bit 15
Bit 7
14
6
9
1
5
4
3
2
Bit 0
$0030 - $0031
MMC map 4 of 4 (HCS12 Module Mapping Control)
Address
$0030
Name
Bit 7
0
Bit 6
0
Bit 5
PIX5
0
Bit 4
PIX4
0
Bit 3
PIX3
0
Bit 2
PIX2
0
Bit 1
PIX1
0
Bit 0
PIX0
0
Read:
Write:
Read:
Write:
PPAGE
0
0
$0031
Reserved
$0032 - $0033
MEBI map 3 of 3 (HCS12 Multiplexed External Bus Interface)
Address
$0032
Name
Bit 7
Bit 7
Bit 6
6
Bit 5
5
Bit 4
4
Bit 3
3
Bit 2
2
Bit 1
1
Bit 0
Bit 0
Read:
Write:
Read:
Write:
PORTK
$0033
DDRK
Bit 7
6
5
4
3
2
1
Bit 0
32
MC9S12DJ64 Device User Guide — V01.20
$0034 - $003F
CRG (Clock and Reset Generator)
Address
$0034
Name
SYNR
Bit 7
0
Bit 6
0
Bit 5
SYN5
0
Bit 4
SYN4
0
Bit 3
Bit 2
Bit 1
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
SYN3
SYN2
SYN1
SYN0
0
0
0
0
$0035
$0036
$0037
$0038
$0039
$003A
$003B
$003C
$003D
$003E
$003F
REFDV
REFDV3 REFDV2 REFDV1 REFDV0
0
0
0
0
0
LOCK
0
0
TRACK
0
0
0
SCM
0
CTFLG
TEST ONLY
CRGFLG
CRGINT
CLKSEL
PLLCTL
RTICTL
RTIF
RTIE
PORF
0
LOCKIF
LOCKIE
SCMIF
SCMIE
PLLSEL
PSTP
PLLON
RTR6
SYSWAI ROAWAI PLLWAI
0
CWAI
PRE
RTIWAI COPWAI
CME
0
AUTO
ACQ
PCE
SCME
RTR0
RTR5
0
RTR4
0
RTR3
0
RTR2
RTR1
COPCTL
WCOP
0
RSBCK
0
CR2
0
CR1
0
CR0
0
0
0
0
0
0
0
FORBYP
TEST ONLY
0
0
0
0
0
CTCTL
TEST ONLY
0
Bit 7
0
6
0
5
0
4
0
3
0
2
0
1
0
Bit 0
ARMCOP
$0040 - $007F
ECT (Enhanced Capture Timer 16 Bit 8 Channels)
Address
$0040
Name
TIOS
Bit 7
IOS7
0
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Read:
Write:
Read:
IOS6
IOS5
IOS4
IOS3
IOS2
IOS1
IOS0
0
0
0
0
0
0
0
$0041
$0042
$0043
$0044
$0045
$0046
$0047
$0048
$0049
CFORC
OC7M
Write: FOC7
Read:
FOC6
FOC5
FOC4
FOC3
FOC2
FOC1
FOC0
OC7M7 OC7M6 OC7M5 OC7M4 OC7M3 OC7M2 OC7M1 OC7M0
OC7D7 OC7D6 OC7D5 OC7D4 OC7D3 OC7D2 OC7D1 OC7D0
Write:
Read:
Write:
OC7D
Read: Bit 15
Write:
14
6
13
5
12
4
11
3
10
2
9
1
0
Bit 8
Bit 0
0
TCNT (hi)
TCNT (lo)
TSCR1
TTOV
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Bit 7
0
0
TEN
TOV7
OM7
OM3
TSWAI
TOV6
OL7
TSFRZ
TOV5
OM6
TFFCA
TOV4
OL6
TOV3
OM5
OM1
TOV2
OL5
TOV1
OM4
OM0
TOV0
OL4
TCTL1
TCTL2
OL3
OM2
OL2
OL1
OL0
33
MC9S12DJ64 Device User Guide — V01.20
$0040 - $007F
ECT (Enhanced Capture Timer 16 Bit 8 Channels)
Address
$004A
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
TCTL3
EDG7B EDG7A EDG6B EDG6A EDG5B EDG5A EDG4B EDG4A
EDG3B EDG3A EDG2B EDG2A EDG1B EDG1A EDG0B EDG0A
$004B
$004C
$004D
$004E
$004F
$0050
$0051
$0052
$0053
$0054
$0055
$0056
$0057
$0058
$0059
$005A
$005B
$005C
$005D
$005E
$005F
$0060
$0061
$0062
TCTL4
TIE
C7I
TOI
C6I
0
C5I
0
C4I
0
C3I
C2I
C1I
C0I
TSCR2
TFLG1
TCRE
PR2
PR1
PR0
C7F
C6F
0
C5F
0
C4F
0
C3F
0
C2F
0
C1F
0
C0F
0
TFLG2
TOF
TC0 (hi)
TC0 (lo)
TC1 (hi)
TC1 (lo)
TC2 (hi)
TC2 (lo)
TC3 (hi)
TC3 (lo)
TC4 (hi)
TC4 (lo)
TC5 (hi)
TC5 (lo)
TC6 (hi)
TC6 (lo)
TC7 (hi)
TC7 (lo)
PACTL
Bit 15
Bit 7
14
6
13
5
12
4
11
3
10
2
9
Bit 8
Bit 0
Bit 8
Bit 0
Bit 8
Bit 0
Bit 8
Bit 0
Bit 8
Bit 0
Bit 8
Bit 0
Bit 8
Bit 0
Bit 8
Bit 0
PAI
1
Bit 15
Bit 7
14
6
13
5
12
4
11
3
10
2
9
1
Bit 15
Bit 7
14
6
13
5
12
4
11
3
10
2
9
1
Bit 15
Bit 7
14
6
13
5
12
4
11
3
10
2
9
1
Bit 15
Bit 7
14
6
13
5
12
4
11
3
10
2
9
1
Bit 15
Bit 7
14
6
13
5
12
4
11
3
10
2
9
1
Bit 15
Bit 7
14
6
13
5
12
4
11
3
10
2
9
1
Bit 15
14
6
13
5
12
4
11
3
10
2
9
1
Bit 7
0
PAEN
0
PAMOD PEDGE
CLK1
0
CLK0
0
PAOVI
PAOVF
1
0
0
0
PAFLG
PAIF
Bit 0
PACN3 (hi)
Bit 7
6
5
4
3
2
34
MC9S12DJ64 Device User Guide — V01.20
$0040 - $007F
ECT (Enhanced Capture Timer 16 Bit 8 Channels)
Address
$0063
Name
Bit 7
Bit 7
Bit 6
6
Bit 5
5
Bit 4
4
Bit 3
3
Bit 2
2
Bit 1
1
Bit 0
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
PACN2 (lo)
$0064
$0065
$0066
$0067
$0068
$0069
$006A
$006B
$006C
$006D
$006E
$006F
$0070
$0071
$0072
$0073
$0074
$0075
$0076
$0077
$0078
$0079
$007A
$007B
PACN1 (hi)
PACN0 (lo)
MCCTL
MCFLG
ICPAR
Bit 7
Bit 7
6
6
5
5
4
4
3
3
2
2
1
1
Bit 0
Bit 0
0
ICLAT
0
0
MCZI
MODMC RDMCL
MCEN
POLF2
MCPR1 MCPR0
FLMC
POLF3
0
0
0
0
0
0
POLF1
POLF0
MCZF
0
0
0
PA3EN
0
PA2EN
0
PA1EN
DLY1
PA0EN
DLY0
0
DLYCT
ICOVW
NOVW7 NOVW6 NOVW5 NOVW4 NOVW3 NOVW2 NOVW1 NOVW0
ICSYS
SH37
SH26
SH15
SH04
TFMOD PACMX BUFEN
LATQ
Reserved
0
0
0
0
0
0
0
TIMTST
Test Only
TCBYP
PBOVI
Reserved
Reserved
PBCTL
0
0
0
5
5
5
5
0
0
4
4
4
4
0
0
3
3
3
3
0
0
2
2
2
2
0
PBEN
0
0
0
PBFLG
PBOVF
1
Bit 7
Bit 7
Bit 7
Bit 7
6
6
6
6
Bit 0
Bit 0
Bit 0
Bit 0
PA3H
1
1
1
PA2H
PA1H
PA0H
MCCNT (hi)
MCCNT (lo)
TC0H (hi)
TC0H (lo)
TC1H (hi)
TC1H (lo)
Bit 15
Bit 7
14
13
12
11
10
9
Bit 8
6
5
4
3
2
1
9
Bit 0
Bit 8
Read: Bit 15
Write:
14
13
12
11
10
Read:
Write:
Bit 7
6
14
6
5
13
5
4
12
4
3
11
3
2
10
2
1
9
1
Bit 0
Bit 8
Bit 0
Read: Bit 15
Write:
Read:
Write:
Bit 7
35
MC9S12DJ64 Device User Guide — V01.20
$0040 - $007F
ECT (Enhanced Capture Timer 16 Bit 8 Channels)
Address
$007C
Name
Bit 7
Read: Bit 15
Write:
Bit 6
14
Bit 5
13
Bit 4
12
Bit 3
11
Bit 2
10
Bit 1
9
Bit 0
Bit 8
TC2H (hi)
Read:
Write:
Read: Bit 15
Write:
Read:
Write:
Bit 7
6
14
6
5
13
5
4
12
4
3
11
3
2
10
2
1
9
1
Bit 0
Bit 8
Bit 0
$007D
$007E
$007F
TC2H (lo)
TC3H (hi)
TC3H (lo)
Bit 7
$0080 - $009F
ATD0 (Analog to Digital Converter 10 Bit 8 Channel)
Address
$0080
Name
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
0
Bit 0
0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
ATD0CTL0
0
0
0
0
0
0
0
0
$0081
$0082
$0083
$0084
$0085
$0086
$0087
$0088
$0089
$008A
$008B
$008C
$008D
$008E
$008F
$0090
$0091
ATD0CTL1
ATD0CTL2
ATD0CTL3
ATD0CTL4
ATD0CTL5
ATD0STAT0
Reserved
ASCIF
ADPU
0
AFFC
S8C
AWAI ETRIGLE ETRIGP ETRIG
ASCIE
FRZ1
PRS1
S4C
S2C
PRS4
MULT
S1C
FIFO
FRZ0
PRS0
SRES8
DJM
SMP1
SMP0
SCAN
PRS3
0
PRS2
DSGN
0
CC
CB
CA
0
CC2
CC1
CC0
SCF
0
ETORF
0
FIFOR
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
ATD0TEST0
ATD0TEST1
Reserved
0
0
0
0
0
0
0
0
0
0
0
0
SC
0
Read: CCF7
Write:
CCF6
0
CCF5
0
CCF4
0
CCF3
0
CCF2
0
CCF1
0
CCF0
0
ATD0STAT1
Reserved
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
0
ATD0DIEN
Reserved
Bit 7
0
6
0
5
0
4
0
3
0
2
0
1
0
Bit 0
0
Bit7
6
5
13
0
4
12
0
3
11
0
2
10
0
1
9
0
BIT 0
Bit8
0
PORTAD0
ATD0DR0H
ATD0DR0L
Read: Bit15
Write:
14
Read:
Write:
Bit7
Bit6
36
MC9S12DJ64 Device User Guide — V01.20
$0080 - $009F
ATD0 (Analog to Digital Converter 10 Bit 8 Channel)
Address
$0092
Name
Bit 7
Read: Bit15
Write:
Bit 6
14
Bit 5
13
Bit 4
12
Bit 3
11
Bit 2
10
Bit 1
9
Bit 0
Bit8
ATD0DR1H
Read:
Write:
Read: Bit15
Write:
Read:
Write:
Read: Bit15
Write:
Read:
Write:
Read: Bit15
Write:
Read:
Write:
Read: Bit15
Write:
Read:
Write:
Read: Bit15
Write:
Read:
Write:
Read: Bit15
Write:
Bit7
Bit6
14
0
13
0
0
12
0
0
11
0
0
10
0
0
9
0
9
0
9
0
9
0
9
0
9
0
0
Bit8
0
$0093
$0094
$0095
$0096
$0097
$0098
$0099
$009A
$009B
$009C
$009D
$009E
$009F
ATD0DR1L
ATD0DR2H
ATD0DR2L
ATD0DR3H
ATD0DR3L
ATD0DR4H
ATD0DR4L
ATD0DR5H
ATD0DR5L
ATD0DR6H
ATD0DR6L
ATD0DR7H
ATD0DR7L
Bit7
Bit6
14
13
0
12
0
11
0
10
0
Bit8
0
Bit7
Bit6
14
13
0
12
0
11
0
10
0
Bit8
0
Bit7
Bit6
14
13
0
12
0
11
0
10
0
Bit8
0
Bit7
Bit6
14
13
0
12
0
11
0
10
0
Bit8
0
Bit7
Bit6
14
13
0
12
0
11
0
10
0
Bit8
0
Read:
Write:
Bit7
Bit6
$00A0 - $00C7
PWM (Pulse Width Modulator 8 Bit 8 Channel)
Address
$00A0
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
PWME
PWME7 PWME6 PWME5 PWME4 PWME3 PWME2 PWME1 PWME0
$00A1
$00A2
$00A3
$00A4
$00A5
$00A6
$00A7
$00A8
PWMPOL
PWMCLK
PWMPRCLK
PWMCAE
PWMCTL
PPOL7
PPOL6
PCLK6
PCKB2
CAE6
PPOL5
PCLK5
PCKB1
CAE5
PPOL4
PCLK4
PCKB0
CAE4
PPOL3
PPOL2
PCLK2
PCKA2
CAE2
PPOL1
PCLK1
PCKA1
PPOL0
PCLK0
PCKA0
PCLK7
0
PCLK3
0
CAE7
CAE3
CAE1
0
CAE0
0
CON67 CON45 CON23 CON01
PSWAI
0
PFRZ
0
0
0
0
0
0
0
0
0
0
0
0
0
PWMTST
Test Only
0
3
0
2
PWMPRSC
Test Only
PWMSCLA
Bit 7
6
5
4
1
Bit 0
37
MC9S12DJ64 Device User Guide — V01.20
$00A0 - $00C7
PWM (Pulse Width Modulator 8 Bit 8 Channel)
Address
$00A9
Name
Bit 7
Bit 7
0
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Bit 0
0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
PWMSCLB
6
0
5
0
4
0
3
0
2
0
1
0
PWMSCNTA
Test Only
$00AA
$00AB
$00AC
$00AD
$00AE
$00AF
$00B0
$00B1
$00B2
$00B3
$00B4
$00B5
$00B6
$00B7
$00B8
$00B9
$00BA
$00BB
$00BC
$00BD
$00BE
$00BF
$00C0
$00C1
0
0
0
0
0
0
0
0
PWMSCNTB
Test Only
Bit 7
0
Bit 7
0
Bit 7
0
Bit 7
0
Bit 7
0
Bit 7
0
Bit 7
0
Bit 7
0
6
0
6
0
6
0
6
0
6
0
6
0
6
0
6
0
5
0
5
0
5
0
5
0
5
0
5
0
5
0
5
0
4
0
4
0
4
0
4
0
4
0
4
0
4
0
4
0
3
0
3
0
3
0
3
0
3
0
3
0
3
0
3
0
2
0
2
0
2
0
2
0
2
0
2
0
2
0
2
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
Bit 0
0
Bit 0
0
Bit 0
0
Bit 0
0
Bit 0
0
Bit 0
0
Bit 0
0
Bit 0
0
PWMCNT0
PWMCNT1
PWMCNT2
PWMCNT3
PWMCNT4
PWMCNT5
PWMCNT6
PWMCNT7
PWMPER0
PWMPER1
PWMPER2
PWMPER3
PWMPER4
PWMPER5
PWMPER6
PWMPER7
PWMDTY0
PWMDTY1
PWMDTY2
PWMDTY3
PWMDTY4
PWMDTY5
Bit 7
Bit 7
Bit 7
Bit 7
Bit 7
Bit 7
Bit 7
Bit 7
Bit 7
Bit 7
Bit 7
Bit 7
Bit 7
Bit 7
6
6
6
6
6
6
6
6
6
6
6
6
6
6
5
5
5
5
5
5
5
5
5
5
5
5
5
5
4
4
4
4
4
4
4
4
4
4
4
4
4
4
3
3
3
3
3
3
3
3
3
3
3
3
3
3
2
2
2
2
2
2
2
2
2
2
2
2
2
2
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Bit 0
Bit 0
Bit 0
Bit 0
Bit 0
Bit 0
Bit 0
Bit 0
Bit 0
Bit 0
Bit 0
Bit 0
Bit 0
Bit 0
38
MC9S12DJ64 Device User Guide — V01.20
$00A0 - $00C7
PWM (Pulse Width Modulator 8 Bit 8 Channel)
Address
$00C2
Name
Bit 7
Bit 7
Bit 6
6
Bit 5
5
Bit 4
4
Bit 3
3
Bit 2
2
Bit 1
1
Bit 0
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
PWMDTY6
$00C3
$00C4
$00C5
$00C6
$00C7
PWMDTY7
PWMSDN
Reserved
Reserved
Reserved
Bit 7
6
5
4
3
0
2
1
Bit 0
PWM7IN
PWMRSTRT
PWMIF PWMIE
PWMLVL
0
PWM7INL PWM7ENA
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
$00C8 - $00CF
SCI0 (Asynchronous Serial Interface)
Address
$00C8
Name
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
SCI0BDH
SBR12
SBR11
SBR10
SBR9
SBR8
$00C9
$00CA
$00CB
$00CC
$00CD
$00CE
$00CF
SCI0BDL
SCI0CR1
SCI0CR2
SCI0SR1
SCI0SR2
SCI0DRH
SCI0DRL
SBR7
SBR6
SBR5
SBR4
M
SBR3
SBR2
ILT
SBR1
PE
SBR0
PT
LOOPS SCISWAI RSRC
WAKE
TIE
TCIE
TC
RIE
ILIE
TE
RE
NF
RWU
FE
SBK
PF
Read: TDRE
Write:
RDRF
IDLE
OR
Read:
Write:
Read:
Write:
Read:
Write:
0
0
0
0
0
0
0
0
RAF
0
BRK13
0
TXDIR
0
R8
T8
R7
T7
R6
T6
R5
T5
R4
T4
R3
T3
R2
T2
R1
T1
R0
T0
$00D0 - $00D7
SCI1 (Asynchronous Serial Interface)
Address
$00D0
Name
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
SCI1BDH
SBR12
SBR11
SBR10
SBR9
SBR8
$00D1
$00D2
$00D3
$00D4
SCI1BDL
SCI1CR1
SCI1CR2
SCI1SR1
SBR7
SBR6
SBR5
SBR4
M
SBR3
SBR2
ILT
SBR1
PE
SBR0
PT
LOOPS SCISWAI RSRC
WAKE
TIE
TCIE
TC
RIE
ILIE
TE
RE
NF
RWU
FE
SBK
PF
Read: TDRE
Write:
RDRF
IDLE
OR
39
MC9S12DJ64 Device User Guide — V01.20
$00D0 - $00D7
SCI1 (Asynchronous Serial Interface)
Address
$00D5
Name
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
BRK13
0
Bit 1
TXDIR
0
Bit 0
RAF
Read:
Write:
Read:
Write:
Read:
Write:
SCI1SR2
R8
0
0
0
0
$00D6
$00D7
SCI1DRH
SCI1DRL
T8
R7
T7
R6
T6
R5
T5
R4
T4
R3
T3
R2
T2
R1
T1
R0
T0
$00D8 - $00DF
SPI0 (Serial Peripheral Interface)
Address
$00D8
Name
Bit 7
SPIE
0
Bit 6
SPE
0
Bit 5
SPTIE
0
Bit 4
Bit 3
Bit 2
CPHA
0
Bit 1
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
SPI0CR1
MSTR
CPOL
SSOE
LSBFE
$00D9
$00DA
$00DB
$00DC
$00DD
$00DE
$00DF
SPI0CR2
SPI0BR
MODFEN BIDIROE
SPISWAI SPC0
0
SPIF
0
0
SPPR2
0
SPPR1
SPTEF
SPPR0
SPR2
0
SPR1
0
SPR0
0
MODF
0
0
0
SPI0SR
0
0
0
0
0
Reserved
SPI0DR
Reserved
Reserved
Bit7
0
6
0
5
0
4
0
3
0
2
0
1
0
Bit0
0
0
0
0
0
0
0
0
0
$00E0 - $00E7
IIC (Inter IC Bus)
Address
$00E0
Name
IBAD
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
ADR7
ADR6
ADR5
ADR4
ADR3
ADR2
ADR1
$00E1
$00E2
$00E3
$00E4
$00E5
$00E6
$00E7
IBFD
IBCR
IBC7
IBC6
IBC5
IBC4
TX/RX
IBAL
IBC3
IBC2
IBC1
0
IBC0
0
IBEN
TCF
IBIE
MS/SL
IBB
TXAK
0
IBSWAI
RXAK
RSTA
SRW
IAAS
IBSR
IBIF
IBDR
D7
0
D6
0
D5
0
D4
0
D3
0
D2
0
D1
0
D 0
0
Reserved
Reserved
Reserved
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
40
MC9S12DJ64 Device User Guide — V01.20
$00E8 - $00EF
BDLC (Bytelevel Data Link Controller J1850)
Address
$00E8
Name
Bit 7
IMSG
0
Bit 6
CLKS
0
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
IE
Bit 0
WCM
0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
DLCBCR1
I3
I2
I1
I0
0
$00E9
$00EA
$00EB
$00EC
$00ED
$00EE
$00EF
DLCBSVR
DLCBCR2
DLCBDR
SMRST DLOOP RX4XE
NBFS
TEOD
D3
TSIFR
D2
TMIFR1 TMIFR0
D7
0
D6
D5
0
D4
0
D1
D0
DLCBARD
DLCBRSR
DLCSCR
RXPOL
0
BO3
BO2
BO1
BO0
0
0
0
R5
0
R4
R3
0
R2
0
R1
0
R0
0
0
0
BDLCE
0
0
0
0
0
IDLE
DLCBSTAT
$00F0 - $00FF
Reserved
Address
Name
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
0
Bit 0
0
Read:
Write:
$00F0 -
$00FF
Reserved
$0100 - $010F
Flash Control Register (fts64k)
Address
$0100
Name
Bit 7
Read: FDIVLD
Write:
Read: KEYEN
Write:
Bit 6
PRDIV8
NV6
Bit 5
FDIV5
NV5
Bit 4
FDIV4
NV4
Bit 3
FDIV3
NV3
Bit 2
FDIV2
NV2
Bit 1
FDIV1
SEC1
Bit 0
FDIV0
SEC0
FCLKDIV
$0101
$0102
$0103
$0104
$0105
$0106
$0107
$0108
$0109
FSEC
Reserved
FCNFG
FPROT
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
0
0
0
0
0
0
0
0
0
0
0
0
0
CBEIE
CCIE
KEYACC
FPOPEN
NV6
FPHDIS FPHS1
FPHS0 FPLDIS
FPLS1
0
FPLS0
0
CCIF
0
FSTAT
CBEIF
0
PVIOL ACCERR
0
BLANK
0
0
0
FCMD
CMDB6 CMDB5
CMDB2
CMDB0
0
0
0
0
0
0
0
Reserved
FADDRHI
FADDRLO
Bit 14
Bit 7
Bit 14
6
13
5
12
4
11
3
10
2
9
1
Bit 8
Bit 0
41
MC9S12DJ64 Device User Guide — V01.20
$0100 - $010F
Flash Control Register (fts64k)
Address
$010A
Name
Bit 7
Bit 6
14
Bit 5
13
Bit 4
12
Bit 3
11
Bit 2
10
Bit 1
9
Bit 0
Bit 8
Read:
Write:
Read:
Write:
Read:
Write:
FDATAHI
Bit 15
$010B
FDATALO
Reserved
Bit 7
0
6
0
5
0
4
0
3
0
2
0
1
0
Bit 0
0
$010C -
$010F
$0110 - $011B
EEPROM Control Register (eets1k)
Address
$0110
Name
Bit 7
Read: EDIVLD
Write:
Bit 6
PRDIV8
0
Bit 5
EDIV5
0
Bit 4
EDIV4
0
Bit 3
EDIV3
0
Bit 2
EDIV2
0
Bit 1
EDIV1
0
Bit 0
EDIV0
0
ECLKDIV
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
0
$0111
$0112
$0113
$0114
$0115
$0116
$0117
$0118
$0119
$011A
$011B
Reserved
Reserved
ECNFG
EPROT
ESTAT
0
0
0
0
0
0
0
0
0
0
0
0
0
0
CBEIE
CCIE
NV6
NV5
NV4
EPOPEN
EPDIS
0
EP2
EP1
0
EP0
0
CCIF
CBEIF
0
PVIOL ACCERR
0
BLANK
0
0
0
0
0
0
ECMD
CMDB6 CMDB5
CMDB2
0
CMDB0
0
0
0
0
0
0
0
0
0
Reserved for
Factory Test
0
EADDRHI
EADDRLO
EDATAHI
Bit 8
Bit 0
Bit 8
Bit 0
Bit 7
Bit 15
Bit 7
6
14
6
5
13
5
4
12
4
3
11
3
2
10
2
1
9
1
EDATALO
$011C - $011F
Reserved for RAM Control Register
Address
Name
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
0
Bit 0
0
Read:
Write:
$011C -
$011F
Reserved
42
MC9S12DJ64 Device User Guide — V01.20
$0120 - $013F
ATD1 (Analog to Digital Converter 10 Bit 8 Channel)
Address
$0120
Name
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
0
Bit 0
0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
ATD1CTL0
0
0
0
0
0
0
0
0
$0121
$0122
$0123
$0124
$0125
$0126
$0127
$0128
$0129
$012A
$012B
$012C
$012D
$012E
$012F
$0130
$0131
$0132
$0133
$0134
$0135
$0136
$0137
$0138
ATD1CTL1
ATD1CTL2
ATD1CTL3
ATD1CTL4
ATD1CTL5
ATD1STAT0
Reserved
ASCIF
ADPU
0
AFFC
S8C
AWAI ETRIGLE ETRIGP ETRIG
ASCIE
FRZ1
PRS1
S4C
S2C
S1C
FIFO
FRZ0
PRS0
SRES8
SMP1
SMP0
PRS4
PRS3
0
PRS2
DJM
SCF
DSGN
0
SCAN
MULT
CC
CB
CA
ETORF
FIFOR
0
CC2
CC1
CC0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
ATD1TEST0
ATD1TEST1
Reserved
0
0
0
0
0
0
0
0
0
0
0
0
SC
0
Read: CCF7
Write:
CCF6
0
CCF5
0
CCF4
0
CCF3
0
CCF2
0
CCF1
0
CCF0
0
ATD1STAT1
Reserved
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
0
ATD1DIEN
Reserved
Bit 7
0
6
0
5
0
4
0
3
0
2
0
1
0
Bit 0
0
Bit7
6
5
13
0
4
12
0
3
11
0
2
10
0
1
9
0
9
0
9
0
9
0
9
BIT 0
Bit8
0
PORTAD1
ATD1DR0H
ATD1DR0L
ATD1DR1H
ATD1DR1L
ATD1DR2H
ATD1DR2L
ATD1DR3H
ATD1DR3L
ATD1DR4H
Read: Bit15
Write:
14
Read:
Write:
Bit7
Bit6
14
Read: Bit15
Write:
13
0
12
0
11
0
10
0
Bit8
0
Read:
Write:
Bit7
Bit6
14
Read: Bit15
Write:
13
0
12
0
11
0
10
0
Bit8
0
Read:
Write:
Bit7
Bit6
14
Read: Bit15
Write:
13
0
12
0
11
0
10
0
Bit8
0
Read:
Write:
Bit7
Bit6
14
Read: Bit15
Write:
13
12
11
10
Bit8
43
MC9S12DJ64 Device User Guide — V01.20
$0120 - $013F
ATD1 (Analog to Digital Converter 10 Bit 8 Channel)
Address
$0139
Name
Bit 7
Bit7
Bit 6
Bit6
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
0
Bit 0
0
Read:
Write:
ATD1DR4L
Read: Bit15
Write:
14
Bit6
14
13
0
12
0
11
0
10
0
9
0
9
0
9
0
Bit8
0
$013A
$013B
$013C
$013D
$013E
$013F
ATD1DR5H
ATD1DR5L
ATD1DR6H
ATD1DR6L
ATD1DR7H
ATD1DR7L
Read:
Write:
Bit7
Read: Bit15
Write:
13
0
12
0
11
0
10
0
Bit8
0
Read:
Write:
Bit7
Bit6
14
Read: Bit15
Write:
13
0
12
0
11
0
10
0
Bit8
0
Read:
Write:
Bit7
Bit6
$0140 - $017F
CAN0 (Freescale Scalable CAN - FSCAN)
Address
$0140
Name
Bit 7
Bit 6
RXACT
Bit 5
Bit 4
SYNCH
Bit 3
TIME
0
Bit 2
Bit 1
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
CAN0CTL0
RXFRM
CSWAI
WUPE
SLPRQ INITRQ
SLPAK
INITAK
$0141
$0142
$0143
$0144
$0145
$0146
$0147
$0148
$0149
$014A
$014B
$014C
$014D
$014E
CAN0CTL1
CAN0BTR0
CAN0BTR1
CAN0RFLG
CAN0RIER
CAN0TFLG
CAN0TIER
CAN0TARQ
CAN0TAAK
CAN0TBSEL
CAN0IDAC
Reserved
CANE CLKSRC LOOPB LISTEN
SJW1 SJW0 BRP5 BRP4
WUPM
BRP2
BRP3
BRP1
BRP0
SAMP TSEG22 TSEG21 TSEG20 TSEG13 TSEG12 TSEG11 TSEG10
RSTAT1 RSTAT0 TSTAT1 TSTAT0
WUPIF
CSCIF
OVRIF
RXF
RXFIE
TXE0
WUPIE
0
CSCIE RSTATE1 RSTATE0 TSTATE1 TSTATE0 OVRIE
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
TXE2
TXE1
0
0
0
0
0
0
0
TXEIE2 TXEIE1 TXEIE0
ABTRQ2 ABTRQ1 ABTRQ0
ABTAK2 ABTAK1 ABTAK0
TX2
TX1
TX0
IDHIT2
IDHIT1
IDHIT0
IDAM1
0
IDAM0
0
0
0
0
0
0
0
0
0
Reserved
Read: RXERR7 RXERR6 RXERR5 RXERR4 RXERR3 RXERR2 RXERR1 RXERR0
Write:
CAN0RXERR
44
MC9S12DJ64 Device User Guide — V01.20
$0140 - $017F
CAN0 (Freescale Scalable CAN - FSCAN)
Address
$014F
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Read: TXERR7 TXERR6 TXERR5 TXERR4 TXERR3 TXERR2 TXERR1 TXERR0
CAN0TXERR
Write:
Read:
$0150 - CAN0IDAR0 -
$0153 CAN0IDAR3
$0154 - CAN0IDMR0 -
$0157 CAN0IDMR3
$0158 - CAN0IDAR4 -
$015B CAN0IDAR7
$015C - CAN0IDMR4 -
AC7
AM7
AC7
AM7
AC6
AM6
AC6
AM6
AC5
AM5
AC5
AM5
AC4
AM4
AC4
AM4
AC3
AM3
AC3
AM3
AC2
AM2
AC2
AM2
AC1
AM1
AC1
AM1
AC0
AM0
AC0
AM0
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
$015F
CAN0IDMR7
FOREGROUND RECEIVE BUFFER see Table 1-3
$0160 -
$016F
CAN0RXFG
$0170 -
$017F
CAN0TXFG
FOREGROUND TRANSMIT BUFFER see Table 1-3
Table 1-3 Detailed MSCAN Foreground Receive and Transmit Buffer Layout
Address
$0160
Name
Bit 7
ID28
ID10
Bit 6
ID27
ID9
Bit 5
ID26
ID8
Bit 4
ID25
ID7
Bit 3
ID24
ID6
Bit 2
ID23
ID5
Bit 1
ID22
ID4
Bit 0
ID21
ID3
Extended ID Read:
Standard ID Read:
CAN0RIDR0 Write:
Extended ID Read:
Standard ID Read:
CAN0RIDR1 Write:
Extended ID Read:
Standard ID Read:
CAN0RIDR2 Write:
Extended ID Read:
Standard ID Read:
CAN0RIDR3 Write:
ID20
ID2
ID19
ID1
ID18
ID0
SRR=1
RTR
IDE=1
IDE=0
ID17
ID9
ID16
ID8
ID15
ID7
$0161
$0162
ID14
ID6
ID13
ID5
ID12
ID4
ID11
ID3
ID10
ID2
ID1
ID0
RTR
$0163
Read:
Write:
Read:
Write:
Read:
Write:
Read: TSR15
Write:
Read: TSR7
Write:
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
$0164- CAN0RDSR0 -
$016B
CAN0RDSR7
DLC3
DLC2
DLC1
DLC0
$016C
CAN0RDLR
$016D
$016E
$016F
Reserved
TSR14
TSR6
TSR13
TSR5
TSR12
TSR4
TSR11
TSR3
TSR10
TSR2
TSR9
TSR1
TSR8
TSR0
CAN0RTSRH
CAN0RTSRL
Extended ID Read:
CAN0TIDR0 Write:
Standard ID Read:
Write:
Extended ID Read:
CAN0TIDR1 Write:
Standard ID Read:
Write:
ID28
ID10
ID20
ID2
ID27
ID9
ID26
ID8
ID25
ID7
ID24
ID6
ID23
ID5
ID22
ID4
ID21
ID3
$0170
$0171
ID19
ID1
ID18
ID0
SRR=1
RTR
IDE=1
IDE=0
ID17
ID16
ID15
45
MC9S12DJ64 Device User Guide — V01.20
Table 1-3 Detailed MSCAN Foreground Receive and Transmit Buffer Layout
Address
Name
Bit 7
ID14
Bit 6
ID13
Bit 5
ID12
Bit 4
ID11
Bit 3
ID10
Bit 2
ID9
Bit 1
ID8
Bit 0
ID7
Extended ID Read:
CAN0TIDR2 Write:
Standard ID Read:
Write:
$0172
Extended ID Read:
CAN0TIDR3 Write:
Standard ID Read:
Write:
ID6
DB7
ID5
ID4
ID3
ID2
ID1
ID0
RTR
$0173
Read:
Write:
Read:
Write:
Read:
Write:
$0174- CAN0TDSR0 -
DB6
DB5
DB4
DB3
DB2
DB1
DB0
$017B
CAN0TDSR7
$017C
CAN0TDLR
DLC3
DLC2
DLC1
DLC0
$017D
$017E
$017F
CAN0TTBPR
CAN0TTSRH
CAN0TTSRL
PRIO7
PRIO6
TSR14
PRIO5
TSR13
PRIO4
TSR12
PRIO3
TSR11
PRIO2
TSR10
PRIO1
TSR9
PRIO0
TSR8
Read: TSR15
Write:
Read: TSR7
Write:
TSR6
TSR5
TSR4
TSR3
TSR2
TSR1
TSR0
$0180 - $023F
Reserved
Address
Name
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
0
Bit 0
0
Read:
Write:
$0180 -
$023F
Reserved
$0240 - $027F
PIM (Port Integration Module)
Address
$0240
Name
PTT
Bit 7
Bit 6
PTT6
PTIT6
Bit 5
PTT5
PTIT5
Bit 4
PTT4
PTIT4
Bit 3
PTT3
PTIT3
Bit 2
PTT2
PTIT2
Bit 1
PTT1
PTIT1
Bit 0
PTT0
PTIT0
Read:
Write:
PTT7
Read: PTIT7
Write:
$0241
$0242
$0243
$0244
$0245
$0246
$0247
$0248
$0249
PTIT
DDRT
RDRT
PERT
Read:
DDRT7 DDRT7 DDRT5 DDRT4 DDRT3 DDRT2 DDRT1 DDRT0
RDRT7 RDRT6 RDRT5 RDRT4 RDRT3 RDRT2 RDRT1 RDRT0
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
PERT7
PERT6
PERT5
PERT4
PERT3
PERT2
PERT1
PERT0
PPST
PPST7
0
PPST6
0
PPST5
0
PPST4
0
PPST3
0
PPST2
0
PPST1
0
PPST0
0
Reserved
Reserved
PTS
0
0
0
0
0
0
0
0
PTS7
PTS6
PTS5
PTS4
PTS3
PTS2
PTS1
PTS0
Read: PTIS7
Write:
PTIS6
PTIS5
PTIS4
PTIS3
PTIS2
PTIS1
PTIS0
PTIS
46
MC9S12DJ64 Device User Guide — V01.20
$0240 - $027F
PIM (Port Integration Module)
Address
$024A
Name
DDRS
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
DDRS7 DDRS7 DDRS5 DDRS4 DDRS3 DDRS2 DDRS1 DDRS0
RDRS7 RDRS6 RDRS5 RDRS4 RDRS3 RDRS2 RDRS1 RDRS0
$024B
$024C
$024D
$024E
$024F
$0250
$0251
$0252
$0253
$0254
$0255
$0256
$0257
$0258
$0259
$025A
$025B
$025C
$025D
$025E
$025F
$0260
$0261
$0262
RDRS
PERS
PPSS
WOMS
Reserved
PTM
PERS7
PPSS7
PERS6
PPSS6
PERS5
PPSS5
PERS4
PPSS4
PERS3
PPSS3
PERS2
PPSS2
PERS1
PPSS1
PERS0
PPSS0
WOMS7 WOMS6 WOMS5 WOMS4 WOMS3 WOMS2 WOMS1 WOMS0
0
0
0
0
0
0
0
0
PTM7
PTM6
PTM5
PTM4
PTM3
PTM2
PTM1
PTM0
Read: PTIM7
Write:
PTIM6
PTIM5
PTIM4
PTIM3
PTIM2
PTIM1
PTIM0
PTIM
Read:
DDRM
RDRM
PERM
PPSM
WOMM
MODRR
PTP
DDRM7 DDRM7 DDRM5 DDRM4 DDRM3 DDRM2 DDRM1 DDRM0
RDRM7 RDRM6 RDRM5 RDRM4 RDRM3 RDRM2 RDRM1 RDRM0
PERM7 PERM6 PERM5 PERM4 PERM3 PERM2 PERM1 PERM0
PPSM7 PPSM6 PPSM5 PPSM4 PPSM3 PPSM2 PPSM1 PPSM0
WOMM7 WOMM6 WOMM5 WOMM4 WOMM3 WOMM2 WOMM1 WOMM0
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
0
0
0
0
0
MODRR4
MODRR1 MODRR0
PTP7
PTP6
PTP5
PTP4
PTP3
PTP2
PTP1
PTP0
Read: PTIP7
Write:
PTIP6
PTIP5
PTIP4
PTIP3
PTIP2
PTIP1
PTIP0
PTIP
Read:
DDRP
RDRP
PERP
PPSP
PIEP
DDRP7 DDRP7 DDRP5 DDRP4 DDRP3 DDRP2 DDRP1 DDRP0
RDRP7 RDRP6 RDRP5 RDRP4 RDRP3 RDRP2 RDRP1 RDRP0
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
PERP7
PPSP7
PIEP7
PIFP7
PTH7
PERP6
PPSP6
PIEP6
PIFP6
PERP5
PPSP5
PIEP5
PIFP5
PERP4
PPSP4
PIEP4
PIFP4
PERP3
PPSP3
PIEP3
PIFP3
PERP2
PPSP2
PIEP2
PIFP2
PERP1
PPSP1
PIEP1
PIFP1
PERP0
PPSS0
PIEP0
PIFP0
PIFP
PTH
PTH6
PTH5
PTH4
PTH3
PTH2
PTH1
PTH0
Read: PTIH7
Write:
PTIH6
PTIH5
PTIH4
PTIH3
PTIH2
PTIH1
PTIH0
PTIH
Read:
Write:
DDRH
DDRH7 DDRH7 DDRH5 DDRH4 DDRH3 DDRH2 DDRH1 DDRH0
47
MC9S12DJ64 Device User Guide — V01.20
$0240 - $027F
PIM (Port Integration Module)
Address
$0263
Name
RDRH
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
Read:
Write:
RDRH7 RDRH6 RDRH5 RDRH4 RDRH3 RDRH2 RDRH1 RDRH0
PERH7 PERH6 PERH5 PERH4 PERH3 PERH2 PERH1 PERH0
$0264
$0265
$0266
$0267
$0268
$0269
$026A
$026B
$026C
$026D
$026E
$026F
PERH
PPSH
PIEH
PPSH7
PIEH7
PIFH7
PTJ7
PPSH6
PIEH6
PIFH6
PPSH5
PIEH5
PPSH4
PIEH4
PPSH3
PIEH3
PPSH2
PIEH2
PPSH1
PIEH1
PIFH1
PPSH0
PIEH0
PIFH0
PIFH
PIFH5
0
PIFH4
0
PIFH3
0
PIFH2
0
PTJ
PTJ6
PTJ1
PTJ0
Read: PTIJ7
Write:
Read:
DDRJ7
Write:
Read:
RDRJ7
Write:
Read:
PERJ7
Write:
Read:
PPSJ7
Write:
Read:
PIEJ7
Write:
Read:
PIFJ7
Write:
PTIJ6
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
PTIJ1
PTIJ0
PTIJ
DDRJ
RDRJ
PERJ
PPSJ
PIEJ
DDRJ7
RDRJ6
PERJ6
PPSJ6
PIEJ6
DDRJ1
RDRJ1
PERJ1
PPSJ1
PIEJ1
DDRJ0
RDRJ0
PERJ0
PPSJ0
PIEJ0
PIFJ
PIFJ6
0
PIFJ1
0
PIFJ0
0
Read:
Write:
0
$0270 -
$027F
Reserved
$0280 - $03FF
Reserved
Address
Name
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
0
Bit 0
0
Read:
Write:
$0280 -
$03FF
Reserved
48
MC9S12DJ64 Device User Guide — V01.20
1.6 Part ID Assignments
The part ID is located in two 8-bit registers PARTIDH and PARTIDL (addresses $001A and $001B after
reset). The read-only value is a unique part ID for each revision of the chip. Table 1-4 shows the assigned
part ID number.
Table 1-4 Assigned Part ID Numbers
1
Device
Mask Set Number
0L86D
Part ID
$0200
$0201
MC9S12DJ64
MC9S12DJ64
MC9S12DJ64
MC9S12DJ64
MC9S12DJ64
MC9S12DJ64
1L86D
2
2L86D
$0201
$0203
$0204
$0204
3L86D
4L86D
0M89C
NOTES:
1. The coding is as follows:
Bit 15-12: Major family identifier
Bit 11-8: Minor family identifier
Bit 7-4: Major mask set revision number including FAB transfers
Bit 3-0: Minor - non full - mask set revision
2. 1L86D is identical to 2L86D except improved ESD performance on 2L86D
The device memory sizes are located in two 8-bit registers MEMSIZ0 and MEMSIZ1 (addresses $001C
and $001D after reset). Table 1-5 shows the read-only values of these registers. Refer to HCS12 Module
Mapping Control (MMC) Block Guide for further details.
Table 1-5 Memory size registers
Register name
MEMSIZ0
Value
$11
MEMSIZ1
$80
49
MC9S12DJ64 Device User Guide — V01.20
50
MC9S12DJ64 Device User Guide — V01.20
Section 2 Signal Description
This section describes signals that connect off-chip. It includes a pinout diagram, a table of signal
properties, and detailed discussion of signals. It is built from the signal description sections of the Block
Guides of the individual IP blocks on the device.
2.1 Device Pinout
The MC9S12DJ64 is available in a 112-pin low profile quad flat pack (LQFP) and in a 80-pin quad flat
pack (QFP). The MC9S12D32 is only available in a 80-pin quad flat pack (QFP). Most pins perform two
or more functions, as described in the Signal Descriptions. Figure 2-1 and Figure 2-2 show the pin
assignments.
51
MC9S12DJ64 Device User Guide — V01.20
84
83
82
81
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
PWM3/KWP3/PP3
PWM2/KWP2/PP2
PWM1/KWP1/PP1
PWM0/KWP0/PP0
XADDR17/PK3
XADDR16/PK2
XADDR15/PK1
XADDR14/PK0
IOC0/PT0
1
2
3
4
5
6
7
8
VRH
VDDA
PAD15/AN15/ETRIG1
PAD07/AN07/ETRIG0
PAD14/AN14
PAD06/AN06
PAD13/AN13
PAD05/AN05
PAD12/AN12
PAD04/AN04
PAD11/AN11
PAD03/AN03
PAD10/AN10
PAD02/AN02
PAD09/AN09
PAD01/AN01
PAD08/AN08
9
IOC1/PT1
IOC2/PT2
IOC3/PT3
VDD1
VSS1
IOC4/PT4
IOC5/PT5
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
MC9S12DJ64
112LQFP
IOC6/PT6
IOC7/PT7
PAD00/AN00
VSS2
VDD2
XADDR19/PK5
XADDR18/PK4
KWJ1/PJ1
PA7/ADDR15/DATA15
PA6/ADDR14/DATA14
PA5/ADDR13/DATA13
PA4/ADDR12/DATA12
PA3/ADDR11/DATA11
PA2/ADDR10/DATA10
PA1/ADDR9/DATA9
PA0/ADDR8/DATA8
KWJ0/PJ0
MODC/TAGHI/BKGD
ADDR0/DATA0/PB0
ADDR1/DATA1/PB1
ADDR2/DATA2/PB2
ADDR3/DATA3/PB3
ADDR4/DATA4/PB4
Signals shown in Bold are not available on the 80 Pin Package
Figure 2-1 Pin Assignments in 112-pin LQFP for MC9S12DJ64
52
MC9S12DJ64 Device User Guide — V01.20
60
59
58
57
PWM3/KWP3/PP3
PWM2/KWP2/PP2
PWM1/KWP1/PP1
PWM0/KWP0/PP0
IOC0/PT0
1
2
3
4
VRH
VDDA
PAD07/AN07/ETRIG0
PAD06/AN06
56
5
PAD05/AN05
55
IOC1/PT1
6
PAD04/AN04
54
IOC2/PT2
7
PAD03/AN03
53
IOC3/PT3
8
PAD02/AN02
52
VDD1
9
PAD01/AN01
51
50
49
48
47
46
45
44
VSS1
IOC4/PT4
IOC5/PT5
IOC6/PT6
10
11
12
13
14
15
16
17
18
19
20
PAD00/AN00
VSS2
VDD2
PA7/ADDR15/DATA15
PA6/ADDR14/DATA14
PA5/ADDR13/DATA13
PA4/ADDR12/DATA12
PA3/ADDR11/DATA11
MC9S12DJ64
80 QFP
IOC7/PT7
MODC/TAGHI/BKGD
ADDR0/DATA0/PB0
ADDR1/DATA1/PB1
ADDR2/DATA2/PB2
ADDR3/DATA3/PB3
ADDR4/DATA4/PB4
43
42
41
PA2/ADDR10/DATA10
PA1/ADDR9/DATA9
PA0/ADDR8/DATA8
Figure 2-2 Pin Assignments in 80-pin QFP for MC9S12DJ64 and MC9S12D32
2.2 Signal Properties Summary
Table 2-1 summarizes the pin functionality. Signals shown in bold are not available in the 80 pin
package.
53
MC9S12DJ64 Device User Guide — V01.20
Table 2-1 Signal Properties
Internal Pull
Resistor
Pin Name
Function1
Pin Name
Function2
Pin Name Pin Name Powered
Description
Function3 Function4
by
Reset
CTRL
State
EXTAL
XTAL
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
VDDPLL
Oscillator Pins
RESET
TEST
VDDR
N.A.
External Reset
None
None
Test Input
VREGEN
XFC
VDDX
VDDPLL
Voltage Regulator Enable Input
PLL Loop Filter
Always
Up
Background Debug, Tag High, Mode
Input
BKGD
TAGHI
MODC
—
VDDR
Up
Port AD Input, Analog Input AN7 of
ATD1, External Trigger Input of
ATD1
PAD15
AN15
ETRIG1
—
Port AD Inputs, Analog Inputs
AN[6:0] of ATD1
PAD[14:08]
PAD07
AN[14:08]
AN07
—
ETRIG0
—
—
—
—
—
—
VDDA
None
None
Port AD Input, Analog Input AN7 of
ATD0, External Trigger Input of ATD0
Port AD Inputs, Analog Inputs AN[6:0]
of ATD0
PAD[06:00]
PA[7:0]
AN[06:00]
ADDR[15:8]/
DATA[15:8]
PUCR/
PUPAE
—
Port A I/O, Multiplexed Address/Data
Port B I/O, Multiplexed Address/Data
Disabled
ADDR[7:0]/
DATA[7:0]
PUCR/
PUPBE
PB[7:0]
—
Mode
depen-
dant1
PUCR/
PUPEE
PE7
NOACC
XCLKS
—
Port E I/O, Access, Clock Select
PE6
PE5
IPIPE1
IPIPE0
MODB
MODA
—
—
While RESET pin is Port E I/O, Pipe Status, Mode Input
low:
Port E I/O, Pipe Status, Mode Input
Down
PE4
PE3
PE2
PE1
PE0
PH7
PH6
PH5
PH4
PH3
PH2
PH1
PH0
ECLK
LSTRB
R/W
—
TAGLO
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Port E I/O, Bus Clock Output
Port E I/O, Byte Strobe, Tag Low
Port E I/O, R/W in expanded modes
Port E Input, Maskable Interrupt
Port E Input, Non Maskable Interrupt
Port H I/O, Interrupt
Mode
depen-
dant1
VDDR
PUCR/
PUPEE
IRQ
—
Up
XIRQ
—
KWH7
KWH6
KWH5
KWH4
KWH3
KWH2
KWH1
KWH0
—
—
Port H I/O, Interrupt
—
Port H I/O, Interrupt
—
Port H I/O, Interrupt
PERH/
PPSH
Disabled
—
Port H I/O, Interrupt
—
Port H I/O, Interrupt
—
Port H I/O, Interrupt
—
Port H I/O, Interrupt
54
MC9S12DJ64 Device User Guide — V01.20
Internal Pull
Resistor
Pin Name
Function1
Pin Name
Function2
Pin Name Pin Name Powered
Description
Function3 Function4
by
Reset
CTRL
State
Port J I/O, Interrupt, SCL of IIC, TX of
CAN0
PJ7
KWJ7
SCL
TXCAN0
PERJ/
PPSJ
VDDX
Up
Port J I/O, Interrupt, SDA of IIC, RX of
CAN0
PJ6
PJ[1:0]
PK7
KWJ6
KWJ[1:0]
ECS
SDA
—
RXCAN0
—
—
Port J I/O, Interrupts
Port K I/O, Emulation Chip Select,
ROM On Enable
ROMCTL
PUCR/
PUPKE
Up
PK[5:0]
PM7
PM6
PM5
PM4
PM3
PM2
PM1
PM0
XADDR[19:14]
—
—
—
—
—
—
—
—
—
—
—
—
Port K I/O, Extended Addresses
Port M I/O
—
—
Port M I/O
TXCAN0
RXCAN0
TXCAN0
RXCAN0
TXCAN0
RXCAN0
SCK
MOSI
SS0
MISO0
TXB
RXB
Port M I/O, TX of CAN0, SCK of SPI0
Port M I/O, RX of CAN0, MOSI of SPI0
Port M I/O, TX of CAN0, SS of SPI0
Port M I/O, RX of CAN0, MISO of SPI0
Port M I/O, TX of CAN0, RX of BDLC
Port M I/O, RX of CAN0, RX of BDLC
PERM/
PPSM
Disabled
Port P I/O, Interrupt, Channel 7 of
PWM
PP7
KWP7
PWM7
—
PP6
PP5
PP4
PP3
PP2
PP1
PP0
PS7
PS6
PS5
PS4
PS3
PS2
PS1
PS0
KWP6
KWP5
KWP4
KWP3
KWP2
KWP1
KWP0
SS0
PWM6
PWM5
PWM4
PWM3
PWM2
PWM1
PWM0
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Port P I/O, Interrupt, PWM Channel 6
Port P I/O, Interrupt, PWM Channel 5
Port P I/O, Interrupt, PWM Channel 4
Port P I/O, Interrupt, PWM Channel 3
Port P I/O, Interrupt, PWM Channel 2
Port P I/O, Interrupt, PWM Channel 1
Port P I/O, Interrupt, PWM Channel 0
Port S I/O, SS of SPI0
VDDX
PERP/
PPSP
SCK0
MOSI0
MISO0
TXD1
RXD1
TXD0
RXD0
—
Port S I/O, SCK of SPI0
—
Port S I/O, MOSI of SPI0
—
Port S I/O, MISO of SPI0
PERS/
PPSS
Up
—
Port S I/O, TXD of SCI1
—
Port S I/O, RXD of SCI1
—
Port S I/O, TXD of SCI0
—
Port S I/O, RXD of SCI0
PERT/
PPST
PT[7:0]
IOC[7:0]
—
—
Disabled Port T I/O, Timer channels
NOTES:
1. Refer to PEAR register description in HCS12 Multiplexed External Bus Interface (MEBI) Block Guide
55
MC9S12DJ64 Device User Guide — V01.20
2.3 Detailed Signal Descriptions
2.3.1 EXTAL, XTAL — Oscillator Pins
EXTAL and XTAL are the crystal driver and external clock pins. On reset all the device clocks are derived
from the EXTAL input frequency. XTAL is the crystal output.
2.3.2 RESET — External Reset Pin
An active low bidirectional control signal, it acts as an input to initialize the MCU to a known start-up
state, and an output when an internal MCU function causes a reset.
2.3.3 TEST — Test Pin
This input only pin is reserved for test.
NOTE: The TEST pin must be tied to VSS in all applications.
2.3.4 VREGEN — Voltage Regulator Enable Pin
This input only pin enables or disables the on-chip voltage regulator.
2.3.5 XFC — PLL Loop Filter Pin
PLL loop filter. Please ask your Freescale representative for the interactive application note to compute
PLL loop filter elements. Any current leakage on this pin must be avoided.
XFC
R
0
C
P
MCU
C
S
VDDPLL
VDDPLL
Figure 2-3 PLL Loop Filter Connections
2.3.6 BKGD / TAGHI / MODC — Background Debug, Tag High, and Mode Pin
The BKGD/TAGHI/MODC pin is used as a pseudo-open-drain pin for the background debug
communication. In MCU expanded modes of operation when instruction tagging is on, an input low on
this pin during the falling edge of E-clock tags the high half of the instruction word being read into the
56
MC9S12DJ64 Device User Guide — V01.20
instruction queue. It is used as a MCU operating mode select pin during reset. The state of this pin is
latched to the MODC bit at the rising edge of RESET. This pin has a permanently enabled pull-up device.
2.3.7 PAD15 / AN15 / ETRIG1 — Port AD Input Pin of ATD1
PAD15 is a general purpose input pin and analog input AN7 of the analog to digital converter ATD1. It
can act as an external trigger input for the ATD1.
2.3.8 PAD[14:08] / AN[14:08] — Port AD Input Pins ATD1
PAD14 - PAD08 are general purpose input pins and analog inputs AN[6:0] of the analog to digital
converter ATD1.
2.3.9 PAD07 / AN07 / ETRIG0 — Port AD Input Pin of ATD0
PAD07 is a general purpose input pin and analog input AN0 of the analog to digital converter ATD0. It
can act as an external trigger input for the ATD0.
2.3.10 PAD[06:00] / AN[06:00] — Port AD Input Pins of ATD0
PAD06 - PAD00 are general purpose input pins and analog inputs AN[6:0] of the analog to digital
converter ATD0.
2.3.11 PA[7:0] / ADDR[15:8] / DATA[15:8] — Port A I/O Pins
PA7-PA0 are general purpose input or output pins. In MCU expanded modes of operation, these pins are
used for the multiplexed external address and data bus.
2.3.12 PB[7:0] / ADDR[7:0] / DATA[7:0] — Port B I/O Pins
PB7-PB0 are general purpose input or output pins. In MCU expanded modes of operation, these pins are
used for the multiplexed external address and data bus.
2.3.13 PE7 / NOACC / XCLKS — Port E I/O Pin 7
PE7 is a general purpose input or output pin. During MCU expanded modes of operation, the NOACC
signal, when enabled, is used to indicate that the current bus cycle is an unused or “free” cycle. This signal
will assert when the CPU is not using the bus.
The XCLKS is an input signal which controls whether a crystal in combination with the internal Colpitts
(low power) oscillator is used or whether Pierce oscillator/external clock circuitry is used. The state of this
pin is latched at the rising edge of RESET. If the input is a logic low the EXTAL pin is configured for an
external clock drive or a Pierce Oscillator. If input is a logic high a Colpitts oscillator circuit is configured
on EXTAL and XTAL. Since this pin is an input with a pull-up device during reset, if the pin is left
floating, the default configuration is a Colpitts oscillator circuit on EXTAL and XTAL.
57
MC9S12DJ64 Device User Guide — V01.20
EXTAL
MCU
C
*
DC
C
Crystal or
1
ceramic resonator
XTAL
C
2
VSSPLL
* Due to the nature of a translated ground Colpitts oscillator a
DC voltage bias is applied to the crystal
Please contact the crystal manufacturer for crystal DC
bias conditions and recommended capacitor value C
.
DC
Figure 2-4 Colpitts Oscillator Connections (PE7=1)
EXTAL
C
3
MCU
RB
Crystal or
ceramic resonator
*
RS
XTAL
C
4
VSSPLL
* Rs can be zero (shorted) when used with higher frequency crystals.
Refer to manufacturer’s data.
Figure 2-5 Pierce Oscillator Connections (PE7=0)
EXTAL
CMOS-COMPATIBLE
EXTERNAL OSCILLATO
(VDDPLL-Level)
R
MCU
XTAL
not connected
Figure 2-6 External Clock Connections (PE7=0)
58
MC9S12DJ64 Device User Guide — V01.20
2.3.14 PE6 / MODB / IPIPE1 — Port E I/O Pin 6
PE6 is a general purpose input or output pin. It is used as a MCU operating mode select pin during reset.
The state of this pin is latched to the MODB bit at the rising edge of RESET. This pin is shared with the
instruction queue tracking signal IPIPE1. This pin is an input with a pull-down device which is only active
when RESET is low.
2.3.15 PE5 / MODA / IPIPE0 — Port E I/O Pin 5
PE5 is a general purpose input or output pin. It is used as a MCU operating mode select pin during reset.
The state of this pin is latched to the MODA bit at the rising edge of RESET. This pin is shared with the
instruction queue tracking signal IPIPE0. This pin is an input with a pull-down device which is only active
when RESET is low.
2.3.16 PE4 / ECLK — Port E I/O Pin 4
PE4 is a general purpose input or output pin. It can be configured to drive the internal bus clock ECLK.
ECLK can be used as a timing reference.
2.3.17 PE3 / LSTRB / TAGLO — Port E I/O Pin 3
PE3 is a general purpose input or output pin. In MCU expanded modes of operation, LSTRB can be used
for the low-byte strobe function to indicate the type of bus access and when instruction tagging is on,
TAGLO is used to tag the low half of the instruction word being read into the instruction queue.
2.3.18 PE2 / R/W — Port E I/O Pin 2
PE2 is a general purpose input or output pin. In MCU expanded modes of operations, this pin drives the
read/write output signal for the external bus. It indicates the direction of data on the external bus.
2.3.19 PE1 / IRQ — Port E Input Pin 1
PE1 is a general purpose input pin and the maskable interrupt request input that provides a means of
applying asynchronous interrupt requests. This will wake up the MCU from STOP or WAIT mode.
2.3.20 PE0 / XIRQ — Port E Input Pin 0
PE0 is a general purpose input pin and the non-maskable interrupt request input that provides a means of
applying asynchronous interrupt requests. This will wake up the MCU from STOP or WAIT mode.
2.3.21 PH7 / KWH7 — Port H I/O Pin 7
PH7 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode.
59
MC9S12DJ64 Device User Guide — V01.20
2.3.22 PH6 / KWH6 — Port H I/O Pin 6
PH6 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode.
2.3.23 PH5 / KWH5 — Port H I/O Pin 5
PH5 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode.
2.3.24 PH4 / KWH4 — Port H I/O Pin 2
PH4 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode.
2.3.25 PH3 / KWH3 — Port H I/O Pin 3
PH3 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode.
2.3.26 PH2 / KWH2 — Port H I/O Pin 2
PH2 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode.
2.3.27 PH1 / KWH1 — Port H I/O Pin 1
PH1 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode.
2.3.28 PH0 / KWH0 — Port H I/O Pin 0
PH0 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode.
2.3.29 PJ7 / KWJ7 / SCL / TXCAN0 — PORT J I/O Pin 7
PJ7 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode. It can be configured as the serial clock pin SCL of the IIC module. It can be
configured as the transmit pin TXCAN of the Freescale Scalable Controller Area Network controller 0
(CAN0).
60
MC9S12DJ64 Device User Guide — V01.20
2.3.30 PJ6 / KWJ6 / SDA / RXCAN0 — PORT J I/O Pin 6
PJ6 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode. It can be configured as the serial data pin SDA of the IIC module. It can be
configured as the receive pin RXCAN of the Freescale Scalable Controller Area Network controller 0
(CAN0).
2.3.31 PJ[1:0] / KWJ[1:0] — Port J I/O Pins [1:0]
PJ1 and PJ0 are general purpose input or output pins. They can be configured to generate an interrupt
causing the MCU to exit STOP or WAIT mode.
2.3.32 PK7 / ECS / ROMCTL — Port K I/O Pin 7
PK7 is a general purpose input or output pin. During MCU expanded modes of operation, this pin is used
as the emulation chip select output (ECS). During MCU expanded modes of operation, this pin is used to
enable the Flash EEPROM memory in the memory map (ROMCTL). At the rising edge of RESET, the
state of this pin is latched to the ROMON bit. For a complete list of modes refer to 4.2 Chip Configuration
Summary.
2.3.33 PK[5:0] / XADDR[19:14] — Port K I/O Pins [5:0]
PK5-PK0 are general purpose input or output pins. In MCU expanded modes of operation, these pins
provide the expanded address XADDR[19:14] for the external bus.
2.3.34 PM7 — Port M I/O Pin 7
PM7 is a general purpose input or output pin.
2.3.35 PM6 — Port M I/O Pin 6
PM6 is a general purpose input or output pin.
2.3.36 PM5 / TXCAN0 / SCK0 — Port M I/O Pin 5
PM5 is a general purpose input or output pin. It can be configured as the transmit pin TXCAN of the
Freescale Scalable Controller Area Network controller 0 (CAN0). It can be configured as the serial clock
pin SCK of the Serial Peripheral Interface 0 (SPI0).
2.3.37 PM4 / RXCAN0 / MOSI0 — Port M I/O Pin 4
PM4 is a general purpose input or output pin. It can be configured as the receive pin RXCAN of the
Freescale Scalable Controller Area Network controller 0 (CAN0). It can be configured as the master output
(during master mode) or slave input pin (during slave mode) MOSI for the Serial Peripheral Interface 0
(SPI0).
61
MC9S12DJ64 Device User Guide — V01.20
2.3.38 PM3 / TXCAN0 / SS0 — Port M I/O Pin 3
PM3 is a general purpose input or output pin. It can be configured as the transmit pin TXCAN of the
Freescale Scalable Controller Area Network controller 0 (CAN0). It can be configured as the slave select
pin SS of the Serial Peripheral Interface 0 (SPI0).
2.3.39 PM2 / RXCAN0 / MISO0 — Port M I/O Pin 2
PM2 is a general purpose input or output pin. It can be configured as the receive pin RXCAN of the
Freescale Scalable Controller Area Network controller 0 (CAN0). It can be configured as the master input
(during master mode) or slave output pin (during slave mode) MISO for the Serial Peripheral Interface 0
(SPI0).
2.3.40 PM1 / TXCAN0 / TXB — Port M I/O Pin 1
PM1 is a general purpose input or output pin. It can be configured as the transmit pin TXCAN of the
Freescale Scalable Controller Area Network controller 0 (CAN0). It can be configured as the transmit pin
TXB of the BDLC.
2.3.41 PM0 / RXCAN0 / RXB — Port M I/O Pin 0
PM0 is a general purpose input or output pin. It can be configured as the receive pin RXCAN of the
Freescale Scalable Controller Area Network controller 0 (CAN0). It can be configured as the receive pin
RXB of the BDLC.
2.3.42 PP7 / KWP7 / PWM7 — Port P I/O Pin 7
PP7 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 7 output.
2.3.43 PP6 / KWP6 / PWM6 — Port P I/O Pin 6
PP6 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 6 output.
2.3.44 PP5 / KWP5 / PWM5 — Port P I/O Pin 5
PP5 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 5 output.
2.3.45 PP4 / KWP4 / PWM4 — Port P I/O Pin 4
PP4 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 4 output.
62
MC9S12DJ64 Device User Guide — V01.20
2.3.46 PP3 / KWP3 / PWM3 — Port P I/O Pin 3
PP3 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 3 output.
2.3.47 PP2 / KWP2 / PWM2 — Port P I/O Pin 2
PP2 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 2 output.
2.3.48 PP1 / KWP1 / PWM1 — Port P I/O Pin 1
PP1 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 1 output.
2.3.49 PP0 / KWP0 / PWM0 — Port P I/O Pin 0
PP0 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU
to exit STOP or WAIT mode. It can be configured as Pulse Width Modulator (PWM) channel 0 output.
2.3.50 PS7 / SS0 — Port S I/O Pin 7
PS6 is a general purpose input or output pin. It can be configured as the slave select pin SS of the Serial
Peripheral Interface 0 (SPI0).
2.3.51 PS6 / SCK0 — Port S I/O Pin 6
PS6 is a general purpose input or output pin. It can be configured as the serial clock pin SCK of the Serial
Peripheral Interface 0 (SPI0).
2.3.52 PS5 / MOSI0 — Port S I/O Pin 5
PS5 is a general purpose input or output pin. It can be configured as master output (during master mode)
or slave input pin (during slave mode) MOSI of the Serial Peripheral Interface 0 (SPI0).
2.3.53 PS4 / MISO0 — Port S I/O Pin 4
PS4 is a general purpose input or output pin. It can be configured as master input (during master mode) or
slave output pin (during slave mode) MOSI of the Serial Peripheral Interface 0 (SPI0).
2.3.54 PS3 / TXD1 — Port S I/O Pin 3
PS3 is a general purpose input or output pin. It can be configured as the transmit pin TXD of Serial
Communication Interface 1 (SCI1).
63
MC9S12DJ64 Device User Guide — V01.20
2.3.55 PS2 / RXD1 — Port S I/O Pin 2
PS2 is a general purpose input or output pin. It can be configured as the receive pin RXD of Serial
Communication Interface 1 (SCI1).
2.3.56 PS1 / TXD0 — Port S I/O Pin 1
PS1 is a general purpose input or output pin. It can be configured as the transmit pin TXD of Serial
Communication Interface 0 (SCI0).
2.3.57 PS0 / RXD0 — Port S I/O Pin 0
PS0 is a general purpose input or output pin. It can be configured as the receive pin RXD of Serial
Communication Interface 0 (SCI0).
2.3.58 PT[7:0] / IOC[7:0] — Port T I/O Pins [7:0]
PT7-PT0 are general purpose input or output pins. They can be configured as input capture or output
compare pins IOC7-IOC0 of the Enhanced Capture Timer (ECT).
2.4 Power Supply Pins
MC9S12DJ64 power and ground pins are described below.
NOTE: All VSS pins must be connected together in the application.
Table 2-2 MC9S12DJ64 Power and Ground Connection Summary
Pin Number
Nominal
Voltage
Mnemonic
Description
112-pin QFP
VDD1, 2
VSS1, 2
VDDR
VSSR
13, 65
14, 66
41
2.5V
0V
Internal power and ground generated by internal regulator
5.0V
0V
External power and ground, supply to pin drivers and internal
voltage regulator.
40
VDDX
VSSX
107
106
83
5.0V
0V
External power and ground, supply to pin drivers.
VDDA
5.0V
Operating voltage and ground for the analog-to-digital
converters and the reference for the internal voltage regulator,
allows the supply voltage to the A/D to be bypassed
independently.
VSSA
86
0V
VRL
VRH
85
84
0V
Reference voltages for the analog-to-digital converter.
5.0V
64
MC9S12DJ64 Device User Guide — V01.20
Description
Pin Number
112-pin QFP
43
Nominal
Voltage
Mnemonic
VDDPLL
2.5V
0V
Provides operating voltage and ground for the Phased-Locked
Loop. This allows the supply voltage to the PLL to be
bypassed independently. Internal power and ground
generated by internal regulator.
VSSPLL
45
97
VREGEN
5.0V
Internal Voltage Regulator enable/disable
2.4.1 VDDX, VSSX — Power & Ground Pins for I/O Drivers
External power and ground for I/O drivers. Because fast signal transitions place high, short-duration
current demands on the power supply, use bypass capacitors with high-frequency characteristics and place
them as close to the MCU as possible. Bypass requirements depend on how heavily the MCU pins are
loaded.
VDDX and VSSX are the supplies for Ports J, K, M, P, T and S.
2.4.2 VDDR, VSSR — Power & Ground Pins for I/O Drivers & for Internal
Voltage Regulator
External power and ground for I/O drivers and input to the internal voltage regulator. Because fast signal
transitions place high, short-duration current demands on the power supply, use bypass capacitors with
high-frequency characteristics and place them as close to the MCU as possible. Bypass requirements
depend on how heavily the MCU pins are loaded.
VDDR and VSSR are the supplies for Ports A, B, E and H.
2.4.3 VDD1, VDD2, VSS1, VSS2 — Internal Logic Power Supply Pins
Power is supplied to the MCU through VDD and VSS. Because fast signal transitions place high,
short-duration current demands on the power supply, use bypass capacitors with high-frequency
characteristics and place them as close to the MCU as possible. This 2.5V supply is derived from the
internal voltage regulator. There is no static load on those pins allowed. The internal voltage regulator is
turned off, if VREGEN is tied to ground.
NOTE: No load allowed except for bypass capacitors.
2.4.4 VDDA, VSSA — Power Supply Pins for ATD0/ATD1 and VREG
VDDA, VSSA are the power supply and ground input pins for the voltage regulator and the two analog to
digital converters. It also provides the reference for the internal voltage regulator. This allows the supply
voltage to ATD0/ATD1 and the reference voltage to be bypassed independently.
65
MC9S12DJ64 Device User Guide — V01.20
2.4.5 VRH, VRL — ATD Reference Voltage Input Pins
VRH and VRL are the reference voltage input pins for the analog to digital converter.
2.4.6 VDDPLL, VSSPLL — Power Supply Pins for PLL
Provides operating voltage and ground for the Oscillator and the Phased-Locked Loop. This allows the
supply voltage to the Oscillator and PLL to be bypassed independently.This 2.5V voltage is generated by
the internal voltage regulator.
NOTE: No load allowed except for bypass capacitors.
2.4.7 VREGEN — On Chip Voltage Regulator Enable
Enables the internal 5V to 2.5V voltage regulator. If this pin is tied low, VDD1,2 and VDDPLL must be
supplied externally.
66
MC9S12DJ64 Device User Guide — V01.20
Section 3 System Clock Description
3.1 Overview
The Clock and Reset Generator provides the internal clock signals for the HCS12 Core and all peripheral
modules. Figure 3-1 shows the clock connections from the CRG to all modules.
Consult the CRG Block User Guide and OSC Block User Guide for details on clock generation.
HCS12 CORE
BDM
CPU
Core Clock
MEBI
INT
MMC
BKP
Flash
RAM
EEPROM
ECT
ATD0, 1
PWM
EXTAL
XTAL
Bus Clock
OSC
CRG
SCI0, SCI1
SPI0
Oscillator Clock
CAN0
IIC
BDLC
PIM
Figure 3-1 Clock Connections
67
MC9S12DJ64 Device User Guide — V01.20
68
MC9S12DJ64 Device User Guide — V01.20
Section 4 Modes of Operation
4.1 Overview
Eight possible modes determine the operating configuration of the MC9S12DJ64 and MC9S12D32. Each
mode has an associated default memory map and external bus configuration.
Three low power modes exist for the device.
4.2 Chip Configuration Summary
The operating mode out of reset is determined by the states of the MODC, MODB, and MODA pins during
reset (Table 4-1). The MODC, MODB, and MODA bits in the MODE register show the current operating
mode and provide limited mode switching during operation. The states of the MODC, MODB, and MODA
pins are latched into these bits on the rising edge of the reset signal. The ROMCTL signal allows the setting
of the ROMON bit in the MISC register thus controlling whether the internal Flash is visible in the
memory map. ROMON = 1 mean the Flash is visible in the memory map. The state of the ROMCTL pin
is latched into the ROMON bit in the MISC register on the rising edge of the reset signal.
Table 4-1 Mode Selection
BKGD =
MODC
PE6 =
MODB
PE5 =
MODA
PK7 =
ROMCTL
ROMON
Bit
Mode Description
Special Single Chip, BDM allowed and ACTIVE. BDM is
allowed in all other modes but a serial command is
required to make BDM active.
0
0
0
X
1
0
1
X
0
1
X
0
1
1
0
0
1
0
1
0
1
0
0
0
1
1
0
1
1
0
0
1
0
1
0
1
Emulation Expanded Narrow, BDM allowed
Special Test (Expanded Wide), BDM allowed
Emulation Expanded Wide, BDM allowed
Normal Single Chip, BDM allowed
Normal Expanded Narrow, BDM allowed
Peripheral; BDM allowed but bus operations would cause
bus conflicts (must not be used)
1
1
1
1
0
1
X
1
0
1
0
1
Normal Expanded Wide, BDM allowed
For further explanation on the modes refer to the HCS12 Multiplexed External Bus Interface Block Guide.
Table 4-2 Clock Selection Based on PE7
PE7 = XCLKS
Description
1
Colpitts Oscillator selected
69
MC9S12DJ64 Device User Guide — V01.20
Table 4-2 Clock Selection Based on PE7
PE7 = XCLKS
Description
0
Pierce Oscillator/external clock selected
Table 4-3 Voltage Regulator VREGEN
VREGEN
Description
1
Internal Voltage Regulator enabled
Internal Voltage Regulator disabled, VDD1,2 and
VDDPLL must be supplied externally with 2.5V
0
4.3 Security
The device will make available a security feature preventing the unauthorized read and write of the
memory contents. This feature allows:
•
•
•
•
Protection of the contents of FLASH,
Protection of the contents of EEPROM,
Operation in single-chip mode,
Operation from external memory with internal FLASH and EEPROM disabled.
The user must be reminded that part of the security must lie with the user’s code. An extreme example
would be user’s code that dumps the contents of the internal program. This code would defeat the purpose
of security. At the same time the user may also wish to put a back door in the user’s program. An example
of this is the user downloads a key through the SCI which allows access to a programming routine that
updates parameters stored in EEPROM.
4.3.1 Securing the Microcontroller
Once the user has programmed the FLASH and EEPROM (if desired), the part can be secured by
programming the security bits located in the FLASH module. These non-volatile bits will keep the part
secured through resetting the part and through powering down the part.
The security byte resides in a portion of the Flash array.
Check the Flash Block User Guide for more details on the security configuration.
4.3.2 Operation of the Secured Microcontroller
4.3.2.1 Normal Single Chip Mode
This will be the most common usage of the secured part. Everything will appear the same as if the part was
not secured with the exception of BDM operation. The BDM operation will be blocked.
70
MC9S12DJ64 Device User Guide — V01.20
4.3.2.2 Executing from External Memory
The user may wish to execute from external space with a secured microcontroller. This is accomplished
by resetting directly into expanded mode. The internal FLASH and EEPROM will be disabled. BDM
operations will be blocked.
4.3.3 Unsecuring the Microcontroller
In order to unsecure the microcontroller, the internal FLASH and EEPROM must be erased. This can be
done through an external program in expanded mode or via a sequence of BDM commands. Unsecuring
is also possible via the Backdoor Key Access. Refer to Flash Block Guide for details.
Once the user has erased the FLASH and EEPROM, the part can be reset into special single chip mode.
This invokes a program that verifies the erasure of the internal FLASH and EEPROM. Once this program
completes, the user can erase and program the FLASH security bits to the unsecured state. This is generally
done through the BDM, but the user could also change to expanded mode (by writing the mode bits
through the BDM) and jumping to an external program (again through BDM commands). Note that if the
part goes through a reset before the security bits are reprogrammed to the unsecure state, the part will be
secured again.
4.4 Low Power Modes
The microcontroller features three main low power modes. Consult the respective Block User Guide for
information on the module behavior in Stop, Pseudo Stop, and Wait Mode. An important source of
information about the clock system is the Clock and Reset Generator User Guide (CRG).
4.4.1 Stop
Executing the CPU STOP instruction stops all clocks and the oscillator thus putting the chip in fully static
mode. Wake up from this mode can be done via reset or external interrupts.
4.4.2 Pseudo Stop
This mode is entered by executing the CPU STOP instruction. In this mode the oscillator is still running
and the Real Time Interrupt (RTI) or Watchdog (COP) sub module can stay active. Other peripherals are
turned off. This mode consumes more current than the full STOP mode, but the wake up time from this
mode is significantly shorter.
4.4.3 Wait
This mode is entered by executing the CPU WAI instruction. In this mode the CPU will not execute
instructions. The internal CPU signals (address and data bus) will be fully static. All peripherals stay
active. For further power consumption the peripherals can individually turn off their local clocks.
71
MC9S12DJ64 Device User Guide — V01.20
4.4.4 Run
Although this is not a low power mode, unused peripheral modules should not be enabled in order to save
power.
72
MC9S12DJ64 Device User Guide — V01.20
Section 5 Resets and Interrupts
5.1 Overview
Consult the Exception Processing section of the CPU12 Reference Manual for information on resets and
interrupts.
5.2 Vectors
5.2.1 Vector Table
Table 5-1 lists interrupt sources and vectors in default order of priority.
Table 5-1 Interrupt Vector Locations
CCR
Mask
HPRIO Value
to Elevate
Vector Address
Interrupt Source
Local Enable
$FFFE, $FFFF
$FFFC, $FFFD
$FFFA, $FFFB
$FFF8, $FFF9
$FFF6, $FFF7
$FFF4, $FFF5
$FFF2, $FFF3
$FFF0, $FFF1
$FFEE, $FFEF
$FFEC, $FFED
$FFEA, $FFEB
$FFE8, $FFE9
$FFE6, $FFE7
$FFE4, $FFE5
$FFE2, $FFE3
$FFE0, $FFE1
$FFDE, $FFDF
$FFDC, $FFDD
$FFDA, $FFDB
$FFD8, $FFD9
Reset
None
None
None
None
None
X-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
None
PLLCTL (CME, SCME)
COP rate select
None
–
Clock Monitor fail reset
–
COP failure reset
–
Unimplemented instruction trap
SWI
–
None
–
XIRQ
None
–
IRQ
IRQCR (IRQEN)
CRGINT (RTIE)
TIE (C0I)
$F2
$F0
$EE
$EC
$EA
$E8
$E6
$E4
$E2
$E0
$DE
$DC
$DA
$D8
Real Time Interrupt
Enhanced Capture Timer channel 0
Enhanced Capture Timer channel 1
Enhanced Capture Timer channel 2
Enhanced Capture Timer channel 3
Enhanced Capture Timer channel 4
Enhanced Capture Timer channel 5
Enhanced Capture Timer channel 6
Enhanced Capture Timer channel 7
Enhanced Capture Timer overflow
Pulse accumulator A overflow
Pulse accumulator input edge
SPI0
TIE (C1I)
TIE (C2I)
TIE (C3I)
TIE (C4I)
TIE (C5I)
TIE (C6I)
TIE (C7I)
TSRC2 (TOI)
PACTL (PAOVI)
PACTL (PAI)
SPICR1 (SPIE, SPTIE)
SCICR2
(TIE, TCIE, RIE, ILIE)
$FFD6, $FFD7
$FFD4, $FFD5
SCI0
SCI1
I-Bit
I-Bit
$D6
$D4
SCICR2
(TIE, TCIE, RIE, ILIE)
$FFD2, $FFD3
$FFD0, $FFD1
ATD0
ATD1
I-Bit
I-Bit
ATDCTL2 (ASCIE)
ATDCTL2 (ASCIE)
$D2
$D0
PIEJ
$FFCE, $FFCF
$FFCC, $FFCD
Port J
Port H
I-Bit
I-Bit
$CE
$CC
(PIEJ7, PIEJ6, PIEJ1, PIEJ0)
PIEH (PIEH7-0)
73
MC9S12DJ64 Device User Guide — V01.20
$FFCA, $FFCB
$FFC8, $FFC9
$FFC6, $FFC7
$FFC4, $FFC5
$FFC2, $FFC3
$FFC0, $FFC1
$FFBE, $FFBF
$FFBC, $FFBD
$FFBA, $FFBB
$FFB8, $FFB9
$FFB6, $FFB7
$FFB4, $FFB5
$FFB2, $FFB3
$FFB0, $FFB1
$FFAE, $FFAF
$FFAC, $FFAD
$FFAA, $FFAB
$FFA8, $FFA9
$FFA6, $FFA7
$FFA4, $FFA5
$FFA2, $FFA3
$FFA0, $FFA1
$FF9E, $FF9F
$FF9C, $FF9D
$FF9A, $FF9B
$FF98, $FF99
$FF96, $FF97
$FF94, $FF95
$FF92, $FF93
$FF90, $FF91
$FF8E, $FF8F
$FF8C, $FF8D
Modulus Down Counter underflow
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
MCCTL (MCZI)
PBCTL (PBOVI)
CRGINT (LOCKIE)
CRGINT (SCMIE)
DLCBCR1 (IE)
IBCR (IBIE)
$CA
$C8
$C6
$C4
$C2
$C0
$BE
$BC
$BA
$B8
$B6
$B4
$B2
$B0
$AE
$AC
$AA
$A8
$A6
$A4
$A2
$A0
$9E
$9C
$9A
$98
$96
$94
$92
$90
$8E
$8C
Pulse Accumulator B Overflow
CRG PLL lock
CRG Self Clock Mode
BDLC
IIC Bus
Reserved
Reserved
EEPROM
FLASH
ECNFG (CCIE, CBEIE)
FCNFG (CCIE, CBEIE)
CANRIER (WUPIE)
CAN0 wake-up
CAN0 errors
CAN0 receive
CAN0 transmit
CANRIER (CSCIE, OVRIE)
CANRIER (RXFIE)
CANTIER (TXEIE2-TXEIE0)
Reserved
Reserved
Port P
PIEP (PIEP7-0)
PWM Emergency Shutdown
PWMSDN (PWMIE)
$FF80 to
$FF8B
Reserved
5.3 Effects of Reset
When a reset occurs, MCU registers and control bits are changed to known start-up states. Refer to the
respective module Block User Guides for register reset states.
5.3.1 I/O pins
Refer to the HCS12 Multiplexed External Bus Interface (MEBI) Block Guide for mode dependent pin
configuration of port A, B, E and K out of reset.
Refer to the PIM Block User Guide for reset configurations of all peripheral module ports.
74
MC9S12DJ64 Device User Guide — V01.20
NOTE: For devices assembled in 80-pin QFP packages all non-bonded out pins should be
configured as outputs after reset in order to avoid current drawn from floating
inputs. Refer to Table 2-1 for affected pins.
5.3.2 Memory
Refer to Table 1-1 for locations of the memories depending on the operating mode after reset.
The RAM array is not automatically initialized out of reset.
75
MC9S12DJ64 Device User Guide — V01.20
76
MC9S12DJ64 Device User Guide — V01.20
Section 6 HCS12 Core Block Description
6.1 CPU12 Block Description
Consult the CPU12 Reference Manual for information on the CPU.
6.1.1 Device-specific information
When the CPU12 Reference Manual refers to cycles this is equivalent to Bus Clock periods.
So 1 cycle is equivalent to 1 Bus Clock period.
6.2 HCS12 Module Mapping Control (MMC) Block Description
Consult the MMC Block Guide for information on the HCS12 Module Mapping Control module.
6.2.1 Device-specific information
•
INITEE
– Reset state: $01
– Bits EE11-EE15 are "Write once in Normal and Emulation modes and write anytime in Special
modes".
•
PPAGE
– Reset state: $00
– Register is "Write anytime in all modes"
MEMSIZ0
•
•
– Reset state: $11
MEMSIZ1
– Reset state: $80
6.3 HCS12 Multiplexed External Bus Interface (MEBI) Block
Description
Consult the MEBI Block Guide for information on HCS12 Multiplexed External Bus Interface module.
6.3.1 Device-specific information
•
PUCR
– Reset state: $90
77
MC9S12DJ64 Device User Guide — V01.20
6.4 HCS12 Interrupt (INT) Block Description
Consult the INT Block Guide for information on the HCS12 Interrupt module.
6.5 HCS12 Background Debug (BDM) Block Description
Consult the BDM Block Guide for information on the HCS12 Background Debug module.
6.5.1 Device-specific information
When the BDM Block Guide refers to alternate clock this is equivalent to Oscillator Clock.
6.6 HCS12 Breakpoint (BKP) Block Description
Consult the BKP Block Guide for information on the HCS12 Breakpoint module.
Section 7 Clock and Reset Generator (CRG) Block
Description
Consult the CRG Block User Guide for information about the Clock and Reset Generator module.
7.1 Device-specific information
The Low Voltage Reset feature of the CRG is not available on this device.
Section 8 Oscillator (OSC) Block Description
Consult the OSC Block User Guide for information about the Oscillator module.
8.1 Device-specific information
The XCLKS input signal is active low (see 2.3.13 PE7 / NOACC / XCLKS — Port E I/O Pin 7).
Section 9 Enhanced Capture Timer (ECT) Block
Description
Consult the ECT_16B8C Block User Guide for information about the Enhanced Capture Timer module.
When the ECT_16B8C Block User Guide refers to freeze mode this is equivalent to active BDM mode.
78
MC9S12DJ64 Device User Guide — V01.20
Section 10 Analog to Digital Converter (ATD) Block
Description
There are two Analog to Digital Converters (ATD1 and ATD0) implemented on the MC9S12DJ64.
Consult the ATD_10B8C Block User Guide for information about each Analog to Digital Converter
module. When the ATD_10B8C Block User Guide refers to freeze mode this is equivalent to active BDM
mode.
Section 11 Inter-IC Bus (IIC) Block Description
Consult the IIC Block User Guide for information about the Inter-IC Bus module.
Section 12 Serial Communications Interface (SCI) Block
Description
There are two Serial Communications Interfaces (SCI1 and SCI0) implemented on the MC9S12DJ64
device. Consult the SCI Block User Guide for information about each Serial Communications Interface
module.
Section 13 Serial Peripheral Interface (SPI) Block
Description
Consult the SPI Block User Guide for information about each Serial Peripheral Interface module.
Section 14 J1850 (BDLC) Block Description
Consult the BDLC Block User Guide for information about the J1850 module.
Section 15 Pulse Width Modulator (PWM) Block
Description
Consult the PWM_8B8C Block User Guide for information about the Pulse Width Modulator module.
When the PWM_8B8C Block User Guide refers to freeze mode this is equivalent to active BDM mode.
Section 16 Flash EEPROM 64K Block Description
79
MC9S12DJ64 Device User Guide — V01.20
Consult the FTS64K Block User Guide for information about the flash module.
The "S12 LRAE" is a generic Load RAM and Execute (LRAE) program which will be programmed into
the flash memory of this device during manufacture. This LRAE program will provide greater
programming flexibility to the end users by allowing the device to be programmed directly using CAN or
SCI after it is assembled on the PCB. Use of the LRAE program is at the discretion of the end user and,
if not required, it must simply be erased prior to flash programming. For more details of the S12 LRAE
and its implementation, please see the S12 LREA Application Note (AN2546/D).
It is planned that most HC9S12 devices manufactured after Q1 of 2004 will be shipped with the S12 LRAE
programmed in the Flash . Exact details of the changeover (ie blank to programmed) for each product will
be communicated in advance via GPCN and will be traceable by the customer via datecode marking on
the device.
Please contact Freescale SPS Sales if you have any additional questions.
Section 17 EEPROM 1K Block Description
Consult the EETS1K Block User Guide for information about the EEPROM module.
Section 18 RAM Block Description
This module supports single-cycle misaligned word accesses.
Section 19 MSCAN Block Description
Consult the MSCAN Block User Guide for information about the Freescale Scalable CAN Module.
Section 20 Port Integration Module (PIM) Block Description
Consult the PIM_9DJ64 Block User Guide for information about the Port Integration Module.
Section 21 Voltage Regulator (VREG) Block Description
Consult the VREG Block User Guide for information about the dual output linear voltage regulator.
Section 22 Printed Circuit Board Layout Proposals
80
MC9S12DJ64 Device User Guide — V01.20
Table 22-1 Suggested External Component Values
Component
Purpose
Type
Value
100 .. 220nF
100 .. 220nF
100nF
C1
C2
VDD1 filter cap
VDD2 filter cap
VDDA filter cap
VDDR filter cap
VDDPLL filter cap
VDDX filter cap
OSC load cap
ceramic X7R
ceramic X7R
ceramic X7R
X7R/tantalum
ceramic X7R
X7R/tantalum
C3
C4
>=100nF
100nF
C5
C6
>=100nF
C7
C8
OSC load cap
C9 / CS
PLL loop filter cap
See PLL specification chapter
C10 / CP
PLL loop filter cap
DC cutoff cap
Colpitts mode only, if recommended by
quartz manufacturer
C11 / CDC
R1
PLL loop filter res
PLL loop filter res
PLL loop filter res
Quartz
See PLL specification chapter
R2 / RB
Pierce mode only
R3 / RS
Q1
The PCB must be carefully laid out to ensure proper operation of the voltage regulator as well as of the
MCU itself. The following rules must be observed:
•
Every supply pair must be decoupled by a ceramic capacitor connected as near as possible to the
corresponding pins(C1 - C6).
•
•
•
•
Central point of the ground star should be the VSSR pin.
Use low ohmic low inductance connections between VSS1, VSS2 and VSSR.
VSSPLL must be directly connected to VSSR.
Keep traces of VSSPLL, EXTAL and XTAL as short as possible and occupied board area for C7,
C8, C11 and Q1 as small as possible.
•
•
Do not place other signals or supplies underneath area occupied by C7, C8, C10 and Q1 and the
connection area to the MCU.
Central power input should be fed in at the VDDA/VSSA pins.
81
MC9S12DJ64 Device User Guide — V01.20
Figure 22-1 Recommended PCB Layout 112LQFP Colpitts Oscillator
VSSA
C3
VSSX
VDDA
VDD1
VSS1
C1
VSS2
C2
VDD2
VSSR
VDDR
Q1
VSSPLL
VDDPLL
R1
82
MC9S12DJ64 Device User Guide — V01.20
Figure 22-2 Recommended PCB Layout for 80QFP Colpitts Oscillator
C3
VSSA
VSSX
VDDA
VDD1
C1
VSS2
C2
VSS1
VDD2
VSSR
VDDR
Q1
VSSPLL
VDDPLL
R1
83
MC9S12DJ64 Device User Guide — V01.20
Figure 22-3 Recommended PCB Layout for 112LQFP Pierce Oscillator
VSSA
C3
VSSX
VDDA
VDD1
VSS1
C1
VSS2
C2
VDD2
VSSR
VDDR
VSSPLL
R3
R2
Q1
VDDPLL
R1
84
MC9S12DJ64 Device User Guide — V01.20
Figure 22-4 Recommended PCB Layout for 80QFP Pierce Oscillator
C3
VSSA
VSSX
VDDA
VDD1
C1
VSS2
C2
VSS1
VDD2
VSSPLL
VSSR
R3
VDDR
R2
Q1
VDDPLL
R1
85
MC9S12DJ64 Device User Guide — V01.20
86
MC9S12DJ64 Device User Guide — V01.20
Appendix A Electrical Characteristics
A.1 General
This introduction is intended to give an overview on several common topics like power supply, current
injection etc.
A.1.1 Parameter Classification
The electrical parameters shown in this supplement are guaranteed by various methods. To give the
customer a better understanding the following classification is used and the parameters are tagged
accordingly in the tables where appropriate.
NOTE: This classification is shown in the column labeled “C” in the parameter tables
where appropriate.
P:
Those parameters are guaranteed during production testing on each individual device.
C:
Those parameters are achieved by the design characterization by measuring a statistically relevant
sample size across process variations.
T:
Those parameters are achieved by design characterization on a small sample size from typical devices
under typical conditions unless otherwise noted. All values shown in the typical column are within
this category.
D:
Those parameters are derived mainly from simulations.
A.1.2 Power Supply
The MC9S12DJ64 and MC9S12D32 utilize several pins to supply power to the I/O ports, A/D converter,
oscillator, PLL and internal logic.
The VDDA, VSSA pair supplies the A/D converter and the resistor ladder of the internal voltage regulator.
The VDDX, VSSX, VDDR and VSSR pairs supply the I/O pins, VDDR supplies also the internal voltage
regulator.
VDD1, VSS1, VDD2 and VSS2 are the supply pins for the digital logic, VDDPLL, VSSPLL supply the
oscillator and the PLL.
VSS1 and VSS2 are internally connected by metal.
87
MC9S12DJ64 Device User Guide — V01.20
VDDA, VDDX, VDDR as well as VSSA, VSSX, VSSR are connected by anti-parallel diodes for ESD
protection.
NOTE: In the following context VDD5 is used for either VDDA, VDDR and VDDX; VSS5
is used for either VSSA, VSSR and VSSX unless otherwise noted.
IDD5 denotes the sum of the currents flowing into the VDDA, VDDX and VDDR
pins.
VDD is used for VDD1, VDD2 and VDDPLL, VSS is used for VSS1, VSS2 and
VSSPLL.
IDD is used for the sum of the currents flowing into VDD1 and VDD2.
A.1.3 Pins
There are four groups of functional pins.
A.1.3.1 5V I/O pins
Those I/O pins have a nominal level of 5V. This class of pins is comprised of all port I/O pins, the analog
inputs, BKGD and the RESET pins.The internal structure of all those pins is identical, however some of
the functionality may be disabled. E.g. for the analog inputs the output drivers, pull-up and pull-down
resistors are disabled permanently.
A.1.3.2 Analog Reference
This group is made up by the VRH and VRL pins.
A.1.3.3 Oscillator
The pins XFC, EXTAL, XTAL dedicated to the oscillator have a nominal 2.5V level. They are supplied
by VDDPLL.
A.1.3.4 TEST
This pin is used for production testing only.
A.1.3.5 VREGEN
This pin is used to enable the on chip voltage regulator.
A.1.4 Current Injection
Power supply must maintain regulation within operating V
or V range during instantaneous and
DD
DD5
operating maximum current conditions. If positive injection current (V > V
) is greater than I
, the
in
DD5
DD5
injection current may flow out of VDD5 and could result in external power supply going out of regulation.
Ensure external VDD5 load will shunt current greater than maximum injection current. This will be the
greatest risk when the MCU is not consuming power; e.g. if no system clock is present, or if clock rate is
very low which would reduce overall power consumption.
88
MC9S12DJ64 Device User Guide — V01.20
A.1.5 Absolute Maximum Ratings
Absolute maximum ratings are stress ratings only. A functional operation under or outside those maxima
is not guaranteed. Stress beyond those limits may affect the reliability or cause permanent damage of the
device.
This device contains circuitry protecting against damage due to high static voltage or electrical fields;
however, it is advised that normal precautions be taken to avoid application of any voltages higher than
maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused
inputs are tied to an appropriate logic voltage level (e.g., either V
or V
).
SS5
DD5
1
Table A-1 Absolute Maximum Ratings
Num
Rating
Symbol
Min
-0.3
-0.3
-0.3
-0.3
-0.3
-0.3
-0.3
-0.3
-0.3
Max
6.0
3.0
3.0
0.3
0.3
6.0
6.0
3.0
10.0
Unit
V
VDD5
1
2
3
4
5
6
7
8
9
I/O, Regulator and Analog Supply Voltage
Digital Logic Supply Voltage 2
VDD
V
PLL Supply Voltage 2
VDDPLL
V
∆
Voltage difference VDDX to VDDR and VDDA
Voltage difference VSSX to VSSR and VSSA
Digital I/O Input Voltage
V
VDDX
∆
V
VSSX
VIN
VRH, VRL
VILV
V
Analog Reference
V
XFC, EXTAL, XTAL inputs
TEST input
V
VTEST
V
Instantaneous Maximum Current
Single pin limit for all digital I/O pins 3
ID
10
11
12
-25
-25
+25
+25
mA
mA
Instantaneous Maximum Current
Single pin limit for XFC, EXTAL, XTAL4
IDL
Instantaneous Maximum Current
Single pin limit for TEST 5
IDT
-0.25
– 65
0
mA
Tstg
13
Storage Temperature Range
155
°C
NOTES:
1. Beyond absolute maximum ratings device might be damaged.
2. The device contains an internal voltage regulator to generate the logic and PLL supply out of the I/O supply.
The absolute maximum ratings apply when the device is powered from an external source.
3. All digital I/O pins are internally clamped to VSSX and VDDX, VSSR and VDDR or VSSA and VDDA
4. Those pins are internally clamped to VSSPLL and VDDPLL
5. This pin is clamped low to VSSR, but not clamped high. This pin must be tied low in applications.
.
.
89
MC9S12DJ64 Device User Guide — V01.20
A.1.6 ESD Protection and Latch-up Immunity
All ESD testing is in conformity with CDF-AEC-Q100 Stress test qualification for Automotive Grade
Integrated Circuits. During the device qualification ESD stresses were performed for the Human Body
Model (HBM), the Machine Model (MM) and the Charge Device Model.
A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device
specification. Complete DC parametric and functional testing is performed per the applicable device
specification at room temperature followed by hot temperature, unless specified otherwise in the device
specification.
Table A-2 ESD and Latch-up Test Conditions
Model
Description
Symbol
Value
1500
100
Unit
Ohm
pF
Series Resistance
R1
C
Storage Capacitance
Human Body
Number of Pulse per pin
positive
negative
-
1
1
-
Series Resistance
R1
C
0
Ohm
pF
Storage Capacitance
200
Machine
Latch-up
Number of Pulse per pin
positive
negative
-
3
3
-
Minimum input voltage limit
Maximum input voltage limit
-2.5
7.5
V
V
Table A-3 ESD and Latch-Up Protection Characteristics
Num C
Rating
Symbol
VHBM
Min
2000
200
Max
Unit
1
2
3
T Human Body Model (HBM)
-
-
-
V
V
V
VMM
T Machine Model (MM)
VCDM
T Charge Device Model (CDM)
Latch-up Current at TA = 125°C
500
ILAT
4
5
T
+100
-100
-
-
mA
mA
positive
negative
Latch-up Current at TA = 27°C
ILAT
T
+200
-200
positive
negative
A.1.7 Operating Conditions
This chapter describes the operating conditions of the device. Unless otherwise noted those conditions
apply to all the following data.
90
MC9S12DJ64 Device User Guide — V01.20
NOTE: Please refer to the temperature rating of the device (C, V, M) with regards to the
ambient temperature T and the junction temperature T . For power dissipation
A
J
calculations refer to Section A.1.8 Power Dissipation and Thermal
Characteristics.
Table A-4 Operating Conditions
Rating
Symbol
Min
4.5
Typ
5
Max
5.25
2.75
2.75
0.1
Unit
V
VDD5
I/O, Regulator and Analog Supply Voltage
Digital Logic Supply Voltage 1
VDD
2.35
2.35
-0.1
-0.1
0.5
2.5
2.5
0
V
PLL Supply Voltage 1
VDDPLL
V
∆
Voltage Difference VDDX to VDDR and VDDA
Voltage Difference VSSX to VSSR and VSSA
Oscillator
V
VDDX
∆
0
0.1
V
VSSX
fosc
fbus
-
16
MHz
MHz
0.252
Bus Frequency
-
25
MC9S12DJ64C
TJ
TA
Operating Junction Temperature Range
-40
-40
-
100
85
°C
°C
Operating Ambient Temperature Range 3
MC9S12DJ64V
27
TJ
TA
Operating Junction Temperature Range
-40
-40
-
120
105
°C
°C
Operating Ambient Temperature Range 3
MC9S12DJ64M
27
TJ
TA
Operating Junction Temperature Range
-40
-40
-
140
125
°C
°C
Operating Ambient Temperature Range 3
27
NOTES:
1. The device contains an internal voltage regulator to generate the logic and PLL supply out of the I/O supply. The
given operating range applies when this regulator is disabled and the device is powered from an external source.
2. Some blocks e.g. ATD (conversion) and NVMs (program/erase) require higher bus frequencies for proper oper-
ation.
3. Please refer to Section A.1.8 Power Dissipation and Thermal Characteristics for more details about the rela-
tion between ambient temperature TA and device junction temperature TJ.
A.1.8 Power Dissipation and Thermal Characteristics
Power dissipation and thermal characteristics are closely related. The user must assure that the maximum
operating junction temperature is not exceeded. The average chip-junction temperature (T ) in °C can be
J
obtained from:
T = T + (P • Θ
)
J
A
D
JA
T = Junction Temperature, [°C]
J
91
MC9S12DJ64 Device User Guide — V01.20
T
P
= Ambient Temperature, [°C]
A
= Total Chip Power Dissipation, [W]
= Package Thermal Resistance, [°C/W]
D
Θ
JA
The total power dissipation can be calculated from:
= P
P
+ P
D
INT
IO
P
= Chip Internal Power Dissipation, [W]
INT
Two cases with internal voltage regulator enabled and disabled must be considered:
1. Internal Voltage Regulator disabled
P
= I
V
+ I
V
+ I
V
INT
DD DD DDPLL DDPLL DDA DDA
2
P
=
R
I
∑
IO
DSON IO
i
i
P is the sum of all output currents on I/O ports associated with VDDX and VDDR.
IO
For R
is valid:
DSON
V
OL
R
= ----------- ;for outputs driven low
DSON
V
I
OL
respectively
– V
DD5
OH
R
= ----------------------------------- ;for outputs driven high
DSON
I
OH
2. Internal voltage regulator enabled
= I
P
V
+ I
V
INT
DDR DDR DDA DDA
I
is the current shown in Table A-7 and not the overall current flowing into VDDR, which
DDR
additionally contains the current flowing into the external loads with output high.
2
P
=
R
I
∑
IO
DSON IO
i
i
P is the sum of all output currents on I/O ports associated with VDDX and VDDR.
IO
92
MC9S12DJ64 Device User Guide — V01.20
1
Table A-5 Thermal Package Characteristics
Num C
Rating
Symbol
Min
Typ
Max
Unit
Thermal Resistance LQFP112, single sided PCB2
oC/W
θJA
1
T
–
–
54
Thermal Resistance LQFP112, double sided PCB
with 2 internal planes3
oC/W
θJA
2
T
–
–
41
oC/W
oC/W
oC/W
oC/W
θJB
θJC
ΨJT
θJA
3
4
5
6
T Junction to Board LQFP112
–
–
–
–
–
–
–
–
31
11
2
T Junction to Case LQFP112
T Junction to Package Top LQFP112
T Thermal Resistance QFP 80, single sided PCB
51
Thermal Resistance QFP 80, double sided PCB with
2 internal planes
oC/W
θJA
7
T
–
–
41
oC/W
oC/W
oC/W
θJB
θJC
ΨJT
8
9
T Junction to Board QFP80
T Junction to Case QFP80
–
–
–
–
–
–
27
14
3
10
T Junction to Package Top QFP80
NOTES:
1. The values for thermal resistance are achieved by package simulations
2. PC Board according to EIA/JEDEC Standard 51-3
3. PC Board according to EIA/JEDEC Standard 51-7
A.1.9 I/O Characteristics
This section describes the characteristics of all 5V I/O pins. All parameters are not always applicable, e.g.
not all pins feature pull up/down resistances.
93
MC9S12DJ64 Device User Guide — V01.20
Table A-6 5V I/O Characteristics
Conditions are shown in Table A-4 unless otherwise noted
Num C
Rating
Symbol
Min
Typ
Max
Unit
VIH
0.65*VDD5
VDD5 + 0.3
1
2
3
P Input High Voltage
-
V
VIL
VSS5 - 0.3
0.35*VDD5
P Input Low Voltage
C Input Hysteresis
-
V
VHYS
250
mV
Input Leakage Current (pins in high impedance input
mode)
Iin
4
5
P
P
–1
-
-
1
-
µA
V
in = VDD5 or VSS5
Output High Voltage (pins in output mode)
Partial Drive I
= –2mA
VOH
VDD5 – 0.8
OH
= –10mA
V
Full Drive I
OH
Output Low Voltage (pins in output mode)
Partial Drive I = +2mA
VOL
6
P
OL
= +10mA
-
-
0.8
V
Full Drive I
OL
Internal Pull Up Device Current,
tested at VIL Max.
IPUL
IPUH
IPDH
7
8
P
C
P
C
-
-10
-
-
-
-
–130
-
µA
µA
µA
Internal Pull Up Device Current,
tested at VIH Min.
Internal Pull Down Device Current,
tested at VIH Min.
9
130
Internal Pull Down Device Current,
tested at VIL Max.
IPDL
Cin
10
10
-
-
-
µA
11 D Input Capacitance
Injection current1
6
pF
IICS
IICP
12
T
-2.5
-25
-
2.5
25
mA
Single Pin limit
Total Device Limit. Sum of all injected currents
Port H, J, P Interrupt Input Pulse filtered2
Port H, J, P Interrupt Input Pulse passed2
tpign
tpval
13
14
P
P
3
µs
µs
10
NOTES:
1. Refer to Section A.1.4 Current Injection, for more details
2. Parameter only applies in STOP or Pseudo STOP mode.
A.1.10 Supply Currents
This section describes the current consumption characteristics of the device as well as the conditions for
the measurements.
94
MC9S12DJ64 Device User Guide — V01.20
A.1.10.1 Measurement Conditions
All measurements are without output loads. Unless otherwise noted the currents are measured in single
chip mode, internal voltage regulator enabled and at 25MHz bus frequency using a 4MHz oscillator in
Colpitts mode. Production testing is performed using a square wave signal at the EXTAL input.
A.1.10.2 Additional Remarks
In expanded modes the currents flowing in the system are highly dependent on the load at the address, data
and control signals as well as on the duty cycle of those signals. No generally applicable numbers can be
given. A very good estimate is to take the single chip currents and add the currents due to the external
loads.
Table A-7 Supply Current Characteristics
Conditions are shown in Table A-4 unless otherwise noted
Num C
Rating
Symbol
Min
Typ
Max
Unit
Run supply currents
1
P
mA
IDD5
Single Chip, Internal regulator enabled
50
Wait Supply current
All modules enabled, PLL on
only RTI enabled 1
IDDW
2
P
P
30
5
mA
Pseudo Stop Current (RTI and COP disabled) 1, 2
C
P
C
C
P
C
P
C
P
370
400
450
550
600
650
800
850
1200
-40°C
27°C
70°C
500
85°C
IDDPS
3
4
5
µA
1600
2100
5000
"C" Temp Option 100°C
105°C
"V" Temp Option 120°C
125°C
"M" Temp Option 140°C
Pseudo Stop Current (RTI and COP enabled) 1, 2
C
C
C
C
C
C
C
570
600
650
750
850
-40°C
27°C
70°C
IDDPS
µA
85°C
105°C
125°C
140°C
1200
1500
Stop Current 2
C
P
C
C
P
C
P
C
P
12
25
-40°C
27°C
70°C
100
100
130
160
200
350
400
600
85°C
IDDS
µA
1200
1700
5000
"C" Temp Option 100°C
105°C
"V" Temp Option 120°C
125°C
"M" Temp Option 140°C
95
MC9S12DJ64 Device User Guide — V01.20
NOTES:
1. PLL off
2. At those low power dissipation levels TJ = TA can be assumed
96
MC9S12DJ64 Device User Guide — V01.20
A.2 ATD Characteristics
This section describes the characteristics of the analog to digital converter.
A.2.1 ATD Operating Characteristics
The Table A-8 shows conditions under which the ATD operates.
The following constraints exist to obtain full-scale, full range results:
V
≤ V ≤ V ≤ V ≤ V
. This constraint exists since the sample buffer amplifier can not drive
SSA
RL
IN
RH
DDA
beyond the power supply levels that it ties to. If the input level goes outside of this range it will effectively
be clipped.
Table A-8 ATD Operating Characteristics
Conditions are shown in Table A-4 unless otherwise noted
Num C
Rating
Symbol
Min
Typ
Max
/2
Unit
Reference Potential
1
D
Low
High
V
V
V
V
V
RL
SSA
DDA
V
V
/2
V
RH
DDA
DDA
Differential Reference Voltage1
2
3
C
V
-V
4.50
0.5
5.00
5.25
2.0
V
RH RL
D ATD Clock Frequency
f
MHz
ATDCLK
ATD 10-Bit Conversion Period
D
Clock Cycles2
4
5
N
T
14
7
28
14
Cycles
µs
CONV10
CONV10
Conv, Time at 2.0MHz ATD Clock fATDCLK
ATD 8-Bit Conversion Period
Clock Cycles2
D
D
N
T
12
6
26
13
Cycles
µs
CONV8
CONV8
Conv, Time at 2.0MHz ATD Clock fATDCLK
Recovery Time (VDDA=5.0 Volts)
6
7
8
t
20
µs
REC
P Reference Supply current 2 ATD blocks on
P Reference Supply current 1 ATD block on
I
I
0.750
0.375
mA
mA
REF
REF
NOTES:
1. Full accuracy is not guaranteed when differential voltage is less than 4.50V
2. The minimum time assumes a final sample period of 2 ATD clocks cycles while the maximum time assumes a final sample
period of 16 ATD clocks.
A.2.2 Factors influencing accuracy
Three factors - source resistance, source capacitance and current injection - have an influence on the
accuracy of the ATD.
A.2.2.1 Source Resistance:
Due to the input pin leakage current as specified in Table A-6 in conjunction with the source resistance
there will be a voltage drop from the signal source to the ATD input. The maximum source resistance R
S
97
MC9S12DJ64 Device User Guide — V01.20
specifies results in an error of less than 1/2 LSB (2.5mV) at the maximum leakage current. If device or
operating conditions are less than worst case or leakage-induced error is acceptable, larger values of source
resistance is allowed.
A.2.2.2 Source Capacitance
When sampling an additional internal capacitor is switched to the input. This can cause a voltage drop due
to charge sharing with the external and the pin capacitance. For a maximum sampling error of the input
voltage ≤ 1LSB, then the external filter capacitor, C ≥ 1024 * (C - C ).
f
INS
INN
A.2.2.3 Current Injection
There are two cases to consider.
1. A current is injected into the channel being converted. The channel being stressed has conversion
values of $3FF ($FF in 8-bit mode) for analog inputs greater than V and $000 for values less than
RH
V
unless the current is higher than specified as disruptive condition.
RL
2. Current is injected into pins in the neighborhood of the channel being converted. A portion of this
current is picked up by the channel (coupling ratio K), This additional current impacts the accuracy
of the conversion depending on the source resistance.
The additional input voltage error on the converted channel can be calculated as V
= K * R *
ERR
S
I
, with I being the sum of the currents injected into the two pins adjacent to the converted
INJ
INJ
channel.
Table A-9 ATD Electrical Characteristics
Conditions are shown in Table A-4 unless otherwise noted
Num C
Rating
Symbol
Min
Typ
Max
Unit
RS
1
C Max input Source Resistance
-
-
1
KΩ
Total Input Capacitance
T Non Sampling
Sampling
CINN
CINS
2
10
22
pF
INA
Kp
Kn
3
4
5
C Disruptive Analog Input Current
-2.5
2.5
10-4
10-2
mA
A/A
A/A
C Coupling Ratio positive current injection
C Coupling Ratio negative current injection
98
MC9S12DJ64 Device User Guide — V01.20
A.2.3 ATD accuracy
Table A-10 specifies the ATD conversion performance excluding any errors due to current injection,
input capacitance and source resistance.
Table A-10 ATD Conversion Performance
Conditions are shown in Table A-4 unless otherwise noted
V
REF = VRH - VRL = 5.12V. Resulting to one 8 bit count = 20mV and one 10 bit count = 5mV
f
= 2.0MHz
ATDCLK
Num C
Rating
Symbol
LSB
DNL
INL
Min
Typ
Max
Unit
mV
1
2
3
4
5
6
7
8
P 10-Bit Resolution
5
P 10-Bit Differential Nonlinearity
P 10-Bit Integral Nonlinearity
–1
–2.5
-3
1
2.5
3
Counts
Counts
Counts
mV
±1.5
±2.0
20
10-Bit Absolute Error1
P
AE
P 8-Bit Resolution
LSB
DNL
INL
P 8-Bit Differential Nonlinearity
P 8-Bit Integral Nonlinearity
–0.5
–1.0
-1.5
0.5
1.0
1.5
Counts
Counts
Counts
±0.5
±1.0
8-Bit Absolute Error1
P
AE
NOTES:
1. These values include the quantization error which is inherently 1/2 count for any A/D converter.
For the following definitions see also Figure A-1.
Differential Non-Linearity (DNL) is defined as the difference between two adjacent switching steps.
V – V
i
i – 1
DNL(i) =
– 1
------------------------
1LSB
The Integral Non-Linearity (INL) is defined as the sum of all DNLs:
n
V – V
n
0
-------------------
1LSB
INL(n) =
DNL(i) =
– n
∑
i = 1
99
MC9S12DJ64 Device User Guide — V01.20
DNL
10-Bit Absolute Error Boundary
LSB
V
V
i
i-1
$3FF
$3FE
$3FD
$3FC
$3FB
$3FA
$3F9
$3F8
$3F7
$3F6
$3F5
$3F4
$3F3
8-Bit Absolute Error Boundary
$FF
$FE
$FD
2
9
8
7
6
5
4
3
2
1
0
Ideal Transfer Curve
10-Bit Transfer Curve
1
8-Bit Transfer Curve
5
10
15
20
25
30
35
40
45
5055 5060 5065 5070 5075 5080 5085 5090 5095 5100 5105 5110 5115 5120
Vin
mV
Figure A-1 ATD Accuracy Definitions
NOTE: Figure A-1 shows only definitions, for specification values refer to Table A-10.
100
MC9S12DJ64 Device User Guide — V01.20
A.3 NVM, Flash and EEPROM
NOTE: Unless otherwise noted the abbreviation NVM (Non Volatile Memory) is used for
both Flash and EEPROM.
A.3.1 NVM timing
The time base for all NVM program or erase operations is derived from the oscillator. A minimum
oscillator frequency f
is required for performing program or erase operations. The NVM modules
NVMOSC
do not have any means to monitor the frequency and will not prevent program or erase operation at
frequencies above or below the specified minimum. Attempting to program or erase the NVM modules at
a lower frequency a full program or erase transition is not assured.
The Flash and EEPROM program and erase operations are timed using a clock derived from the oscillator
using the FCLKDIV and ECLKDIV registers respectively. The frequency of this clock must be set within
the limits specified as f
.
NVMOP
The minimum program and erase times shown in Table A-11 are calculated for maximum f
and
NVMOP
maximum f . The maximum times are calculated for minimum f
and a f of 2MHz.
bus
NVMOP
bus
A.3.1.1 Single Word Programming
The programming time for single word programming is dependant on the bus frequency as a well as on
the frequency f and can be calculated according to the following formula.
NVMOP
1
1
t
= 9
+ 25
---------------------
----------
swpgm
f
f
NVMOP
bus
A.3.1.2 Row Programming
This applies only to the Flash where up to 32 words in a row can be programmed consecutively by keeping
the command pipeline filled. The time to program a consecutive word can be calculated as:
1
1
t
= 4
+ 9
---------------------
----------
bwpgm
f
f
NVMOP
bus
The time to program a whole row is:
t
= t
+ 31 t
brpgm
swpgm
bwpgm
Row programming is more than 2 times faster than single word programming.
A.3.1.3 Sector Erase
Erasing a 512 byte Flash sector or a 4 byte EEPROM sector takes:
101
MC9S12DJ64 Device User Guide — V01.20
1
t
≈ 4000
---------------------
era
f
NVMOP
The setup time can be ignored for this operation.
A.3.1.4 Mass Erase
Erasing a NVM block takes:
1
t
≈ 20000
---------------------
mass
f
NVMOP
The setup time can be ignored for this operation.
A.3.1.5 Blank Check
The time it takes to perform a blank check on the Flash or EEPROM is dependant on the location of the
first non-blank word starting at relative address zero. It takes one bus cycle per word to verify plus a setup
of the command.
t
≈ location t
+ 10 t
check
cyc
cyc
Table A-11 NVM Timing Characteristics
Conditions are shown in Table A-4 unless otherwise noted
Num C
Rating
Symbol
fNVMOSC
fNVMBUS
fNVMOP
tswpgm
Min
0.5
1
Typ
Max
Unit
MHz
MHz
kHz
µs
50 1
1
2
3
4
5
6
7
8
9
D External Oscillator Clock
D Bus frequency for Programming or Erase Operations
D Operating Frequency
150
200
74.5 3
31 3
46 2
20.4 2
678.4 2
20 5
P Single Word Programming Time
Flash Burst Programming consecutive word 4
D
tbwpgm
tbrpgm
tera
µs
Flash Burst Programming Time for 32 Words 4
D
1035.5 3
26.7 3
133 3
µs
P Sector Erase Time
ms
100 5
11 6
tmass
tcheck
tcheck
P Mass Erase Time
ms
32778 7
20587
tcyc
tcyc
D Blank Check Time Flash per block
11 6
10 D Blank Check Time EEPROM per block
NOTES:
1. Restrictions for oscillator in crystal mode apply!
2. Minimum Programming times are achieved under maximum NVM operating frequency fNVMOP and maximum bus frequency
fbus
.
3. Maximum Erase and Programming times are achieved under particular combinations of fNVMOP and bus frequency fbus
Refer to formulae in Sections A.3.1.1 - A.3.1.4 for guidance.
.
4. Burst Programming operations are not applicable to EEPROM
5. Minimum Erase times are achieved under maximum NVM operating frequency fNVMOP
.
6. Minimum time, if first word in the array is not blank
7. Maximum time to complete check on an erased block
102
MC9S12DJ64 Device User Guide — V01.20
A.3.2 NVM Reliability
The reliability of the NVM blocks is guaranteed by stress test during qualification, constant process
monitors and burn-in to screen early life failures.
The failure rates for data retention and program/erase cycling are specified at the operating conditions
noted.
The program/erase cycle count on the sector is incremented every time a sector or mass erase event is
executed.
Table A-12 NVM Reliability Characteristics
Conditions are shown in Table A-4 unless otherwise noted
Num C
Rating
Symbol
tNVMRET
nFLPE
Min
15
Typ
Max
Unit
Years
Data Retention at an average junction temperature of
1
2
3
C
T
Javg = 85°C1
C Flash number of Program/Erase cycles
EEPROM number of Program/Erase cycles
10,000
10,000
Cycles
Cycles
nEEPE
C
(–40°C ≤ TJ ≤ 0°C)
EEPROM number of Program/Erase cycles
nEEPE
4
C
100,000
Cycles
(0°C < TJ ≤ 140°C)
NOTES:
1. Total time at the maximum guaranteed device operating temperature <= 1 year
103
MC9S12DJ64 Device User Guide — V01.20
104
MC9S12DJ64 Device User Guide — V01.20
A.4 Voltage Regulator
The on-chip voltage regulator is intended to supply the internal logic and oscillator circuits. No external
DC load is allowed.
Table A-13 Voltage Regulator Recommended Load Capacitances
Rating
Load Capacitance on VDD1, 2
Load Capacitance on VDDPLL
Symbol
CLVDD
Min
Typ
220
220
Max
Unit
nF
CLVDDfcPLL
nF
105
MC9S12DJ64 Device User Guide — V01.20
106
MC9S12DJ64 Device User Guide — V01.20
A.5 Reset, Oscillator and PLL
This section summarizes the electrical characteristics of the various startup scenarios for Oscillator and
Phase-Locked-Loop (PLL).
A.5.1 Startup
Table A-14 summarizes several startup characteristics explained in this section. Detailed description of
the startup behavior can be found in the Clock and Reset Generator (CRG) Block User Guide.
Table A-14 Startup Characteristics
Conditions are shown in Table A-4 unless otherwise noted
Num C
Rating
Symbol
VPORR
VPORA
PWRSTL
nRST
Min
Typ
Max
Unit
V
1
2
3
4
5
6
T POR release level
T POR assert level
2.07
0.97
2
V
tosc
nosc
D Reset input pulse width, minimum input time
D Startup from Reset
192
20
196
14
PWIRQ
tWRS
D Interrupt pulse width, IRQ edge-sensitive mode
D Wait recovery startup time
ns
tcyc
A.5.1.1 POR
The release level V
and the assert level V
are derived from the V Supply. They are also valid
PORA DD
PORR
if the device is powered externally. After releasing the POR reset the oscillator and the clock quality check
are started. If after a time t no valid oscillation is detected, the MCU will start using the internal self
CQOUT
clock. The fastest startup time possible is given by n
.
uposc
A.5.1.2 SRAM Data Retention
Provided an appropriate external reset signal is applied to the MCU, preventing the CPU from executing
code when VDD5 is out of specification limits, the SRAM contents integrity is guaranteed if after the reset
the PORF bit in the CRG Flags Register has not been set.
A.5.1.3 External Reset
When external reset is asserted for a time greater than PW
the CRG module generates an internal
RSTL
reset, and the CPU starts fetching the reset vector without doing a clock quality check, if there was an
oscillation before reset.
A.5.1.4 Stop Recovery
Out of STOP the controller can be woken up by an external interrupt. A clock quality check as after POR
is performed before releasing the clocks to the system.
107
MC9S12DJ64 Device User Guide — V01.20
A.5.1.5 Pseudo Stop and Wait Recovery
The recovery from Pseudo STOP and Wait are essentially the same since the oscillator was not stopped in
both modes. The controller can be woken up by internal or external interrupts. After t the CPU starts
wrs
fetching the interrupt vector.
A.5.2 Oscillator
The device features an internal Colpitts and Pierce oscillator. The selection of Colpitts oscillator or Pierce
oscillator/external clock depends on the XCLKS signal which is sampled during reset. Pierce
oscillator/external clock mode allows the input of a square wave. Before asserting the oscillator to the
internal system clocks the quality of the oscillation is checked for each start from either power-on, STOP
or oscillator fail. t
specifies the maximum time before switching to the internal self clock mode after
CQOUT
POR or STOP if a proper oscillation is not detected. The quality check also determines the minimum
oscillator start-up time t . The device also features a clock monitor. A Clock Monitor Failure is
UPOSC
asserted if the frequency of the incoming clock signal is below the Assert Frequency f
CMFA.
Table A-15 Oscillator Characteristics
Conditions are shown in Table A-4 unless otherwise noted
Num C
Rating
Symbol
Min
0.5
Typ
Max
Unit
MHz
MHz
µA
fOSC
1a C Crystal oscillator range (Colpitts)
16
40
Crystal oscillator range (Pierce) 1
fOSC
iOSC
1b
2
C
0.5
P Startup Current
100
82
1003
2.5
tUPOSC
tCQOUT
fCMFA
fEXT
3
C Oscillator start-up time (Colpitts)
D Clock Quality check time-out
P Clock Monitor Failure Assert Frequency
ms
s
4
0.45
50
5
100
200
50
KHz
MHz
ns
External square wave input frequency 4
P
6
0.5
9.5
9.5
tEXTL
tEXTH
tEXTR
tEXTF
CIN
7
D External square wave pulse width low
D External square wave pulse width high
D External square wave rise time
8
ns
9
1
1
ns
10 D External square wave fall time
ns
11 D Input Capacitance (EXTAL, XTAL pins)
DC Operating Bias in Colpitts Configuration on
7
pF
VDCBIAS
12
C
1.1
V
EXTAL Pin
EXTAL Pin Input High Voltage4
EXTAL Pin Input High Voltage4
EXTAL Pin Input Low Voltage4
EXTAL Pin Input Low Voltage4
EXTAL Pin Input Hysteresis4
VIH,EXTAL 0.75*VDDPLL
VIH,EXTAL
13
P
T
P
T
C
V
V
VDDPLL+ 0.3
0.25*VDDPLL
VIL,EXTAL
14
15
V
VIL,EXTAL
VDDPLL - 0.3
V
VHYS,EXTAL
250
mV
108
MC9S12DJ64 Device User Guide — V01.20
NOTES:
1. Depending on the crystal a damping series resistor might be necessary
2. fosc = 4MHz, C = 22pF.
3. Maximum value is for extreme cases using high Q, low frequency crystals
4. Only valid if Pierce oscillator/external clock mode is selected
A.5.3 Phase Locked Loop
The oscillator provides the reference clock for the PLL. The PLL´s Voltage Controlled Oscillator (VCO)
is also the system clock source in self clock mode.
A.5.3.1 XFC Component Selection
This section describes the selection of the XFC components to achieve a good filter characteristics.
C
p
VDDPLL
R
C
XFC Pin
s
Phase
VCO
f
f
vco
f
1
ref
osc
∆
K
K
Φ
V
refdv+1
Detector
f
cmp
Loop Divider
1
1
2
synr+1
Figure A-2 Basic PLL functional diagram
The following procedure can be used to calculate the resistance and capacitance values using typical
values for K , f and i from Table A-16.
1
1
ch
The grey boxes show the calculation for f
= 50MHz and f = 1MHz. E.g., these frequencies are used
ref
VCO
for f
= 4MHz and a 25MHz bus clock.
OSC
The VCO Gain at the desired VCO frequency is approximated by:
(f1 – fvco
-----------------------
K1 1V
)
(60 – 50)
-----------------------
–100
K = K e
= -90.48MHz/V
= –100 e
V
1
109
MC9S12DJ64 Device User Guide — V01.20
The phase detector relationship is given by:
K = – i
K
= 316.7Hz/Ω
Φ
ch
V
i is the current in tracking mode.
ch
The loop bandwidth f should be chosen to fulfill the Gardner’s stability criteria by at least a factor of 10,
C
typical values are 50. ζ = 0.9 ensures a good transient response.
2 ζ f
f
ref
1
ref
f < ------------------------------------------
→ f < ------------- ;(ζ = 0.9)
------
10
C
C
4 10
fC < 25kHz
2
π
ζ + 1 + ζ
And finally the frequency relationship is defined as
f
VCO
n = ------------- = 2 (synr + 1)
= 50
f
ref
With the above values the resistance can be calculated. The example is shown for a loop bandwidth
f =10kHz:
C
2 π n f
C
= 2*π*50*10kHz/(316.7Hz/Ω)=9.9kΩ=~10kΩ
R = ----------------------------
K
Φ
The capacitance C can now be calculated as:
s
2
0.516
≈ --------------;(ζ = 0.9)
2 ζ
= 5.19nF =~ 4.7nF
C =
---------------------
π f
s
f
R
R
C
C
The capacitance C should be chosen in the range of:
p
C ⁄ 20 ≤ C ≤ C ⁄ 10
Cp = 470pF
s
p
s
A.5.3.2 Jitter Information
The basic functionality of the PLL is shown in Figure A-2. With each transition of the clock f , the
cmp
deviation from the reference clock f is measured and input voltage to the VCO is adjusted
ref
accordingly.The adjustment is done continuously with no abrupt changes in the clock output frequency.
Noise, voltage, temperature and other factors cause slight variations in the control loop resulting in a clock
jitter. This jitter affects the real minimum and maximum clock periods as illustrated in Figure A-3.
110
MC9S12DJ64 Device User Guide — V01.20
1
2
3
N-1
N
0
t
min1
t
nom
t
max1
t
minN
t
maxN
Figure A-3 Jitter Definitions
is at its maximum for one clock period, and decreases towards zero for larger
The relative deviation of t
nom
number of clock periods (N).
Defining the jitter as:
t
(N)
t
(N)
max
min
J(N) = max 1 –
, 1 –
--------------------
---------------------
N t
N t
nom
nom
For N < 100, the following equation is a good fit for the maximum jitter:
j
1
J(N) =
+ j
-------
2
N
J(N)
1
5
10
20
N
Figure A-4 Maximum bus clock jitter approximation
111
MC9S12DJ64 Device User Guide — V01.20
This is very important to notice with respect to timers, serial modules where a pre-scaler will eliminate the
effect of the jitter to a large extent.
Table A-16 PLL Characteristics
Conditions are shown in Table A-4 unless otherwise noted
Num C
Rating
Symbol
fSCM
Min
1
Typ
Max
5.5
Unit
MHz
MHz
1
2
P Self Clock Mode frequency
D VCO locking range
fVCO
8
50
Lock Detector transition from Acquisition to Tracking
mode
1
|∆trk
|∆Lock
|∆unl
|∆unt
|
3
D
3
4
%
1
|
4
5
D Lock Detection
0
1.5
2.5
%
1
|
D Un-Lock Detection
0.5
%
Lock Detector transition from Tracking to Acquisition
mode
1
|
6
D
6
8
%
PLLON Total Stabilization delay (Auto Mode) 2
C
tstab
tacq
tal
7
8
9
0.5
0.3
ms
ms
PLLON Acquisition mode stabilization delay 2
D
PLLON Tracking mode stabilization delay 2
D
0.2
ms
K1
f1
10 D Fitting parameter VCO loop gain
11 D Fitting parameter VCO loop frequency
12 D Charge pump current acquisition mode
13 D Charge pump current tracking mode
-100
60
MHz/V
MHz
µA
| ich
| ich
j1
|
38.5
3.5
|
µA
Jitter fit parameter 12
Jitter fit parameter 22
14
15
C
C
1.1
%
j2
0.13
%
NOTES:
1. % deviation from target frequency
2. fOSC = 4MHz, fBUS = 25MHz equivalent fVCO = 50MHz: REFDV = #$03, SYNR = #$018, Cs = 4.7nF, Cp = 470pF, Rs =
10KΩ.
112
MC9S12DJ64 Device User Guide — V01.20
A.6 MSCAN
Table A-17 MSCAN Wake-up Pulse Characteristics
Conditions are shown in Table A-4 unless otherwise noted
Num C
Rating
Symbol
tWUP
Min
Typ
Max
Unit
µs
1
2
P MSCAN Wake-up dominant pulse filtered
P MSCAN Wake-up dominant pulse pass
2
tWUP
5
µs
113
MC9S12DJ64 Device User Guide — V01.20
114
MC9S12DJ64 Device User Guide — V01.20
A.7 SPI
A.7.1 Master Mode
Figure A-5 and Figure A-6 illustrate the master mode timing. Timing values are shown in Table A-18.
1
SS
(OUTPUT)
2
1
11
12
3
SCK
0)
4
(CPOL
=
(OUTPUT)
4
SCK
= 1)
(CPOL
(OUTPUT)
5
6
MISO
(INPUT)
MSB IN2
LSB IN
BIT 6 . . . 1
9
9
10
MOSI
(OUTPUT)
MSB OUT2
BIT 6 . . . 1
LSB OUT
1. If configured as output.
2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.
Figure A-5 SPI Master Timing (CPHA = 0)
115
MC9S12DJ64 Device User Guide — V01.20
1
SS
(OUTPUT)
1
12
11
11
12
3
2
SCK
(CPOL
= 0)
(OUTPUT)
4
4
SCK
= 1)
(CPOL
(OUTPUT)
5
6
MISO
MSB IN2
BIT 6 . . . 1
10
BIT 6 . . . 1
LSB IN
(INPUT)
9
MOSI
(OUTPUT)
MASTER MSB OUT2
PORT DATA
MASTER LSB OUT
PORT DATA
1. If configured as output
2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.
Figure A-6 SPI Master Timing (CPHA =1)
1
Table A-18 SPI Master Mode Timing Characteristics
Conditions are shown in Table A-4 unless otherwise noted, CLOAD = 200pF on all outputs
Num C
Rating
Symbol
Min
DC
Typ
Max
1/2
Unit
fbus
tbus
tsck
fop
tsck
tlead
tlag
twsck
tsu
thi
1
1
2
3
4
5
6
9
P Operating Frequency
SCK Period tsck = 1./fop
P
4
2048
—
D Enable Lead Time
1/2
tsck
D Enable Lag Time
1/2
t
bus − 30
1024 tbus
D Clock (SCK) High or Low Time
D Data Setup Time (Inputs)
D Data Hold Time (Inputs)
D Data Valid (after SCK Edge)
ns
ns
ns
ns
ns
ns
ns
25
0
tv
25
tho
tr
10 D Data Hold Time (Outputs)
11 D Rise Time Inputs and Outputs
12 D Fall Time Inputs and Outputs
NOTES:
0
25
25
tf
1. The numbers 7, 8 in the column labeled “Num” are missing. This has been done on purpose to be consistent between the
Master and the Slave timing shown in Table A-19.
116
MC9S12DJ64 Device User Guide — V01.20
A.7.2 Slave Mode
Figure A-7 and Figure A-8 illustrate the slave mode timing. Timing values are shown in Table A-19.
SS
(INPUT)
1
12
11
11
12
3
SCK
0)
(CPOL
=
(INPUT)
4
4
2
SCK
(CPOL
= 1)
(INPUT)
8
7
9
10
10
MISO
(OUTPUT)
BIT 6 . . . 1
SLAVE LSB OUT
MSB OUT
6
SLAVE
5
MOSI
(INPUT)
BIT 6 . . . 1
MSB IN
LSB IN
Figure A-7 SPI Slave Timing (CPHA = 0)
SS
(INPUT)
3
1
12
11
12
2
SCK
(CPOL
= 0)
(INPUT)
4
4
11
10
SCK
= 1)
(INPUT)
(CPOL
8
9
MISO
BIT 6 . . . 1
SLAVE LSB OUT
LSB IN
SLAVE
5
MSB OUT
6
(OUTPUT)
7
MOSI
(INPUT)
MSB IN
BIT 6 . . . 1
Figure A-8 SPI Slave Timing (CPHA =1)
117
MC9S12DJ64 Device User Guide — V01.20
Table A-19 SPI Slave Mode Timing Characteristics
Conditions are shown in Table A-4 unless otherwise noted, CLOAD = 200pF on all outputs
Num C
Rating
Symbol
fop
Min
Typ
Max
1/6
Unit
fbus
tbus
tcyc
1
1
2
3
4
5
6
7
8
9
P Operating Frequency
SCK Period tsck = 1./fop
DC
tsck
tlead
tlag
twsck
tsu
P
4
2048
D Enable Lead Time
1
1
tcyc
D Enable Lag Time
t
cyc − 30
D Clock (SCK) High or Low Time
D Data Setup Time (Inputs)
D Data Hold Time (Inputs)
D Slave Access Time
ns
ns
25
25
thi
ns
ta
tcyc
tcyc
1
1
tdis
tv
D Slave MISO Disable Time
D Data Valid (after SCK Edge)
25
ns
ns
ns
ns
tho
10 D Data Hold Time (Outputs)
11 D Rise Time Inputs and Outputs
12 D Fall Time Inputs and Outputs
0
tr
25
25
tf
118
MC9S12DJ64 Device User Guide — V01.20
A.8 External Bus Timing
A timing diagram of the external multiplexed-bus is illustrated in Figure A-9 with the actual timing
values shown on table Table A-20. All major bus signals are included in the diagram. While both a data
write and data read cycle are shown, only one or the other would occur on a particular bus cycle.
A.8.1 General Muxed Bus Timing
The expanded bus timings are highly dependent on the load conditions. The timing parameters shown
assume a balanced load across all outputs.
119
MC9S12DJ64 Device User Guide — V01.20
1, 2
3
4
ECLK
PE4
5
9
6
16
10
15
11
Addr/Data
(read)
PA, PB
data
data
addr
7
8
12
14
data
13
Addr/Data
(write)
PA, PB
data
addr
17
19
23
26
18
Non-Multiplexed
Addresses
PK5:0
20
21
22
ECS
PK7
24
25
28
R/W
PE2
27
29
32
LSTRB
PE3
31
34
30
NOACC
PE7
35
36
33
IPIPO0
IPIPO1, PE6,5
Figure A-9 General External Bus Timing
120
MC9S12DJ64 Device User Guide — V01.20
Table A-20 Expanded Bus Timing Characteristics
Conditions are shown in Table A-4 unless otherwise noted, CLOAD = 50pF
Num C
Rating
Symbol
fo
Min
0
Typ
Max
Unit
MHz
ns
1
2
3
4
5
6
7
8
9
P Frequency of operation (E-clock)
P Cycle time
25.0
tcyc
40
19
19
PWEL
D Pulse width, E low
ns
Pulse width, E high1
D
PWEH
tAD
ns
D Address delay time
8
ns
Address valid time to E rise (PWEL–tAD
)
tAV
D
11
2
ns
tMAH
tAHDS
tDHA
tDSR
tDHR
tDDW
tDHW
tDSW
D Muxed address hold time
D Address hold to data valid
D Data hold to address
ns
7
ns
2
ns
10 D Read data setup time
11 D Read data hold time
12 D Write data delay time
13 D Write data hold time
13
0
ns
ns
7
ns
2
12
19
6
ns
Write data setup time1 (PWEH–tDDW
)
14
15
16
D
D
D
ns
ns
Address access time1 (tcyc–tAD–tDSR
E high access time1 (PWEH–tDSR
)
tACCA
tACCE
tNAD
tNAV
tNAH
tCSD
tACCS
tCSH
tCSN
tRWD
tRWV
tRWH
tLSD
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
)
17 D Non-multiplexed address delay time
Non-muxed address valid to E rise (PWEL–tNAD
6
)
18
D
15
2
19 D Non-multiplexed address hold time
20 D Chip select delay time
16
Chip select access time1 (tcyc–tCSD–tDSR
)
21
D
11
2
22 D Chip select hold time
23 D Chip select negated time
24 D Read/write delay time
8
7
7
7
Read/write valid time to E rise (PWEL–tRWD
)
25
D
14
2
26 D Read/write hold time
27 D Low strobe delay time
Low strobe valid time to E rise (PWEL–tLSD
)
tLSV
28
D
14
2
tLSH
29 D Low strobe hold time
tNOD
tNOV
30 D NOACC strobe delay time
NOACC valid time to E rise (PWEL–tNOD
)
31
D
14
121
MC9S12DJ64 Device User Guide — V01.20
Table A-20 Expanded Bus Timing Characteristics
Conditions are shown in Table A-4 unless otherwise noted, CLOAD = 50pF
Num C
Rating
Symbol
tNOH
Min
2
Typ
Max
Unit
ns
32 D NOACC hold time
33 D IPIPO[1:0] delay time
tP0D
2
7
ns
IPIPO[1:0] valid time to E rise (PWEL–tP0D
)
tP0V
34
35
D
D
11
ns
IPIPO[1:0] delay time1 (PWEH-tP1V
)
tP1D
tP1V
2
25
ns
ns
36 D IPIPO[1:0] valid time to E fall
11
NOTES:
1. Affected by clock stretch: add N x tcyc where N=0,1,2 or 3, depending on the number of clock stretches.
122
MC9S12DJ64 Device User Guide — V01.20
Appendix B Package Information
B.1 General
This section provides the physical dimensions of the MC9S12DJ64 and MC9S12D32 packages.
123
MC9S12DJ64 Device User Guide — V01.20
B.2 112-pin LQFP package
4X
0.20
T L-M N
4X 28 TIPS
85
0.20
T L-M N
4X
P
J1
J1
PIN 1
IDENT
112
C
1
84
L
VIEW Y
X
108X
G
X=L, M OR N
VIEW Y
V
B
L
M
AA
J
B1
V1
28
57
BASE
METAL
F
D
29
56
M
0.13
T
L-M
N
N
SECTION J1-J1
A1
S1
ROTATED 90 COUNTERCLOCKWISE
°
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ASME Y14.5M, 1994.
A
2. DIMENSIONS IN MILLIMETERS.
3. DATUMS L, M AND N TO BE DETERMINED AT
SEATING PLANE, DATUM T.
S
4. DIMENSIONS S AND V TO BE DETERMINED AT
SEATING PLANE, DATUM T.
5. DIMENSIONS A AND B DO NOT INCLUDE
MOLD PROTRUSION. ALLOWABLE
PROTRUSION IS 0.25 PER SIDE. DIMENSIONS
A AND B INCLUDE MOLD MISMATCH.
6. DIMENSION D DOES NOT INCLUDE DAMBAR
PROTRUSION. ALLOWABLE DAMBAR
PROTRUSION SHALL NOT CAUSE THE D
DIMENSION TO EXCEED 0.46.
C2
VIEW AB
θ2
C
0.050
112X
0.10
T
SEATING
PLANE
MILLIMETERS
DIM
A
MIN
MAX
θ3
20.000 BSC
A1
B
B1
C
C1
C2
D
10.000 BSC
20.000 BSC
10.000 BSC
T
---
0.050
1.350
0.270
0.450
0.270
1.600
0.150
1.450
0.370
0.750
0.330
θ
E
F
G
0.650 BSC
J
K
P
0.090
0.500 REF
0.325 BSC
0.170
R R2
R1
R2
S
0.100
0.100
22.000 BSC
0.200
0.200
0.25
R R1
S1
V
V1
Y
11.000 BSC
22.000 BSC
11.000 BSC
0.250 REF
1.000 REF
GAGE PLANE
(K)
Z
C1
θ1
AA
θ
0.090
0.160
E
8
°
°
°
°
0
°
°
°
°
θ
θ
θ
1
2
3
3
7
(Y)
(Z)
13
13
11
11
VIEW AB
Figure B-1 112-pin LQFP mechanical dimensions (case no. 987)
124
MC9S12DJ64 Device User Guide — V01.20
B.3 80-pin QFP package
L
60
61
41
40
B
P
B
-A-
L
-B-
V
B
-A-,-B-,-D-
DETAIL A
DETAIL A
21
80
F
1
20
-D-
A
S
M
S
S
S
0.20
H
A-B
A-B
D
D
0.05 A-B
J
N
M
S
0.20
C
D
M
E
DETAIL C
M
S
S
0.20
C
A-B
D
SECTION B-B
VIEW ROTATED 90
C
DATUM
PLANE
-H-
°
-C-
0.10
H
SEATING
PLANE
M
G
NOTES:
MILLIMETERS
1. DIMENSIONING AND TOLERANCING PER
ANSI Y14.5M, 1982.
DIM
A
B
C
D
E
MIN
13.90
13.90
2.15
MAX
14.10
14.10
2.45
2. CONTROLLING DIMENSION: MILLIMETER.
3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF
LEAD AND IS COINCIDENT WITH THE
LEAD WHERE THE LEAD EXITS THE PLASTIC
BODY AT THE BOTTOM OF THE PARTING LINE.
4. DATUMS -A-, -B- AND -D- TO BE
DETERMINED AT DATUM PLANE -H-.
5. DIMENSIONS S AND V TO BE DETERMINED
AT SEATING PLANE -C-.
6. DIMENSIONS A AND B DO NOT INCLUDE
MOLD PROTRUSION. ALLOWABLE
PROTRUSION IS 0.25 PER SIDE. DIMENSIONS
A AND B DO INCLUDE MOLD MISMATCH
AND ARE DETERMINED AT DATUM PLANE -H-.
7. DIMENSION D DOES NOT INCLUDE DAMBAR
PROTRUSION. ALLOWABLE DAMBAR
PROTRUSION SHALL BE 0.08 TOTAL IN
EXCESS OF THE D DIMENSION AT MAXIMUM
MATERIAL CONDITION. DAMBAR CANNOT
BE LOCATED ON THE LOWER RADIUS OR
THE FOOT.
U
0.22
0.38
2.00
2.40
T
F
0.22
0.33
G
H
J
K
L
M
N
P
Q
R
S
0.65 BSC
DATUM
PLANE
---
0.13
0.65
0.25
0.23
0.95
-H-
R
12.35 REF
5
0.13
10
0.17
°
°
0.325 BSC
K
0
7
Q
°
°
W
0.13
16.95
0.13
0.30
17.45
---
X
T
DETAIL C
U
V
W
X
0
---
17.45
0.45
°
16.95
0.35
1.6 REF
Figure B-2 80-pin QFP Mechanical Dimensions (case no. 841B)
125
MC9S12DJ64 Device User Guide — V01.20
126
MC9S12DJ64 Device User Guide — V01.20
User Guide End Sheet
127
MC9S12DJ64 Device User Guide — V01.20
FINAL PAGE OF
128
PAGES
128
相关型号:
©2020 ICPDF网 联系我们和版权申明